17c62aeb8SAndrew Baumann /* 27c62aeb8SAndrew Baumann * Raspberry Pi emulation (c) 2012 Gregory Estrade 37c62aeb8SAndrew Baumann * Upstreaming code cleanup [including bcm2835_*] (c) 2013 Jan Petrous 47c62aeb8SAndrew Baumann * 57c62aeb8SAndrew Baumann * Rasperry Pi 2 emulation and refactoring Copyright (c) 2015, Microsoft 67c62aeb8SAndrew Baumann * Written by Andrew Baumann 77c62aeb8SAndrew Baumann * 86111a0c0SPhilippe Mathieu-Daudé * This work is licensed under the terms of the GNU GPL, version 2 or later. 96111a0c0SPhilippe Mathieu-Daudé * See the COPYING file in the top-level directory. 107c62aeb8SAndrew Baumann */ 117c62aeb8SAndrew Baumann 12c964b660SPeter Maydell #include "qemu/osdep.h" 13da34e65cSMarkus Armbruster #include "qapi/error.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 157c62aeb8SAndrew Baumann #include "hw/arm/bcm2835_peripherals.h" 167c62aeb8SAndrew Baumann #include "hw/misc/bcm2835_mbox_defs.h" 177c62aeb8SAndrew Baumann #include "hw/arm/raspi_platform.h" 18*32cad1ffSPhilippe Mathieu-Daudé #include "system/system.h" 197c62aeb8SAndrew Baumann 207c62aeb8SAndrew Baumann /* Peripheral base address on the VC (GPU) system bus */ 217c62aeb8SAndrew Baumann #define BCM2835_VC_PERI_BASE 0x7e000000 227c62aeb8SAndrew Baumann 237c62aeb8SAndrew Baumann /* Capabilities for SD controller: no DMA, high-speed, default clocks etc. */ 24e4fcd07cSPhilippe Mathieu-Daudé #define BCM2835_SDHC_CAPAREG 0x52134b4 257c62aeb8SAndrew Baumann 26004c8a8bSAndrey Makarov /* 27004c8a8bSAndrey Makarov * According to Linux driver & DTS, dma channels 0--10 have separate IRQ, 28004c8a8bSAndrey Makarov * while channels 11--14 share one IRQ: 29004c8a8bSAndrey Makarov */ 30004c8a8bSAndrey Makarov #define SEPARATE_DMA_IRQ_MAX 10 31004c8a8bSAndrey Makarov #define ORGATED_DMA_IRQ_COUNT 4 32004c8a8bSAndrey Makarov 33f5c6320bSRayhan Faizel /* All three I2C controllers share the same IRQ */ 34f5c6320bSRayhan Faizel #define ORGATED_I2C_IRQ_COUNT 3 35f5c6320bSRayhan Faizel 367d04d630SSergey Kambalin void create_unimp(BCMSocPeripheralBaseState *ps, 3700cbd5bdSPhilippe Mathieu-Daudé UnimplementedDeviceState *uds, 3800cbd5bdSPhilippe Mathieu-Daudé const char *name, hwaddr ofs, hwaddr size) 3900cbd5bdSPhilippe Mathieu-Daudé { 400074fce6SMarkus Armbruster object_initialize_child(OBJECT(ps), name, uds, TYPE_UNIMPLEMENTED_DEVICE); 4100cbd5bdSPhilippe Mathieu-Daudé qdev_prop_set_string(DEVICE(uds), "name", name); 4200cbd5bdSPhilippe Mathieu-Daudé qdev_prop_set_uint64(DEVICE(uds), "size", size); 430074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(uds), &error_fatal); 4400cbd5bdSPhilippe Mathieu-Daudé memory_region_add_subregion_overlap(&ps->peri_mr, ofs, 4500cbd5bdSPhilippe Mathieu-Daudé sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0), -1000); 4600cbd5bdSPhilippe Mathieu-Daudé } 4700cbd5bdSPhilippe Mathieu-Daudé 487c62aeb8SAndrew Baumann static void bcm2835_peripherals_init(Object *obj) 497c62aeb8SAndrew Baumann { 507c62aeb8SAndrew Baumann BCM2835PeripheralState *s = BCM2835_PERIPHERALS(obj); 517d04d630SSergey Kambalin BCMSocPeripheralBaseState *s_base = BCM_SOC_PERIPHERALS_BASE(obj); 527d04d630SSergey Kambalin 537d04d630SSergey Kambalin /* Random Number Generator */ 547d04d630SSergey Kambalin object_initialize_child(obj, "rng", &s->rng, TYPE_BCM2835_RNG); 557d04d630SSergey Kambalin 567d04d630SSergey Kambalin /* Thermal */ 577d04d630SSergey Kambalin object_initialize_child(obj, "thermal", &s->thermal, TYPE_BCM2835_THERMAL); 587d04d630SSergey Kambalin 597d04d630SSergey Kambalin /* GPIO */ 607d04d630SSergey Kambalin object_initialize_child(obj, "gpio", &s->gpio, TYPE_BCM2835_GPIO); 617d04d630SSergey Kambalin 627d04d630SSergey Kambalin object_property_add_const_link(OBJECT(&s->gpio), "sdbus-sdhci", 637d04d630SSergey Kambalin OBJECT(&s_base->sdhci.sdbus)); 647d04d630SSergey Kambalin object_property_add_const_link(OBJECT(&s->gpio), "sdbus-sdhost", 657d04d630SSergey Kambalin OBJECT(&s_base->sdhost.sdbus)); 667d04d630SSergey Kambalin 677d04d630SSergey Kambalin /* Gated DMA interrupts */ 687d04d630SSergey Kambalin object_initialize_child(obj, "orgated-dma-irq", 697d04d630SSergey Kambalin &s_base->orgated_dma_irq, TYPE_OR_IRQ); 707d04d630SSergey Kambalin object_property_set_int(OBJECT(&s_base->orgated_dma_irq), "num-lines", 717d04d630SSergey Kambalin ORGATED_DMA_IRQ_COUNT, &error_abort); 727d04d630SSergey Kambalin } 737d04d630SSergey Kambalin 747d04d630SSergey Kambalin static void raspi_peripherals_base_init(Object *obj) 757d04d630SSergey Kambalin { 767d04d630SSergey Kambalin BCMSocPeripheralBaseState *s = BCM_SOC_PERIPHERALS_BASE(obj); 777d04d630SSergey Kambalin BCMSocPeripheralBaseClass *bc = BCM_SOC_PERIPHERALS_BASE_GET_CLASS(obj); 787c62aeb8SAndrew Baumann 797c62aeb8SAndrew Baumann /* Memory region for peripheral devices, which we export to our parent */ 807d04d630SSergey Kambalin memory_region_init(&s->peri_mr, obj, "bcm2835-peripherals", bc->peri_size); 817c62aeb8SAndrew Baumann sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->peri_mr); 827c62aeb8SAndrew Baumann 837c62aeb8SAndrew Baumann /* Internal memory region for peripheral bus addresses (not exported) */ 847c62aeb8SAndrew Baumann memory_region_init(&s->gpu_bus_mr, obj, "bcm2835-gpu", (uint64_t)1 << 32); 857c62aeb8SAndrew Baumann 867c62aeb8SAndrew Baumann /* Internal memory region for request/response communication with 877c62aeb8SAndrew Baumann * mailbox-addressable peripherals (not exported) 887c62aeb8SAndrew Baumann */ 897c62aeb8SAndrew Baumann memory_region_init(&s->mbox_mr, obj, "bcm2835-mbox", 907c62aeb8SAndrew Baumann MBOX_CHAN_COUNT << MBOX_AS_CHAN_SHIFT); 917c62aeb8SAndrew Baumann 927c62aeb8SAndrew Baumann /* Interrupt Controller */ 93db873cc5SMarkus Armbruster object_initialize_child(obj, "ic", &s->ic, TYPE_BCM2835_IC); 947c62aeb8SAndrew Baumann 950e5bbd74SPhilippe Mathieu-Daudé /* SYS Timer */ 96db873cc5SMarkus Armbruster object_initialize_child(obj, "systimer", &s->systmr, 970e5bbd74SPhilippe Mathieu-Daudé TYPE_BCM2835_SYSTIMER); 980e5bbd74SPhilippe Mathieu-Daudé 997c62aeb8SAndrew Baumann /* UART0 */ 100db873cc5SMarkus Armbruster object_initialize_child(obj, "uart0", &s->uart0, TYPE_PL011); 1017c62aeb8SAndrew Baumann 10297398d90SAndrew Baumann /* AUX / UART1 */ 103db873cc5SMarkus Armbruster object_initialize_child(obj, "aux", &s->aux, TYPE_BCM2835_AUX); 10497398d90SAndrew Baumann 1057c62aeb8SAndrew Baumann /* Mailboxes */ 106db873cc5SMarkus Armbruster object_initialize_child(obj, "mbox", &s->mboxes, TYPE_BCM2835_MBOX); 1077c62aeb8SAndrew Baumann 1087c62aeb8SAndrew Baumann object_property_add_const_link(OBJECT(&s->mboxes), "mbox-mr", 109d2623129SMarkus Armbruster OBJECT(&s->mbox_mr)); 1107c62aeb8SAndrew Baumann 1115e9c2a8dSGrégory ESTRADE /* Framebuffer */ 112db873cc5SMarkus Armbruster object_initialize_child(obj, "fb", &s->fb, TYPE_BCM2835_FB); 113d2623129SMarkus Armbruster object_property_add_alias(obj, "vcram-size", OBJECT(&s->fb), "vcram-size"); 1147785e8eaSSergey Kambalin object_property_add_alias(obj, "vcram-base", OBJECT(&s->fb), "vcram-base"); 1155e9c2a8dSGrégory ESTRADE 1165e9c2a8dSGrégory ESTRADE object_property_add_const_link(OBJECT(&s->fb), "dma-mr", 117d2623129SMarkus Armbruster OBJECT(&s->gpu_bus_mr)); 1185e9c2a8dSGrégory ESTRADE 1196bf79939SRayhan Faizel /* OTP */ 1206bf79939SRayhan Faizel object_initialize_child(obj, "bcm2835-otp", &s->otp, 1216bf79939SRayhan Faizel TYPE_BCM2835_OTP); 1226bf79939SRayhan Faizel 1237c62aeb8SAndrew Baumann /* Property channel */ 124db873cc5SMarkus Armbruster object_initialize_child(obj, "property", &s->property, 125661488b9SPhilippe Mathieu-Daudé TYPE_BCM2835_PROPERTY); 126f0afa731SStephen Warren object_property_add_alias(obj, "board-rev", OBJECT(&s->property), 127d2623129SMarkus Armbruster "board-rev"); 128f802ff1eSDaniel Bertalan object_property_add_alias(obj, "command-line", OBJECT(&s->property), 129f802ff1eSDaniel Bertalan "command-line"); 1307c62aeb8SAndrew Baumann 131355a8cccSGrégory ESTRADE object_property_add_const_link(OBJECT(&s->property), "fb", 132d2623129SMarkus Armbruster OBJECT(&s->fb)); 1337c62aeb8SAndrew Baumann object_property_add_const_link(OBJECT(&s->property), "dma-mr", 134d2623129SMarkus Armbruster OBJECT(&s->gpu_bus_mr)); 1355d5f1b60SRayhan Faizel object_property_add_const_link(OBJECT(&s->property), "otp", 1365d5f1b60SRayhan Faizel OBJECT(&s->otp)); 1377c62aeb8SAndrew Baumann 1387c62aeb8SAndrew Baumann /* Extended Mass Media Controller */ 139db873cc5SMarkus Armbruster object_initialize_child(obj, "sdhci", &s->sdhci, TYPE_SYSBUS_SDHCI); 1406717f587SGrégory ESTRADE 1411eeb5c7dSClement Deschamps /* SDHOST */ 142db873cc5SMarkus Armbruster object_initialize_child(obj, "sdhost", &s->sdhost, TYPE_BCM2835_SDHOST); 1431eeb5c7dSClement Deschamps 1446717f587SGrégory ESTRADE /* DMA Channels */ 145db873cc5SMarkus Armbruster object_initialize_child(obj, "dma", &s->dma, TYPE_BCM2835_DMA); 1466717f587SGrégory ESTRADE 1476717f587SGrégory ESTRADE object_property_add_const_link(OBJECT(&s->dma), "dma-mr", 148d2623129SMarkus Armbruster OBJECT(&s->gpu_bus_mr)); 1491eeb5c7dSClement Deschamps 1503d46938bSPaul Zimmerman /* Mphi */ 151db873cc5SMarkus Armbruster object_initialize_child(obj, "mphi", &s->mphi, TYPE_BCM2835_MPHI); 15260bf734eSPaul Zimmerman 15360bf734eSPaul Zimmerman /* DWC2 */ 154db873cc5SMarkus Armbruster object_initialize_child(obj, "dwc2", &s->dwc2, TYPE_DWC2_USB); 15560bf734eSPaul Zimmerman 156fc14176bSLuc Michel /* CPRMAN clock manager */ 157fc14176bSLuc Michel object_initialize_child(obj, "cprman", &s->cprman, TYPE_BCM2835_CPRMAN); 158fc14176bSLuc Michel 15960bf734eSPaul Zimmerman object_property_add_const_link(OBJECT(&s->dwc2), "dma-mr", 16060bf734eSPaul Zimmerman OBJECT(&s->gpu_bus_mr)); 16138f2cfbbSNolan Leake 16238f2cfbbSNolan Leake /* Power Management */ 16338f2cfbbSNolan Leake object_initialize_child(obj, "powermgt", &s->powermgt, 16438f2cfbbSNolan Leake TYPE_BCM2835_POWERMGT); 165f09c2b7bSRayhan Faizel 166f09c2b7bSRayhan Faizel /* SPI */ 167f09c2b7bSRayhan Faizel object_initialize_child(obj, "bcm2835-spi0", &s->spi[0], 168f09c2b7bSRayhan Faizel TYPE_BCM2835_SPI); 169f5c6320bSRayhan Faizel 170f5c6320bSRayhan Faizel /* I2C */ 171f5c6320bSRayhan Faizel object_initialize_child(obj, "bcm2835-i2c0", &s->i2c[0], 172f5c6320bSRayhan Faizel TYPE_BCM2835_I2C); 173f5c6320bSRayhan Faizel object_initialize_child(obj, "bcm2835-i2c1", &s->i2c[1], 174f5c6320bSRayhan Faizel TYPE_BCM2835_I2C); 175f5c6320bSRayhan Faizel object_initialize_child(obj, "bcm2835-i2c2", &s->i2c[2], 176f5c6320bSRayhan Faizel TYPE_BCM2835_I2C); 177f5c6320bSRayhan Faizel 178f5c6320bSRayhan Faizel object_initialize_child(obj, "orgated-i2c-irq", 179f5c6320bSRayhan Faizel &s->orgated_i2c_irq, TYPE_OR_IRQ); 180f5c6320bSRayhan Faizel object_property_set_int(OBJECT(&s->orgated_i2c_irq), "num-lines", 181f5c6320bSRayhan Faizel ORGATED_I2C_IRQ_COUNT, &error_abort); 1827c62aeb8SAndrew Baumann } 1837c62aeb8SAndrew Baumann 1847c62aeb8SAndrew Baumann static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) 1857c62aeb8SAndrew Baumann { 1867d04d630SSergey Kambalin MemoryRegion *mphi_mr; 1877c62aeb8SAndrew Baumann BCM2835PeripheralState *s = BCM2835_PERIPHERALS(dev); 1887d04d630SSergey Kambalin BCMSocPeripheralBaseState *s_base = BCM_SOC_PERIPHERALS_BASE(dev); 1897d04d630SSergey Kambalin int n; 1907d04d630SSergey Kambalin 1917d04d630SSergey Kambalin bcm_soc_peripherals_common_realize(dev, errp); 1927d04d630SSergey Kambalin 1937d04d630SSergey Kambalin /* Extended Mass Media Controller */ 1947d04d630SSergey Kambalin sysbus_connect_irq(SYS_BUS_DEVICE(&s_base->sdhci), 0, 1957d04d630SSergey Kambalin qdev_get_gpio_in_named(DEVICE(&s_base->ic), BCM2835_IC_GPU_IRQ, 1967d04d630SSergey Kambalin INTERRUPT_ARASANSDIO)); 1977d04d630SSergey Kambalin 1987d04d630SSergey Kambalin /* Connect DMA 0-12 to the interrupt controller */ 1997d04d630SSergey Kambalin for (n = 0; n <= SEPARATE_DMA_IRQ_MAX; n++) { 2007d04d630SSergey Kambalin sysbus_connect_irq(SYS_BUS_DEVICE(&s_base->dma), n, 2017d04d630SSergey Kambalin qdev_get_gpio_in_named(DEVICE(&s_base->ic), 2027d04d630SSergey Kambalin BCM2835_IC_GPU_IRQ, 2037d04d630SSergey Kambalin INTERRUPT_DMA0 + n)); 2047d04d630SSergey Kambalin } 2057d04d630SSergey Kambalin 2067d04d630SSergey Kambalin if (!qdev_realize(DEVICE(&s_base->orgated_dma_irq), NULL, errp)) { 2077d04d630SSergey Kambalin return; 2087d04d630SSergey Kambalin } 2097d04d630SSergey Kambalin for (n = 0; n < ORGATED_DMA_IRQ_COUNT; n++) { 2107d04d630SSergey Kambalin sysbus_connect_irq(SYS_BUS_DEVICE(&s_base->dma), 2117d04d630SSergey Kambalin SEPARATE_DMA_IRQ_MAX + 1 + n, 2127d04d630SSergey Kambalin qdev_get_gpio_in(DEVICE(&s_base->orgated_dma_irq), n)); 2137d04d630SSergey Kambalin } 2147d04d630SSergey Kambalin qdev_connect_gpio_out(DEVICE(&s_base->orgated_dma_irq), 0, 2157d04d630SSergey Kambalin qdev_get_gpio_in_named(DEVICE(&s_base->ic), 2167d04d630SSergey Kambalin BCM2835_IC_GPU_IRQ, 2177d04d630SSergey Kambalin INTERRUPT_DMA0 + SEPARATE_DMA_IRQ_MAX + 1)); 2187d04d630SSergey Kambalin 2197d04d630SSergey Kambalin /* Random Number Generator */ 2207d04d630SSergey Kambalin if (!sysbus_realize(SYS_BUS_DEVICE(&s->rng), errp)) { 2217d04d630SSergey Kambalin return; 2227d04d630SSergey Kambalin } 2237d04d630SSergey Kambalin memory_region_add_subregion( 2247d04d630SSergey Kambalin &s_base->peri_mr, RNG_OFFSET, 2257d04d630SSergey Kambalin sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->rng), 0)); 2267d04d630SSergey Kambalin 2277d04d630SSergey Kambalin /* THERMAL */ 2287d04d630SSergey Kambalin if (!sysbus_realize(SYS_BUS_DEVICE(&s->thermal), errp)) { 2297d04d630SSergey Kambalin return; 2307d04d630SSergey Kambalin } 2317d04d630SSergey Kambalin memory_region_add_subregion(&s_base->peri_mr, THERMAL_OFFSET, 2327d04d630SSergey Kambalin sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->thermal), 0)); 2337d04d630SSergey Kambalin 2347d04d630SSergey Kambalin /* Map MPHI to the peripherals memory map */ 2357d04d630SSergey Kambalin mphi_mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s_base->mphi), 0); 2367d04d630SSergey Kambalin memory_region_add_subregion(&s_base->peri_mr, MPHI_OFFSET, mphi_mr); 2377d04d630SSergey Kambalin 2387d04d630SSergey Kambalin /* GPIO */ 2397d04d630SSergey Kambalin if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { 2407d04d630SSergey Kambalin return; 2417d04d630SSergey Kambalin } 2427d04d630SSergey Kambalin memory_region_add_subregion( 2437d04d630SSergey Kambalin &s_base->peri_mr, GPIO_OFFSET, 2447d04d630SSergey Kambalin sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gpio), 0)); 2457d04d630SSergey Kambalin 2467d04d630SSergey Kambalin object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->gpio), "sd-bus"); 2477d04d630SSergey Kambalin } 2487d04d630SSergey Kambalin 2497d04d630SSergey Kambalin void bcm_soc_peripherals_common_realize(DeviceState *dev, Error **errp) 2507d04d630SSergey Kambalin { 2517d04d630SSergey Kambalin BCMSocPeripheralBaseState *s = BCM_SOC_PERIPHERALS_BASE(dev); 2527c62aeb8SAndrew Baumann Object *obj; 2537c62aeb8SAndrew Baumann MemoryRegion *ram; 2547c62aeb8SAndrew Baumann Error *err = NULL; 2557785e8eaSSergey Kambalin uint64_t ram_size, vcram_size, vcram_base; 2567c62aeb8SAndrew Baumann int n; 2577c62aeb8SAndrew Baumann 2584d21fcd5SMarkus Armbruster obj = object_property_get_link(OBJECT(dev), "ram", &error_abort); 2597c62aeb8SAndrew Baumann 2607c62aeb8SAndrew Baumann ram = MEMORY_REGION(obj); 2617c62aeb8SAndrew Baumann ram_size = memory_region_size(ram); 2627c62aeb8SAndrew Baumann 2637c62aeb8SAndrew Baumann /* Map peripherals and RAM into the GPU address space. */ 2647c62aeb8SAndrew Baumann memory_region_init_alias(&s->peri_mr_alias, OBJECT(s), 2657c62aeb8SAndrew Baumann "bcm2835-peripherals", &s->peri_mr, 0, 2667c62aeb8SAndrew Baumann memory_region_size(&s->peri_mr)); 2677c62aeb8SAndrew Baumann 2687c62aeb8SAndrew Baumann memory_region_add_subregion_overlap(&s->gpu_bus_mr, BCM2835_VC_PERI_BASE, 2697c62aeb8SAndrew Baumann &s->peri_mr_alias, 1); 2707c62aeb8SAndrew Baumann 2717c62aeb8SAndrew Baumann /* RAM is aliased four times (different cache configurations) on the GPU */ 2727c62aeb8SAndrew Baumann for (n = 0; n < 4; n++) { 2737c62aeb8SAndrew Baumann memory_region_init_alias(&s->ram_alias[n], OBJECT(s), 2747c62aeb8SAndrew Baumann "bcm2835-gpu-ram-alias[*]", ram, 0, ram_size); 2757c62aeb8SAndrew Baumann memory_region_add_subregion_overlap(&s->gpu_bus_mr, (hwaddr)n << 30, 2767c62aeb8SAndrew Baumann &s->ram_alias[n], 0); 2777c62aeb8SAndrew Baumann } 2787c62aeb8SAndrew Baumann 2797c62aeb8SAndrew Baumann /* Interrupt Controller */ 280668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->ic), errp)) { 2817c62aeb8SAndrew Baumann return; 2827c62aeb8SAndrew Baumann } 2837c62aeb8SAndrew Baumann 284fc14176bSLuc Michel /* CPRMAN clock manager */ 285fc14176bSLuc Michel if (!sysbus_realize(SYS_BUS_DEVICE(&s->cprman), errp)) { 286fc14176bSLuc Michel return; 287fc14176bSLuc Michel } 288fc14176bSLuc Michel memory_region_add_subregion(&s->peri_mr, CPRMAN_OFFSET, 289fc14176bSLuc Michel sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cprman), 0)); 290581bb849SLuc Michel qdev_connect_clock_in(DEVICE(&s->uart0), "clk", 291581bb849SLuc Michel qdev_get_clock_out(DEVICE(&s->cprman), "uart-out")); 292fc14176bSLuc Michel 2937c62aeb8SAndrew Baumann memory_region_add_subregion(&s->peri_mr, ARMCTRL_IC_OFFSET, 2947c62aeb8SAndrew Baumann sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->ic), 0)); 2957c62aeb8SAndrew Baumann sysbus_pass_irq(SYS_BUS_DEVICE(s), SYS_BUS_DEVICE(&s->ic)); 2967c62aeb8SAndrew Baumann 2970e5bbd74SPhilippe Mathieu-Daudé /* Sys Timer */ 298668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->systmr), errp)) { 2990e5bbd74SPhilippe Mathieu-Daudé return; 3000e5bbd74SPhilippe Mathieu-Daudé } 3010e5bbd74SPhilippe Mathieu-Daudé memory_region_add_subregion(&s->peri_mr, ST_OFFSET, 3020e5bbd74SPhilippe Mathieu-Daudé sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->systmr), 0)); 3030e5bbd74SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->systmr), 0, 304722bde67SPhilippe Mathieu-Daudé qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 305722bde67SPhilippe Mathieu-Daudé INTERRUPT_TIMER0)); 306722bde67SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->systmr), 1, 307722bde67SPhilippe Mathieu-Daudé qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 308722bde67SPhilippe Mathieu-Daudé INTERRUPT_TIMER1)); 309722bde67SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->systmr), 2, 310722bde67SPhilippe Mathieu-Daudé qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 311722bde67SPhilippe Mathieu-Daudé INTERRUPT_TIMER2)); 312722bde67SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->systmr), 3, 313722bde67SPhilippe Mathieu-Daudé qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 314722bde67SPhilippe Mathieu-Daudé INTERRUPT_TIMER3)); 3150e5bbd74SPhilippe Mathieu-Daudé 3167c62aeb8SAndrew Baumann /* UART0 */ 317948770b0SPhilippe Mathieu-Daudé qdev_prop_set_chr(DEVICE(&s->uart0), "chardev", serial_hd(0)); 318668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart0), errp)) { 3197c62aeb8SAndrew Baumann return; 3207c62aeb8SAndrew Baumann } 3217c62aeb8SAndrew Baumann 3227c62aeb8SAndrew Baumann memory_region_add_subregion(&s->peri_mr, UART0_OFFSET, 323948770b0SPhilippe Mathieu-Daudé sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart0), 0)); 324948770b0SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart0), 0, 3257c62aeb8SAndrew Baumann qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 3265cd436f9SPhilippe Mathieu-Daudé INTERRUPT_UART0)); 3275cd436f9SPhilippe Mathieu-Daudé 32897398d90SAndrew Baumann /* AUX / UART1 */ 3299bca0edbSPeter Maydell qdev_prop_set_chr(DEVICE(&s->aux), "chardev", serial_hd(1)); 33097398d90SAndrew Baumann 331668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->aux), errp)) { 33297398d90SAndrew Baumann return; 33397398d90SAndrew Baumann } 33497398d90SAndrew Baumann 3355cd436f9SPhilippe Mathieu-Daudé memory_region_add_subregion(&s->peri_mr, AUX_OFFSET, 33697398d90SAndrew Baumann sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->aux), 0)); 33797398d90SAndrew Baumann sysbus_connect_irq(SYS_BUS_DEVICE(&s->aux), 0, 33897398d90SAndrew Baumann qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 33997398d90SAndrew Baumann INTERRUPT_AUX)); 34097398d90SAndrew Baumann 3417c62aeb8SAndrew Baumann /* Mailboxes */ 342668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mboxes), errp)) { 3437c62aeb8SAndrew Baumann return; 3447c62aeb8SAndrew Baumann } 3457c62aeb8SAndrew Baumann 3467c62aeb8SAndrew Baumann memory_region_add_subregion(&s->peri_mr, ARMCTRL_0_SBM_OFFSET, 3477c62aeb8SAndrew Baumann sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->mboxes), 0)); 3487c62aeb8SAndrew Baumann sysbus_connect_irq(SYS_BUS_DEVICE(&s->mboxes), 0, 3497c62aeb8SAndrew Baumann qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_ARM_IRQ, 3507c62aeb8SAndrew Baumann INTERRUPT_ARM_MAILBOX)); 3517c62aeb8SAndrew Baumann 3525e9c2a8dSGrégory ESTRADE /* Framebuffer */ 353c5c6c47cSMarc-André Lureau vcram_size = object_property_get_uint(OBJECT(s), "vcram-size", &err); 3545e9c2a8dSGrégory ESTRADE if (err) { 3555e9c2a8dSGrégory ESTRADE error_propagate(errp, err); 3565e9c2a8dSGrégory ESTRADE return; 3575e9c2a8dSGrégory ESTRADE } 3585e9c2a8dSGrégory ESTRADE 3597785e8eaSSergey Kambalin vcram_base = object_property_get_uint(OBJECT(s), "vcram-base", &err); 3607785e8eaSSergey Kambalin if (err) { 3617785e8eaSSergey Kambalin error_propagate(errp, err); 3625e9c2a8dSGrégory ESTRADE return; 3635e9c2a8dSGrégory ESTRADE } 3645e9c2a8dSGrégory ESTRADE 3657785e8eaSSergey Kambalin if (vcram_base == 0) { 3667785e8eaSSergey Kambalin vcram_base = ram_size - vcram_size; 3677785e8eaSSergey Kambalin } 3687785e8eaSSergey Kambalin vcram_base = MIN(vcram_base, UPPER_RAM_BASE - vcram_size); 3697785e8eaSSergey Kambalin 3707785e8eaSSergey Kambalin if (!object_property_set_uint(OBJECT(&s->fb), "vcram-base", vcram_base, 3717785e8eaSSergey Kambalin errp)) { 3727785e8eaSSergey Kambalin return; 3737785e8eaSSergey Kambalin } 374668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->fb), errp)) { 3755e9c2a8dSGrégory ESTRADE return; 3765e9c2a8dSGrégory ESTRADE } 3775e9c2a8dSGrégory ESTRADE 3785e9c2a8dSGrégory ESTRADE memory_region_add_subregion(&s->mbox_mr, MBOX_CHAN_FB << MBOX_AS_CHAN_SHIFT, 3795e9c2a8dSGrégory ESTRADE sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->fb), 0)); 3805e9c2a8dSGrégory ESTRADE sysbus_connect_irq(SYS_BUS_DEVICE(&s->fb), 0, 3815e9c2a8dSGrégory ESTRADE qdev_get_gpio_in(DEVICE(&s->mboxes), MBOX_CHAN_FB)); 3825e9c2a8dSGrégory ESTRADE 3836bf79939SRayhan Faizel /* OTP */ 3846bf79939SRayhan Faizel if (!sysbus_realize(SYS_BUS_DEVICE(&s->otp), errp)) { 3856bf79939SRayhan Faizel return; 3866bf79939SRayhan Faizel } 3876bf79939SRayhan Faizel 3886bf79939SRayhan Faizel memory_region_add_subregion(&s->peri_mr, OTP_OFFSET, 3896bf79939SRayhan Faizel sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->otp), 0)); 3906bf79939SRayhan Faizel 3917c62aeb8SAndrew Baumann /* Property channel */ 392668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->property), errp)) { 3937c62aeb8SAndrew Baumann return; 3947c62aeb8SAndrew Baumann } 3957c62aeb8SAndrew Baumann 3967c62aeb8SAndrew Baumann memory_region_add_subregion(&s->mbox_mr, 3977c62aeb8SAndrew Baumann MBOX_CHAN_PROPERTY << MBOX_AS_CHAN_SHIFT, 3987c62aeb8SAndrew Baumann sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->property), 0)); 3997c62aeb8SAndrew Baumann sysbus_connect_irq(SYS_BUS_DEVICE(&s->property), 0, 4007c62aeb8SAndrew Baumann qdev_get_gpio_in(DEVICE(&s->mboxes), MBOX_CHAN_PROPERTY)); 4017c62aeb8SAndrew Baumann 402ed6c5e93SPhilippe Mathieu-Daudé /* Extended Mass Media Controller 403ed6c5e93SPhilippe Mathieu-Daudé * 404ed6c5e93SPhilippe Mathieu-Daudé * Compatible with: 405ed6c5e93SPhilippe Mathieu-Daudé * - SD Host Controller Specification Version 3.0 Draft 1.0 406ed6c5e93SPhilippe Mathieu-Daudé * - SDIO Specification Version 3.0 407ed6c5e93SPhilippe Mathieu-Daudé * - MMC Specification Version 4.4 408ed6c5e93SPhilippe Mathieu-Daudé * 409ed6c5e93SPhilippe Mathieu-Daudé * For the exact details please refer to the Arasan documentation: 410ed6c5e93SPhilippe Mathieu-Daudé * SD3.0_Host_AHB_eMMC4.4_Usersguide_ver5.9_jan11_10.pdf 411ed6c5e93SPhilippe Mathieu-Daudé */ 4125325cc34SMarkus Armbruster object_property_set_uint(OBJECT(&s->sdhci), "sd-spec-version", 3, 4137cd1c981SMarkus Armbruster &error_abort); 4145325cc34SMarkus Armbruster object_property_set_uint(OBJECT(&s->sdhci), "capareg", 4155325cc34SMarkus Armbruster BCM2835_SDHC_CAPAREG, &error_abort); 4165325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->sdhci), "pending-insert-quirk", true, 4177cd1c981SMarkus Armbruster &error_abort); 418668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) { 4197c62aeb8SAndrew Baumann return; 4207c62aeb8SAndrew Baumann } 4217c62aeb8SAndrew Baumann 4225cd436f9SPhilippe Mathieu-Daudé memory_region_add_subregion(&s->peri_mr, EMMC1_OFFSET, 4237c62aeb8SAndrew Baumann sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->sdhci), 0)); 4241eeb5c7dSClement Deschamps 4251eeb5c7dSClement Deschamps /* SDHOST */ 426668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhost), errp)) { 427a55b53a2SAndrew Baumann return; 428a55b53a2SAndrew Baumann } 429a55b53a2SAndrew Baumann 4301eeb5c7dSClement Deschamps memory_region_add_subregion(&s->peri_mr, MMCI0_OFFSET, 4311eeb5c7dSClement Deschamps sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->sdhost), 0)); 4321eeb5c7dSClement Deschamps sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhost), 0, 4331eeb5c7dSClement Deschamps qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 4341eeb5c7dSClement Deschamps INTERRUPT_SDIO)); 4351eeb5c7dSClement Deschamps 4366717f587SGrégory ESTRADE /* DMA Channels */ 437668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dma), errp)) { 4386717f587SGrégory ESTRADE return; 4396717f587SGrégory ESTRADE } 4406717f587SGrégory ESTRADE 4416717f587SGrégory ESTRADE memory_region_add_subregion(&s->peri_mr, DMA_OFFSET, 4426717f587SGrégory ESTRADE sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dma), 0)); 4436717f587SGrégory ESTRADE memory_region_add_subregion(&s->peri_mr, DMA15_OFFSET, 4446717f587SGrégory ESTRADE sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dma), 1)); 4456717f587SGrégory ESTRADE 4463d46938bSPaul Zimmerman /* Mphi */ 447668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mphi), errp)) { 4483d46938bSPaul Zimmerman return; 4493d46938bSPaul Zimmerman } 4503d46938bSPaul Zimmerman 4513d46938bSPaul Zimmerman sysbus_connect_irq(SYS_BUS_DEVICE(&s->mphi), 0, 4523d46938bSPaul Zimmerman qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 4533d46938bSPaul Zimmerman INTERRUPT_HOSTPORT)); 4543d46938bSPaul Zimmerman 45560bf734eSPaul Zimmerman /* DWC2 */ 456668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dwc2), errp)) { 45760bf734eSPaul Zimmerman return; 45860bf734eSPaul Zimmerman } 45960bf734eSPaul Zimmerman 46060bf734eSPaul Zimmerman memory_region_add_subregion(&s->peri_mr, USB_OTG_OFFSET, 46160bf734eSPaul Zimmerman sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dwc2), 0)); 46260bf734eSPaul Zimmerman sysbus_connect_irq(SYS_BUS_DEVICE(&s->dwc2), 0, 46360bf734eSPaul Zimmerman qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 46460bf734eSPaul Zimmerman INTERRUPT_USB)); 46560bf734eSPaul Zimmerman 46638f2cfbbSNolan Leake /* Power Management */ 46738f2cfbbSNolan Leake if (!sysbus_realize(SYS_BUS_DEVICE(&s->powermgt), errp)) { 46838f2cfbbSNolan Leake return; 46938f2cfbbSNolan Leake } 47038f2cfbbSNolan Leake 47138f2cfbbSNolan Leake memory_region_add_subregion(&s->peri_mr, PM_OFFSET, 47238f2cfbbSNolan Leake sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->powermgt), 0)); 47338f2cfbbSNolan Leake 474f09c2b7bSRayhan Faizel /* SPI */ 475f09c2b7bSRayhan Faizel if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[0]), errp)) { 476f09c2b7bSRayhan Faizel return; 477f09c2b7bSRayhan Faizel } 478f09c2b7bSRayhan Faizel 479f09c2b7bSRayhan Faizel memory_region_add_subregion(&s->peri_mr, SPI0_OFFSET, 480f09c2b7bSRayhan Faizel sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->spi[0]), 0)); 481f09c2b7bSRayhan Faizel sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi[0]), 0, 482f09c2b7bSRayhan Faizel qdev_get_gpio_in_named(DEVICE(&s->ic), 483f09c2b7bSRayhan Faizel BCM2835_IC_GPU_IRQ, 484f09c2b7bSRayhan Faizel INTERRUPT_SPI)); 485f09c2b7bSRayhan Faizel 486f5c6320bSRayhan Faizel /* I2C */ 487f5c6320bSRayhan Faizel for (n = 0; n < 3; n++) { 488f5c6320bSRayhan Faizel if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c[n]), errp)) { 489f5c6320bSRayhan Faizel return; 490f5c6320bSRayhan Faizel } 491f5c6320bSRayhan Faizel } 492f5c6320bSRayhan Faizel 493f5c6320bSRayhan Faizel memory_region_add_subregion(&s->peri_mr, BSC0_OFFSET, 494f5c6320bSRayhan Faizel sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->i2c[0]), 0)); 495f5c6320bSRayhan Faizel memory_region_add_subregion(&s->peri_mr, BSC1_OFFSET, 496f5c6320bSRayhan Faizel sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->i2c[1]), 0)); 497f5c6320bSRayhan Faizel memory_region_add_subregion(&s->peri_mr, BSC2_OFFSET, 498f5c6320bSRayhan Faizel sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->i2c[2]), 0)); 499f5c6320bSRayhan Faizel 500f5c6320bSRayhan Faizel if (!qdev_realize(DEVICE(&s->orgated_i2c_irq), NULL, errp)) { 501f5c6320bSRayhan Faizel return; 502f5c6320bSRayhan Faizel } 503f5c6320bSRayhan Faizel for (n = 0; n < ORGATED_I2C_IRQ_COUNT; n++) { 504f5c6320bSRayhan Faizel sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c[n]), 0, 505f5c6320bSRayhan Faizel qdev_get_gpio_in(DEVICE(&s->orgated_i2c_irq), n)); 506f5c6320bSRayhan Faizel } 507f5c6320bSRayhan Faizel qdev_connect_gpio_out(DEVICE(&s->orgated_i2c_irq), 0, 508f5c6320bSRayhan Faizel qdev_get_gpio_in_named(DEVICE(&s->ic), 509f5c6320bSRayhan Faizel BCM2835_IC_GPU_IRQ, 510f5c6320bSRayhan Faizel INTERRUPT_I2C)); 511f5c6320bSRayhan Faizel 5128c1e9927SPhilippe Mathieu-Daudé create_unimp(s, &s->txp, "bcm2835-txp", TXP_OFFSET, 0x1000); 51300cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->armtmr, "bcm2835-sp804", ARMCTRL_TIMER0_1_OFFSET, 0x40); 51400cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->i2s, "bcm2835-i2s", I2S_OFFSET, 0x100); 51500cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->smi, "bcm2835-smi", SMI_OFFSET, 0x100); 51600cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->bscsl, "bcm2835-spis", BSC_SL_OFFSET, 0x100); 51700cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->dbus, "bcm2835-dbus", DBUS_OFFSET, 0x8000); 51800cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->ave0, "bcm2835-ave0", AVE0_OFFSET, 0x8000); 5198c1e9927SPhilippe Mathieu-Daudé create_unimp(s, &s->v3d, "bcm2835-v3d", V3D_OFFSET, 0x1000); 52000cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->sdramc, "bcm2835-sdramc", SDRAMC_OFFSET, 0x100); 5217c62aeb8SAndrew Baumann } 5227c62aeb8SAndrew Baumann 5237c62aeb8SAndrew Baumann static void bcm2835_peripherals_class_init(ObjectClass *oc, void *data) 5247c62aeb8SAndrew Baumann { 5257c62aeb8SAndrew Baumann DeviceClass *dc = DEVICE_CLASS(oc); 5267d04d630SSergey Kambalin BCMSocPeripheralBaseClass *bc = BCM_SOC_PERIPHERALS_BASE_CLASS(oc); 5277c62aeb8SAndrew Baumann 5287d04d630SSergey Kambalin bc->peri_size = 0x1000000; 5297c62aeb8SAndrew Baumann dc->realize = bcm2835_peripherals_realize; 5307c62aeb8SAndrew Baumann } 5317c62aeb8SAndrew Baumann 5327d04d630SSergey Kambalin static const TypeInfo bcm2835_peripherals_types[] = { 5337d04d630SSergey Kambalin { 5347c62aeb8SAndrew Baumann .name = TYPE_BCM2835_PERIPHERALS, 5357d04d630SSergey Kambalin .parent = TYPE_BCM_SOC_PERIPHERALS_BASE, 5367c62aeb8SAndrew Baumann .instance_size = sizeof(BCM2835PeripheralState), 5377c62aeb8SAndrew Baumann .instance_init = bcm2835_peripherals_init, 5387c62aeb8SAndrew Baumann .class_init = bcm2835_peripherals_class_init, 5397d04d630SSergey Kambalin }, { 5407d04d630SSergey Kambalin .name = TYPE_BCM_SOC_PERIPHERALS_BASE, 5417d04d630SSergey Kambalin .parent = TYPE_SYS_BUS_DEVICE, 5427d04d630SSergey Kambalin .instance_size = sizeof(BCMSocPeripheralBaseState), 5437d04d630SSergey Kambalin .instance_init = raspi_peripherals_base_init, 5447d04d630SSergey Kambalin .class_size = sizeof(BCMSocPeripheralBaseClass), 5457d04d630SSergey Kambalin .abstract = true, 5467d04d630SSergey Kambalin } 5477c62aeb8SAndrew Baumann }; 5487c62aeb8SAndrew Baumann 5497d04d630SSergey Kambalin DEFINE_TYPES(bcm2835_peripherals_types) 550