17c62aeb8SAndrew Baumann /* 27c62aeb8SAndrew Baumann * Raspberry Pi emulation (c) 2012 Gregory Estrade 37c62aeb8SAndrew Baumann * Upstreaming code cleanup [including bcm2835_*] (c) 2013 Jan Petrous 47c62aeb8SAndrew Baumann * 57c62aeb8SAndrew Baumann * Rasperry Pi 2 emulation and refactoring Copyright (c) 2015, Microsoft 67c62aeb8SAndrew Baumann * Written by Andrew Baumann 77c62aeb8SAndrew Baumann * 86111a0c0SPhilippe Mathieu-Daudé * This work is licensed under the terms of the GNU GPL, version 2 or later. 96111a0c0SPhilippe Mathieu-Daudé * See the COPYING file in the top-level directory. 107c62aeb8SAndrew Baumann */ 117c62aeb8SAndrew Baumann 12c964b660SPeter Maydell #include "qemu/osdep.h" 13da34e65cSMarkus Armbruster #include "qapi/error.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 157c62aeb8SAndrew Baumann #include "hw/arm/bcm2835_peripherals.h" 167c62aeb8SAndrew Baumann #include "hw/misc/bcm2835_mbox_defs.h" 177c62aeb8SAndrew Baumann #include "hw/arm/raspi_platform.h" 18f0d1d2c1Sxiaoqiang zhao #include "sysemu/sysemu.h" 197c62aeb8SAndrew Baumann 207c62aeb8SAndrew Baumann /* Peripheral base address on the VC (GPU) system bus */ 217c62aeb8SAndrew Baumann #define BCM2835_VC_PERI_BASE 0x7e000000 227c62aeb8SAndrew Baumann 237c62aeb8SAndrew Baumann /* Capabilities for SD controller: no DMA, high-speed, default clocks etc. */ 24e4fcd07cSPhilippe Mathieu-Daudé #define BCM2835_SDHC_CAPAREG 0x52134b4 257c62aeb8SAndrew Baumann 26*004c8a8bSAndrey Makarov /* 27*004c8a8bSAndrey Makarov * According to Linux driver & DTS, dma channels 0--10 have separate IRQ, 28*004c8a8bSAndrey Makarov * while channels 11--14 share one IRQ: 29*004c8a8bSAndrey Makarov */ 30*004c8a8bSAndrey Makarov #define SEPARATE_DMA_IRQ_MAX 10 31*004c8a8bSAndrey Makarov #define ORGATED_DMA_IRQ_COUNT 4 32*004c8a8bSAndrey Makarov 3300cbd5bdSPhilippe Mathieu-Daudé static void create_unimp(BCM2835PeripheralState *ps, 3400cbd5bdSPhilippe Mathieu-Daudé UnimplementedDeviceState *uds, 3500cbd5bdSPhilippe Mathieu-Daudé const char *name, hwaddr ofs, hwaddr size) 3600cbd5bdSPhilippe Mathieu-Daudé { 370074fce6SMarkus Armbruster object_initialize_child(OBJECT(ps), name, uds, TYPE_UNIMPLEMENTED_DEVICE); 3800cbd5bdSPhilippe Mathieu-Daudé qdev_prop_set_string(DEVICE(uds), "name", name); 3900cbd5bdSPhilippe Mathieu-Daudé qdev_prop_set_uint64(DEVICE(uds), "size", size); 400074fce6SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(uds), &error_fatal); 4100cbd5bdSPhilippe Mathieu-Daudé memory_region_add_subregion_overlap(&ps->peri_mr, ofs, 4200cbd5bdSPhilippe Mathieu-Daudé sysbus_mmio_get_region(SYS_BUS_DEVICE(uds), 0), -1000); 4300cbd5bdSPhilippe Mathieu-Daudé } 4400cbd5bdSPhilippe Mathieu-Daudé 457c62aeb8SAndrew Baumann static void bcm2835_peripherals_init(Object *obj) 467c62aeb8SAndrew Baumann { 477c62aeb8SAndrew Baumann BCM2835PeripheralState *s = BCM2835_PERIPHERALS(obj); 487c62aeb8SAndrew Baumann 497c62aeb8SAndrew Baumann /* Memory region for peripheral devices, which we export to our parent */ 507c62aeb8SAndrew Baumann memory_region_init(&s->peri_mr, obj,"bcm2835-peripherals", 0x1000000); 517c62aeb8SAndrew Baumann sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->peri_mr); 527c62aeb8SAndrew Baumann 537c62aeb8SAndrew Baumann /* Internal memory region for peripheral bus addresses (not exported) */ 547c62aeb8SAndrew Baumann memory_region_init(&s->gpu_bus_mr, obj, "bcm2835-gpu", (uint64_t)1 << 32); 557c62aeb8SAndrew Baumann 567c62aeb8SAndrew Baumann /* Internal memory region for request/response communication with 577c62aeb8SAndrew Baumann * mailbox-addressable peripherals (not exported) 587c62aeb8SAndrew Baumann */ 597c62aeb8SAndrew Baumann memory_region_init(&s->mbox_mr, obj, "bcm2835-mbox", 607c62aeb8SAndrew Baumann MBOX_CHAN_COUNT << MBOX_AS_CHAN_SHIFT); 617c62aeb8SAndrew Baumann 627c62aeb8SAndrew Baumann /* Interrupt Controller */ 63db873cc5SMarkus Armbruster object_initialize_child(obj, "ic", &s->ic, TYPE_BCM2835_IC); 647c62aeb8SAndrew Baumann 650e5bbd74SPhilippe Mathieu-Daudé /* SYS Timer */ 66db873cc5SMarkus Armbruster object_initialize_child(obj, "systimer", &s->systmr, 670e5bbd74SPhilippe Mathieu-Daudé TYPE_BCM2835_SYSTIMER); 680e5bbd74SPhilippe Mathieu-Daudé 697c62aeb8SAndrew Baumann /* UART0 */ 70db873cc5SMarkus Armbruster object_initialize_child(obj, "uart0", &s->uart0, TYPE_PL011); 717c62aeb8SAndrew Baumann 7297398d90SAndrew Baumann /* AUX / UART1 */ 73db873cc5SMarkus Armbruster object_initialize_child(obj, "aux", &s->aux, TYPE_BCM2835_AUX); 7497398d90SAndrew Baumann 757c62aeb8SAndrew Baumann /* Mailboxes */ 76db873cc5SMarkus Armbruster object_initialize_child(obj, "mbox", &s->mboxes, TYPE_BCM2835_MBOX); 777c62aeb8SAndrew Baumann 787c62aeb8SAndrew Baumann object_property_add_const_link(OBJECT(&s->mboxes), "mbox-mr", 79d2623129SMarkus Armbruster OBJECT(&s->mbox_mr)); 807c62aeb8SAndrew Baumann 815e9c2a8dSGrégory ESTRADE /* Framebuffer */ 82db873cc5SMarkus Armbruster object_initialize_child(obj, "fb", &s->fb, TYPE_BCM2835_FB); 83d2623129SMarkus Armbruster object_property_add_alias(obj, "vcram-size", OBJECT(&s->fb), "vcram-size"); 845e9c2a8dSGrégory ESTRADE 855e9c2a8dSGrégory ESTRADE object_property_add_const_link(OBJECT(&s->fb), "dma-mr", 86d2623129SMarkus Armbruster OBJECT(&s->gpu_bus_mr)); 875e9c2a8dSGrégory ESTRADE 887c62aeb8SAndrew Baumann /* Property channel */ 89db873cc5SMarkus Armbruster object_initialize_child(obj, "property", &s->property, 90661488b9SPhilippe Mathieu-Daudé TYPE_BCM2835_PROPERTY); 91f0afa731SStephen Warren object_property_add_alias(obj, "board-rev", OBJECT(&s->property), 92d2623129SMarkus Armbruster "board-rev"); 937c62aeb8SAndrew Baumann 94355a8cccSGrégory ESTRADE object_property_add_const_link(OBJECT(&s->property), "fb", 95d2623129SMarkus Armbruster OBJECT(&s->fb)); 967c62aeb8SAndrew Baumann object_property_add_const_link(OBJECT(&s->property), "dma-mr", 97d2623129SMarkus Armbruster OBJECT(&s->gpu_bus_mr)); 987c62aeb8SAndrew Baumann 9954a5ba13SMarcin Chojnacki /* Random Number Generator */ 100db873cc5SMarkus Armbruster object_initialize_child(obj, "rng", &s->rng, TYPE_BCM2835_RNG); 10154a5ba13SMarcin Chojnacki 1027c62aeb8SAndrew Baumann /* Extended Mass Media Controller */ 103db873cc5SMarkus Armbruster object_initialize_child(obj, "sdhci", &s->sdhci, TYPE_SYSBUS_SDHCI); 1046717f587SGrégory ESTRADE 1051eeb5c7dSClement Deschamps /* SDHOST */ 106db873cc5SMarkus Armbruster object_initialize_child(obj, "sdhost", &s->sdhost, TYPE_BCM2835_SDHOST); 1071eeb5c7dSClement Deschamps 1086717f587SGrégory ESTRADE /* DMA Channels */ 109db873cc5SMarkus Armbruster object_initialize_child(obj, "dma", &s->dma, TYPE_BCM2835_DMA); 1106717f587SGrégory ESTRADE 111*004c8a8bSAndrey Makarov object_initialize_child(obj, "orgated-dma-irq", 112*004c8a8bSAndrey Makarov &s->orgated_dma_irq, TYPE_OR_IRQ); 113*004c8a8bSAndrey Makarov object_property_set_int(OBJECT(&s->orgated_dma_irq), "num-lines", 114*004c8a8bSAndrey Makarov ORGATED_DMA_IRQ_COUNT, &error_abort); 115*004c8a8bSAndrey Makarov 1166717f587SGrégory ESTRADE object_property_add_const_link(OBJECT(&s->dma), "dma-mr", 117d2623129SMarkus Armbruster OBJECT(&s->gpu_bus_mr)); 1181eeb5c7dSClement Deschamps 119d442d95fSPhilippe Mathieu-Daudé /* Thermal */ 120db873cc5SMarkus Armbruster object_initialize_child(obj, "thermal", &s->thermal, TYPE_BCM2835_THERMAL); 121d442d95fSPhilippe Mathieu-Daudé 1221eeb5c7dSClement Deschamps /* GPIO */ 123db873cc5SMarkus Armbruster object_initialize_child(obj, "gpio", &s->gpio, TYPE_BCM2835_GPIO); 1241eeb5c7dSClement Deschamps 1251eeb5c7dSClement Deschamps object_property_add_const_link(OBJECT(&s->gpio), "sdbus-sdhci", 126d2623129SMarkus Armbruster OBJECT(&s->sdhci.sdbus)); 1271eeb5c7dSClement Deschamps object_property_add_const_link(OBJECT(&s->gpio), "sdbus-sdhost", 128d2623129SMarkus Armbruster OBJECT(&s->sdhost.sdbus)); 1293d46938bSPaul Zimmerman 1303d46938bSPaul Zimmerman /* Mphi */ 131db873cc5SMarkus Armbruster object_initialize_child(obj, "mphi", &s->mphi, TYPE_BCM2835_MPHI); 13260bf734eSPaul Zimmerman 13360bf734eSPaul Zimmerman /* DWC2 */ 134db873cc5SMarkus Armbruster object_initialize_child(obj, "dwc2", &s->dwc2, TYPE_DWC2_USB); 13560bf734eSPaul Zimmerman 136fc14176bSLuc Michel /* CPRMAN clock manager */ 137fc14176bSLuc Michel object_initialize_child(obj, "cprman", &s->cprman, TYPE_BCM2835_CPRMAN); 138fc14176bSLuc Michel 13960bf734eSPaul Zimmerman object_property_add_const_link(OBJECT(&s->dwc2), "dma-mr", 14060bf734eSPaul Zimmerman OBJECT(&s->gpu_bus_mr)); 14138f2cfbbSNolan Leake 14238f2cfbbSNolan Leake /* Power Management */ 14338f2cfbbSNolan Leake object_initialize_child(obj, "powermgt", &s->powermgt, 14438f2cfbbSNolan Leake TYPE_BCM2835_POWERMGT); 1457c62aeb8SAndrew Baumann } 1467c62aeb8SAndrew Baumann 1477c62aeb8SAndrew Baumann static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) 1487c62aeb8SAndrew Baumann { 1497c62aeb8SAndrew Baumann BCM2835PeripheralState *s = BCM2835_PERIPHERALS(dev); 1507c62aeb8SAndrew Baumann Object *obj; 1517c62aeb8SAndrew Baumann MemoryRegion *ram; 1527c62aeb8SAndrew Baumann Error *err = NULL; 153c5c6c47cSMarc-André Lureau uint64_t ram_size, vcram_size; 1547c62aeb8SAndrew Baumann int n; 1557c62aeb8SAndrew Baumann 1564d21fcd5SMarkus Armbruster obj = object_property_get_link(OBJECT(dev), "ram", &error_abort); 1577c62aeb8SAndrew Baumann 1587c62aeb8SAndrew Baumann ram = MEMORY_REGION(obj); 1597c62aeb8SAndrew Baumann ram_size = memory_region_size(ram); 1607c62aeb8SAndrew Baumann 1617c62aeb8SAndrew Baumann /* Map peripherals and RAM into the GPU address space. */ 1627c62aeb8SAndrew Baumann memory_region_init_alias(&s->peri_mr_alias, OBJECT(s), 1637c62aeb8SAndrew Baumann "bcm2835-peripherals", &s->peri_mr, 0, 1647c62aeb8SAndrew Baumann memory_region_size(&s->peri_mr)); 1657c62aeb8SAndrew Baumann 1667c62aeb8SAndrew Baumann memory_region_add_subregion_overlap(&s->gpu_bus_mr, BCM2835_VC_PERI_BASE, 1677c62aeb8SAndrew Baumann &s->peri_mr_alias, 1); 1687c62aeb8SAndrew Baumann 1697c62aeb8SAndrew Baumann /* RAM is aliased four times (different cache configurations) on the GPU */ 1707c62aeb8SAndrew Baumann for (n = 0; n < 4; n++) { 1717c62aeb8SAndrew Baumann memory_region_init_alias(&s->ram_alias[n], OBJECT(s), 1727c62aeb8SAndrew Baumann "bcm2835-gpu-ram-alias[*]", ram, 0, ram_size); 1737c62aeb8SAndrew Baumann memory_region_add_subregion_overlap(&s->gpu_bus_mr, (hwaddr)n << 30, 1747c62aeb8SAndrew Baumann &s->ram_alias[n], 0); 1757c62aeb8SAndrew Baumann } 1767c62aeb8SAndrew Baumann 1777c62aeb8SAndrew Baumann /* Interrupt Controller */ 178668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->ic), errp)) { 1797c62aeb8SAndrew Baumann return; 1807c62aeb8SAndrew Baumann } 1817c62aeb8SAndrew Baumann 182fc14176bSLuc Michel /* CPRMAN clock manager */ 183fc14176bSLuc Michel if (!sysbus_realize(SYS_BUS_DEVICE(&s->cprman), errp)) { 184fc14176bSLuc Michel return; 185fc14176bSLuc Michel } 186fc14176bSLuc Michel memory_region_add_subregion(&s->peri_mr, CPRMAN_OFFSET, 187fc14176bSLuc Michel sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cprman), 0)); 188581bb849SLuc Michel qdev_connect_clock_in(DEVICE(&s->uart0), "clk", 189581bb849SLuc Michel qdev_get_clock_out(DEVICE(&s->cprman), "uart-out")); 190fc14176bSLuc Michel 1917c62aeb8SAndrew Baumann memory_region_add_subregion(&s->peri_mr, ARMCTRL_IC_OFFSET, 1927c62aeb8SAndrew Baumann sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->ic), 0)); 1937c62aeb8SAndrew Baumann sysbus_pass_irq(SYS_BUS_DEVICE(s), SYS_BUS_DEVICE(&s->ic)); 1947c62aeb8SAndrew Baumann 1950e5bbd74SPhilippe Mathieu-Daudé /* Sys Timer */ 196668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->systmr), errp)) { 1970e5bbd74SPhilippe Mathieu-Daudé return; 1980e5bbd74SPhilippe Mathieu-Daudé } 1990e5bbd74SPhilippe Mathieu-Daudé memory_region_add_subregion(&s->peri_mr, ST_OFFSET, 2000e5bbd74SPhilippe Mathieu-Daudé sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->systmr), 0)); 2010e5bbd74SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->systmr), 0, 202722bde67SPhilippe Mathieu-Daudé qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 203722bde67SPhilippe Mathieu-Daudé INTERRUPT_TIMER0)); 204722bde67SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->systmr), 1, 205722bde67SPhilippe Mathieu-Daudé qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 206722bde67SPhilippe Mathieu-Daudé INTERRUPT_TIMER1)); 207722bde67SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->systmr), 2, 208722bde67SPhilippe Mathieu-Daudé qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 209722bde67SPhilippe Mathieu-Daudé INTERRUPT_TIMER2)); 210722bde67SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->systmr), 3, 211722bde67SPhilippe Mathieu-Daudé qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 212722bde67SPhilippe Mathieu-Daudé INTERRUPT_TIMER3)); 2130e5bbd74SPhilippe Mathieu-Daudé 2147c62aeb8SAndrew Baumann /* UART0 */ 215948770b0SPhilippe Mathieu-Daudé qdev_prop_set_chr(DEVICE(&s->uart0), "chardev", serial_hd(0)); 216668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart0), errp)) { 2177c62aeb8SAndrew Baumann return; 2187c62aeb8SAndrew Baumann } 2197c62aeb8SAndrew Baumann 2207c62aeb8SAndrew Baumann memory_region_add_subregion(&s->peri_mr, UART0_OFFSET, 221948770b0SPhilippe Mathieu-Daudé sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart0), 0)); 222948770b0SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart0), 0, 2237c62aeb8SAndrew Baumann qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 2245cd436f9SPhilippe Mathieu-Daudé INTERRUPT_UART0)); 2255cd436f9SPhilippe Mathieu-Daudé 22697398d90SAndrew Baumann /* AUX / UART1 */ 2279bca0edbSPeter Maydell qdev_prop_set_chr(DEVICE(&s->aux), "chardev", serial_hd(1)); 22897398d90SAndrew Baumann 229668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->aux), errp)) { 23097398d90SAndrew Baumann return; 23197398d90SAndrew Baumann } 23297398d90SAndrew Baumann 2335cd436f9SPhilippe Mathieu-Daudé memory_region_add_subregion(&s->peri_mr, AUX_OFFSET, 23497398d90SAndrew Baumann sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->aux), 0)); 23597398d90SAndrew Baumann sysbus_connect_irq(SYS_BUS_DEVICE(&s->aux), 0, 23697398d90SAndrew Baumann qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 23797398d90SAndrew Baumann INTERRUPT_AUX)); 23897398d90SAndrew Baumann 2397c62aeb8SAndrew Baumann /* Mailboxes */ 240668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mboxes), errp)) { 2417c62aeb8SAndrew Baumann return; 2427c62aeb8SAndrew Baumann } 2437c62aeb8SAndrew Baumann 2447c62aeb8SAndrew Baumann memory_region_add_subregion(&s->peri_mr, ARMCTRL_0_SBM_OFFSET, 2457c62aeb8SAndrew Baumann sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->mboxes), 0)); 2467c62aeb8SAndrew Baumann sysbus_connect_irq(SYS_BUS_DEVICE(&s->mboxes), 0, 2477c62aeb8SAndrew Baumann qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_ARM_IRQ, 2487c62aeb8SAndrew Baumann INTERRUPT_ARM_MAILBOX)); 2497c62aeb8SAndrew Baumann 2505e9c2a8dSGrégory ESTRADE /* Framebuffer */ 251c5c6c47cSMarc-André Lureau vcram_size = object_property_get_uint(OBJECT(s), "vcram-size", &err); 2525e9c2a8dSGrégory ESTRADE if (err) { 2535e9c2a8dSGrégory ESTRADE error_propagate(errp, err); 2545e9c2a8dSGrégory ESTRADE return; 2555e9c2a8dSGrégory ESTRADE } 2565e9c2a8dSGrégory ESTRADE 257778a2dc5SMarkus Armbruster if (!object_property_set_uint(OBJECT(&s->fb), "vcram-base", 258668f62ecSMarkus Armbruster ram_size - vcram_size, errp)) { 2595e9c2a8dSGrégory ESTRADE return; 2605e9c2a8dSGrégory ESTRADE } 2615e9c2a8dSGrégory ESTRADE 262668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->fb), errp)) { 2635e9c2a8dSGrégory ESTRADE return; 2645e9c2a8dSGrégory ESTRADE } 2655e9c2a8dSGrégory ESTRADE 2665e9c2a8dSGrégory ESTRADE memory_region_add_subregion(&s->mbox_mr, MBOX_CHAN_FB << MBOX_AS_CHAN_SHIFT, 2675e9c2a8dSGrégory ESTRADE sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->fb), 0)); 2685e9c2a8dSGrégory ESTRADE sysbus_connect_irq(SYS_BUS_DEVICE(&s->fb), 0, 2695e9c2a8dSGrégory ESTRADE qdev_get_gpio_in(DEVICE(&s->mboxes), MBOX_CHAN_FB)); 2705e9c2a8dSGrégory ESTRADE 2717c62aeb8SAndrew Baumann /* Property channel */ 272668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->property), errp)) { 2737c62aeb8SAndrew Baumann return; 2747c62aeb8SAndrew Baumann } 2757c62aeb8SAndrew Baumann 2767c62aeb8SAndrew Baumann memory_region_add_subregion(&s->mbox_mr, 2777c62aeb8SAndrew Baumann MBOX_CHAN_PROPERTY << MBOX_AS_CHAN_SHIFT, 2787c62aeb8SAndrew Baumann sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->property), 0)); 2797c62aeb8SAndrew Baumann sysbus_connect_irq(SYS_BUS_DEVICE(&s->property), 0, 2807c62aeb8SAndrew Baumann qdev_get_gpio_in(DEVICE(&s->mboxes), MBOX_CHAN_PROPERTY)); 2817c62aeb8SAndrew Baumann 28254a5ba13SMarcin Chojnacki /* Random Number Generator */ 283668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->rng), errp)) { 28454a5ba13SMarcin Chojnacki return; 28554a5ba13SMarcin Chojnacki } 28654a5ba13SMarcin Chojnacki 28754a5ba13SMarcin Chojnacki memory_region_add_subregion(&s->peri_mr, RNG_OFFSET, 28854a5ba13SMarcin Chojnacki sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->rng), 0)); 28954a5ba13SMarcin Chojnacki 290ed6c5e93SPhilippe Mathieu-Daudé /* Extended Mass Media Controller 291ed6c5e93SPhilippe Mathieu-Daudé * 292ed6c5e93SPhilippe Mathieu-Daudé * Compatible with: 293ed6c5e93SPhilippe Mathieu-Daudé * - SD Host Controller Specification Version 3.0 Draft 1.0 294ed6c5e93SPhilippe Mathieu-Daudé * - SDIO Specification Version 3.0 295ed6c5e93SPhilippe Mathieu-Daudé * - MMC Specification Version 4.4 296ed6c5e93SPhilippe Mathieu-Daudé * 297ed6c5e93SPhilippe Mathieu-Daudé * For the exact details please refer to the Arasan documentation: 298ed6c5e93SPhilippe Mathieu-Daudé * SD3.0_Host_AHB_eMMC4.4_Usersguide_ver5.9_jan11_10.pdf 299ed6c5e93SPhilippe Mathieu-Daudé */ 3005325cc34SMarkus Armbruster object_property_set_uint(OBJECT(&s->sdhci), "sd-spec-version", 3, 3017cd1c981SMarkus Armbruster &error_abort); 3025325cc34SMarkus Armbruster object_property_set_uint(OBJECT(&s->sdhci), "capareg", 3035325cc34SMarkus Armbruster BCM2835_SDHC_CAPAREG, &error_abort); 3045325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->sdhci), "pending-insert-quirk", true, 3057cd1c981SMarkus Armbruster &error_abort); 306668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) { 3077c62aeb8SAndrew Baumann return; 3087c62aeb8SAndrew Baumann } 3097c62aeb8SAndrew Baumann 3105cd436f9SPhilippe Mathieu-Daudé memory_region_add_subregion(&s->peri_mr, EMMC1_OFFSET, 3117c62aeb8SAndrew Baumann sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->sdhci), 0)); 3127c62aeb8SAndrew Baumann sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, 3137c62aeb8SAndrew Baumann qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 3147c62aeb8SAndrew Baumann INTERRUPT_ARASANSDIO)); 3151eeb5c7dSClement Deschamps 3161eeb5c7dSClement Deschamps /* SDHOST */ 317668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhost), errp)) { 318a55b53a2SAndrew Baumann return; 319a55b53a2SAndrew Baumann } 320a55b53a2SAndrew Baumann 3211eeb5c7dSClement Deschamps memory_region_add_subregion(&s->peri_mr, MMCI0_OFFSET, 3221eeb5c7dSClement Deschamps sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->sdhost), 0)); 3231eeb5c7dSClement Deschamps sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhost), 0, 3241eeb5c7dSClement Deschamps qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 3251eeb5c7dSClement Deschamps INTERRUPT_SDIO)); 3261eeb5c7dSClement Deschamps 3276717f587SGrégory ESTRADE /* DMA Channels */ 328668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dma), errp)) { 3296717f587SGrégory ESTRADE return; 3306717f587SGrégory ESTRADE } 3316717f587SGrégory ESTRADE 3326717f587SGrégory ESTRADE memory_region_add_subregion(&s->peri_mr, DMA_OFFSET, 3336717f587SGrégory ESTRADE sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dma), 0)); 3346717f587SGrégory ESTRADE memory_region_add_subregion(&s->peri_mr, DMA15_OFFSET, 3356717f587SGrégory ESTRADE sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dma), 1)); 3366717f587SGrégory ESTRADE 337*004c8a8bSAndrey Makarov for (n = 0; n <= SEPARATE_DMA_IRQ_MAX; n++) { 3386717f587SGrégory ESTRADE sysbus_connect_irq(SYS_BUS_DEVICE(&s->dma), n, 3396717f587SGrégory ESTRADE qdev_get_gpio_in_named(DEVICE(&s->ic), 3406717f587SGrégory ESTRADE BCM2835_IC_GPU_IRQ, 3416717f587SGrégory ESTRADE INTERRUPT_DMA0 + n)); 3426717f587SGrégory ESTRADE } 343*004c8a8bSAndrey Makarov if (!qdev_realize(DEVICE(&s->orgated_dma_irq), NULL, errp)) { 344*004c8a8bSAndrey Makarov return; 345*004c8a8bSAndrey Makarov } 346*004c8a8bSAndrey Makarov for (n = 0; n < ORGATED_DMA_IRQ_COUNT; n++) { 347*004c8a8bSAndrey Makarov sysbus_connect_irq(SYS_BUS_DEVICE(&s->dma), 348*004c8a8bSAndrey Makarov SEPARATE_DMA_IRQ_MAX + 1 + n, 349*004c8a8bSAndrey Makarov qdev_get_gpio_in(DEVICE(&s->orgated_dma_irq), n)); 350*004c8a8bSAndrey Makarov } 351*004c8a8bSAndrey Makarov qdev_connect_gpio_out(DEVICE(&s->orgated_dma_irq), 0, 352*004c8a8bSAndrey Makarov qdev_get_gpio_in_named(DEVICE(&s->ic), 353*004c8a8bSAndrey Makarov BCM2835_IC_GPU_IRQ, 354*004c8a8bSAndrey Makarov INTERRUPT_DMA0 + SEPARATE_DMA_IRQ_MAX + 1)); 3551eeb5c7dSClement Deschamps 356d442d95fSPhilippe Mathieu-Daudé /* THERMAL */ 357668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->thermal), errp)) { 358d442d95fSPhilippe Mathieu-Daudé return; 359d442d95fSPhilippe Mathieu-Daudé } 360d442d95fSPhilippe Mathieu-Daudé memory_region_add_subregion(&s->peri_mr, THERMAL_OFFSET, 361d442d95fSPhilippe Mathieu-Daudé sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->thermal), 0)); 362d442d95fSPhilippe Mathieu-Daudé 3631eeb5c7dSClement Deschamps /* GPIO */ 364668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { 3651eeb5c7dSClement Deschamps return; 3661eeb5c7dSClement Deschamps } 3671eeb5c7dSClement Deschamps 3681eeb5c7dSClement Deschamps memory_region_add_subregion(&s->peri_mr, GPIO_OFFSET, 3691eeb5c7dSClement Deschamps sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gpio), 0)); 3701eeb5c7dSClement Deschamps 371d2623129SMarkus Armbruster object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->gpio), "sd-bus"); 37200cbd5bdSPhilippe Mathieu-Daudé 3733d46938bSPaul Zimmerman /* Mphi */ 374668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mphi), errp)) { 3753d46938bSPaul Zimmerman return; 3763d46938bSPaul Zimmerman } 3773d46938bSPaul Zimmerman 3783d46938bSPaul Zimmerman memory_region_add_subregion(&s->peri_mr, MPHI_OFFSET, 3793d46938bSPaul Zimmerman sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->mphi), 0)); 3803d46938bSPaul Zimmerman sysbus_connect_irq(SYS_BUS_DEVICE(&s->mphi), 0, 3813d46938bSPaul Zimmerman qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 3823d46938bSPaul Zimmerman INTERRUPT_HOSTPORT)); 3833d46938bSPaul Zimmerman 38460bf734eSPaul Zimmerman /* DWC2 */ 385668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dwc2), errp)) { 38660bf734eSPaul Zimmerman return; 38760bf734eSPaul Zimmerman } 38860bf734eSPaul Zimmerman 38960bf734eSPaul Zimmerman memory_region_add_subregion(&s->peri_mr, USB_OTG_OFFSET, 39060bf734eSPaul Zimmerman sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dwc2), 0)); 39160bf734eSPaul Zimmerman sysbus_connect_irq(SYS_BUS_DEVICE(&s->dwc2), 0, 39260bf734eSPaul Zimmerman qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, 39360bf734eSPaul Zimmerman INTERRUPT_USB)); 39460bf734eSPaul Zimmerman 39538f2cfbbSNolan Leake /* Power Management */ 39638f2cfbbSNolan Leake if (!sysbus_realize(SYS_BUS_DEVICE(&s->powermgt), errp)) { 39738f2cfbbSNolan Leake return; 39838f2cfbbSNolan Leake } 39938f2cfbbSNolan Leake 40038f2cfbbSNolan Leake memory_region_add_subregion(&s->peri_mr, PM_OFFSET, 40138f2cfbbSNolan Leake sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->powermgt), 0)); 40238f2cfbbSNolan Leake 4038c1e9927SPhilippe Mathieu-Daudé create_unimp(s, &s->txp, "bcm2835-txp", TXP_OFFSET, 0x1000); 40400cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->armtmr, "bcm2835-sp804", ARMCTRL_TIMER0_1_OFFSET, 0x40); 40500cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->i2s, "bcm2835-i2s", I2S_OFFSET, 0x100); 40600cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->smi, "bcm2835-smi", SMI_OFFSET, 0x100); 40700cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->spi[0], "bcm2835-spi0", SPI0_OFFSET, 0x20); 40800cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->bscsl, "bcm2835-spis", BSC_SL_OFFSET, 0x100); 40900cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->i2c[0], "bcm2835-i2c0", BSC0_OFFSET, 0x20); 41000cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->i2c[1], "bcm2835-i2c1", BSC1_OFFSET, 0x20); 41100cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->i2c[2], "bcm2835-i2c2", BSC2_OFFSET, 0x20); 41200cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->otp, "bcm2835-otp", OTP_OFFSET, 0x80); 41300cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->dbus, "bcm2835-dbus", DBUS_OFFSET, 0x8000); 41400cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->ave0, "bcm2835-ave0", AVE0_OFFSET, 0x8000); 4158c1e9927SPhilippe Mathieu-Daudé create_unimp(s, &s->v3d, "bcm2835-v3d", V3D_OFFSET, 0x1000); 41600cbd5bdSPhilippe Mathieu-Daudé create_unimp(s, &s->sdramc, "bcm2835-sdramc", SDRAMC_OFFSET, 0x100); 4177c62aeb8SAndrew Baumann } 4187c62aeb8SAndrew Baumann 4197c62aeb8SAndrew Baumann static void bcm2835_peripherals_class_init(ObjectClass *oc, void *data) 4207c62aeb8SAndrew Baumann { 4217c62aeb8SAndrew Baumann DeviceClass *dc = DEVICE_CLASS(oc); 4227c62aeb8SAndrew Baumann 4237c62aeb8SAndrew Baumann dc->realize = bcm2835_peripherals_realize; 4247c62aeb8SAndrew Baumann } 4257c62aeb8SAndrew Baumann 4267c62aeb8SAndrew Baumann static const TypeInfo bcm2835_peripherals_type_info = { 4277c62aeb8SAndrew Baumann .name = TYPE_BCM2835_PERIPHERALS, 4287c62aeb8SAndrew Baumann .parent = TYPE_SYS_BUS_DEVICE, 4297c62aeb8SAndrew Baumann .instance_size = sizeof(BCM2835PeripheralState), 4307c62aeb8SAndrew Baumann .instance_init = bcm2835_peripherals_init, 4317c62aeb8SAndrew Baumann .class_init = bcm2835_peripherals_class_init, 4327c62aeb8SAndrew Baumann }; 4337c62aeb8SAndrew Baumann 4347c62aeb8SAndrew Baumann static void bcm2835_peripherals_register_types(void) 4357c62aeb8SAndrew Baumann { 4367c62aeb8SAndrew Baumann type_register_static(&bcm2835_peripherals_type_info); 4377c62aeb8SAndrew Baumann } 4387c62aeb8SAndrew Baumann 4397c62aeb8SAndrew Baumann type_init(bcm2835_peripherals_register_types) 440