12f4ec776SPhilippe Mathieu-Daudé /* 22f4ec776SPhilippe Mathieu-Daudé * ASPEED SoC family 32f4ec776SPhilippe Mathieu-Daudé * 42f4ec776SPhilippe Mathieu-Daudé * Andrew Jeffery <andrew@aj.id.au> 52f4ec776SPhilippe Mathieu-Daudé * Jeremy Kerr <jk@ozlabs.org> 62f4ec776SPhilippe Mathieu-Daudé * 72f4ec776SPhilippe Mathieu-Daudé * Copyright 2016 IBM Corp. 82f4ec776SPhilippe Mathieu-Daudé * 92f4ec776SPhilippe Mathieu-Daudé * This code is licensed under the GPL version 2 or later. See 102f4ec776SPhilippe Mathieu-Daudé * the COPYING file in the top-level directory. 112f4ec776SPhilippe Mathieu-Daudé */ 122f4ec776SPhilippe Mathieu-Daudé 132f4ec776SPhilippe Mathieu-Daudé #include "qemu/osdep.h" 142f4ec776SPhilippe Mathieu-Daudé #include "qapi/error.h" 151a94fae4SPhilippe Mathieu-Daudé #include "hw/qdev-properties.h" 162f4ec776SPhilippe Mathieu-Daudé #include "hw/misc/unimp.h" 172f4ec776SPhilippe Mathieu-Daudé #include "hw/arm/aspeed_soc.h" 187e6b5497SBernhard Beschow #include "hw/char/serial-mm.h" 192f4ec776SPhilippe Mathieu-Daudé 202f4ec776SPhilippe Mathieu-Daudé 21d815649cSPhilippe Mathieu-Daudé const char *aspeed_soc_cpu_type(AspeedSoCClass *sc) 22d815649cSPhilippe Mathieu-Daudé { 23dc13909eSPhilippe Mathieu-Daudé assert(sc->valid_cpu_types); 24dc13909eSPhilippe Mathieu-Daudé assert(sc->valid_cpu_types[0]); 25dc13909eSPhilippe Mathieu-Daudé assert(!sc->valid_cpu_types[1]); 26dc13909eSPhilippe Mathieu-Daudé return sc->valid_cpu_types[0]; 27d815649cSPhilippe Mathieu-Daudé } 28d815649cSPhilippe Mathieu-Daudé 292f4ec776SPhilippe Mathieu-Daudé qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev) 302f4ec776SPhilippe Mathieu-Daudé { 312f4ec776SPhilippe Mathieu-Daudé return ASPEED_SOC_GET_CLASS(s)->get_irq(s, dev); 322f4ec776SPhilippe Mathieu-Daudé } 332f4ec776SPhilippe Mathieu-Daudé 342f4ec776SPhilippe Mathieu-Daudé bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp) 352f4ec776SPhilippe Mathieu-Daudé { 362f4ec776SPhilippe Mathieu-Daudé AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 372f4ec776SPhilippe Mathieu-Daudé SerialMM *smm; 382f4ec776SPhilippe Mathieu-Daudé 39944128eeSJamin Lin for (int i = 0, uart = sc->uarts_base; i < sc->uarts_num; i++, uart++) { 402f4ec776SPhilippe Mathieu-Daudé smm = &s->uart[i]; 412f4ec776SPhilippe Mathieu-Daudé 422f4ec776SPhilippe Mathieu-Daudé /* Chardev property is set by the machine. */ 432f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_uint8(DEVICE(smm), "regshift", 2); 442f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_uint32(DEVICE(smm), "baudbase", 38400); 452f4ec776SPhilippe Mathieu-Daudé qdev_set_legacy_instance_id(DEVICE(smm), sc->memmap[uart], 2); 462f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_uint8(DEVICE(smm), "endianness", DEVICE_LITTLE_ENDIAN); 472f4ec776SPhilippe Mathieu-Daudé if (!sysbus_realize(SYS_BUS_DEVICE(smm), errp)) { 482f4ec776SPhilippe Mathieu-Daudé return false; 492f4ec776SPhilippe Mathieu-Daudé } 502f4ec776SPhilippe Mathieu-Daudé 512f4ec776SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(smm), 0, aspeed_soc_get_irq(s, uart)); 522f4ec776SPhilippe Mathieu-Daudé aspeed_mmio_map(s, SYS_BUS_DEVICE(smm), 0, sc->memmap[uart]); 532f4ec776SPhilippe Mathieu-Daudé } 542f4ec776SPhilippe Mathieu-Daudé 552f4ec776SPhilippe Mathieu-Daudé return true; 562f4ec776SPhilippe Mathieu-Daudé } 572f4ec776SPhilippe Mathieu-Daudé 582f4ec776SPhilippe Mathieu-Daudé void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr) 592f4ec776SPhilippe Mathieu-Daudé { 602f4ec776SPhilippe Mathieu-Daudé AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 61944128eeSJamin Lin int uart_first = aspeed_uart_first(sc); 62944128eeSJamin Lin int uart_index = aspeed_uart_index(dev); 63944128eeSJamin Lin int i = uart_index - uart_first; 642f4ec776SPhilippe Mathieu-Daudé 652f4ec776SPhilippe Mathieu-Daudé g_assert(0 <= i && i < ARRAY_SIZE(s->uart) && i < sc->uarts_num); 662f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", chr); 672f4ec776SPhilippe Mathieu-Daudé } 682f4ec776SPhilippe Mathieu-Daudé 692f4ec776SPhilippe Mathieu-Daudé /* 702f4ec776SPhilippe Mathieu-Daudé * SDMC should be realized first to get correct RAM size and max size 712f4ec776SPhilippe Mathieu-Daudé * values 722f4ec776SPhilippe Mathieu-Daudé */ 732f4ec776SPhilippe Mathieu-Daudé bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp) 742f4ec776SPhilippe Mathieu-Daudé { 752f4ec776SPhilippe Mathieu-Daudé AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 762f4ec776SPhilippe Mathieu-Daudé ram_addr_t ram_size, max_ram_size; 772f4ec776SPhilippe Mathieu-Daudé 782f4ec776SPhilippe Mathieu-Daudé ram_size = object_property_get_uint(OBJECT(&s->sdmc), "ram-size", 792f4ec776SPhilippe Mathieu-Daudé &error_abort); 802f4ec776SPhilippe Mathieu-Daudé max_ram_size = object_property_get_uint(OBJECT(&s->sdmc), "max-ram-size", 812f4ec776SPhilippe Mathieu-Daudé &error_abort); 822f4ec776SPhilippe Mathieu-Daudé 832f4ec776SPhilippe Mathieu-Daudé memory_region_init(&s->dram_container, OBJECT(s), "ram-container", 842f4ec776SPhilippe Mathieu-Daudé max_ram_size); 852f4ec776SPhilippe Mathieu-Daudé memory_region_add_subregion(&s->dram_container, 0, s->dram_mr); 862f4ec776SPhilippe Mathieu-Daudé 872f4ec776SPhilippe Mathieu-Daudé /* 882f4ec776SPhilippe Mathieu-Daudé * Add a memory region beyond the RAM region to let firmwares scan 892f4ec776SPhilippe Mathieu-Daudé * the address space with load/store and guess how much RAM the 902f4ec776SPhilippe Mathieu-Daudé * SoC has. 912f4ec776SPhilippe Mathieu-Daudé */ 922f4ec776SPhilippe Mathieu-Daudé if (ram_size < max_ram_size) { 932f4ec776SPhilippe Mathieu-Daudé DeviceState *dev = qdev_new(TYPE_UNIMPLEMENTED_DEVICE); 942f4ec776SPhilippe Mathieu-Daudé 952f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_string(dev, "name", "ram-empty"); 962f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_uint64(dev, "size", max_ram_size - ram_size); 972f4ec776SPhilippe Mathieu-Daudé if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), errp)) { 982f4ec776SPhilippe Mathieu-Daudé return false; 992f4ec776SPhilippe Mathieu-Daudé } 1002f4ec776SPhilippe Mathieu-Daudé 1012f4ec776SPhilippe Mathieu-Daudé memory_region_add_subregion_overlap(&s->dram_container, ram_size, 1022f4ec776SPhilippe Mathieu-Daudé sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0), -1000); 1032f4ec776SPhilippe Mathieu-Daudé } 1042f4ec776SPhilippe Mathieu-Daudé 1052f4ec776SPhilippe Mathieu-Daudé memory_region_add_subregion(s->memory, 1062f4ec776SPhilippe Mathieu-Daudé sc->memmap[ASPEED_DEV_SDRAM], &s->dram_container); 1072f4ec776SPhilippe Mathieu-Daudé return true; 1082f4ec776SPhilippe Mathieu-Daudé } 1092f4ec776SPhilippe Mathieu-Daudé 1102f4ec776SPhilippe Mathieu-Daudé void aspeed_mmio_map(AspeedSoCState *s, SysBusDevice *dev, int n, hwaddr addr) 1112f4ec776SPhilippe Mathieu-Daudé { 1122f4ec776SPhilippe Mathieu-Daudé memory_region_add_subregion(s->memory, addr, 1132f4ec776SPhilippe Mathieu-Daudé sysbus_mmio_get_region(dev, n)); 1142f4ec776SPhilippe Mathieu-Daudé } 1152f4ec776SPhilippe Mathieu-Daudé 1162f4ec776SPhilippe Mathieu-Daudé void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev, 1172f4ec776SPhilippe Mathieu-Daudé const char *name, hwaddr addr, uint64_t size) 1182f4ec776SPhilippe Mathieu-Daudé { 1192f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_string(DEVICE(dev), "name", name); 1202f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_uint64(DEVICE(dev), "size", size); 1212f4ec776SPhilippe Mathieu-Daudé sysbus_realize(dev, &error_abort); 1222f4ec776SPhilippe Mathieu-Daudé 1232f4ec776SPhilippe Mathieu-Daudé memory_region_add_subregion_overlap(s->memory, addr, 1242f4ec776SPhilippe Mathieu-Daudé sysbus_mmio_get_region(dev, 0), -1000); 1252f4ec776SPhilippe Mathieu-Daudé } 1261a94fae4SPhilippe Mathieu-Daudé 12724a88476SPhilippe Mathieu-Daudé static void aspeed_soc_realize(DeviceState *dev, Error **errp) 12824a88476SPhilippe Mathieu-Daudé { 12924a88476SPhilippe Mathieu-Daudé AspeedSoCState *s = ASPEED_SOC(dev); 13024a88476SPhilippe Mathieu-Daudé 13124a88476SPhilippe Mathieu-Daudé if (!s->memory) { 13224a88476SPhilippe Mathieu-Daudé error_setg(errp, "'memory' link is not set"); 13324a88476SPhilippe Mathieu-Daudé return; 13424a88476SPhilippe Mathieu-Daudé } 13524a88476SPhilippe Mathieu-Daudé } 13624a88476SPhilippe Mathieu-Daudé 137eea55625SCédric Le Goater static bool aspeed_soc_boot_from_emmc(AspeedSoCState *s) 138eea55625SCédric Le Goater { 139eea55625SCédric Le Goater return false; 140eea55625SCédric Le Goater } 141eea55625SCédric Le Goater 142*e15bd5ddSRichard Henderson static const Property aspeed_soc_properties[] = { 1431a94fae4SPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dram", AspeedSoCState, dram_mr, TYPE_MEMORY_REGION, 1441a94fae4SPhilippe Mathieu-Daudé MemoryRegion *), 1451a94fae4SPhilippe Mathieu-Daudé DEFINE_PROP_LINK("memory", AspeedSoCState, memory, TYPE_MEMORY_REGION, 1461a94fae4SPhilippe Mathieu-Daudé MemoryRegion *), 1471a94fae4SPhilippe Mathieu-Daudé DEFINE_PROP_END_OF_LIST(), 1481a94fae4SPhilippe Mathieu-Daudé }; 1491a94fae4SPhilippe Mathieu-Daudé 1501a94fae4SPhilippe Mathieu-Daudé static void aspeed_soc_class_init(ObjectClass *oc, void *data) 1511a94fae4SPhilippe Mathieu-Daudé { 1521a94fae4SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(oc); 153eea55625SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); 1541a94fae4SPhilippe Mathieu-Daudé 15524a88476SPhilippe Mathieu-Daudé dc->realize = aspeed_soc_realize; 1561a94fae4SPhilippe Mathieu-Daudé device_class_set_props(dc, aspeed_soc_properties); 157eea55625SCédric Le Goater sc->boot_from_emmc = aspeed_soc_boot_from_emmc; 1581a94fae4SPhilippe Mathieu-Daudé } 1591a94fae4SPhilippe Mathieu-Daudé 1601a94fae4SPhilippe Mathieu-Daudé static const TypeInfo aspeed_soc_types[] = { 1611a94fae4SPhilippe Mathieu-Daudé { 1621a94fae4SPhilippe Mathieu-Daudé .name = TYPE_ASPEED_SOC, 1631a94fae4SPhilippe Mathieu-Daudé .parent = TYPE_DEVICE, 1641a94fae4SPhilippe Mathieu-Daudé .instance_size = sizeof(AspeedSoCState), 1651a94fae4SPhilippe Mathieu-Daudé .class_size = sizeof(AspeedSoCClass), 1661a94fae4SPhilippe Mathieu-Daudé .class_init = aspeed_soc_class_init, 1671a94fae4SPhilippe Mathieu-Daudé .abstract = true, 1681a94fae4SPhilippe Mathieu-Daudé }, 1691a94fae4SPhilippe Mathieu-Daudé }; 1701a94fae4SPhilippe Mathieu-Daudé 1711a94fae4SPhilippe Mathieu-Daudé DEFINE_TYPES(aspeed_soc_types) 172