1*2f4ec776SPhilippe Mathieu-Daudé /* 2*2f4ec776SPhilippe Mathieu-Daudé * ASPEED SoC family 3*2f4ec776SPhilippe Mathieu-Daudé * 4*2f4ec776SPhilippe Mathieu-Daudé * Andrew Jeffery <andrew@aj.id.au> 5*2f4ec776SPhilippe Mathieu-Daudé * Jeremy Kerr <jk@ozlabs.org> 6*2f4ec776SPhilippe Mathieu-Daudé * 7*2f4ec776SPhilippe Mathieu-Daudé * Copyright 2016 IBM Corp. 8*2f4ec776SPhilippe Mathieu-Daudé * 9*2f4ec776SPhilippe Mathieu-Daudé * This code is licensed under the GPL version 2 or later. See 10*2f4ec776SPhilippe Mathieu-Daudé * the COPYING file in the top-level directory. 11*2f4ec776SPhilippe Mathieu-Daudé */ 12*2f4ec776SPhilippe Mathieu-Daudé 13*2f4ec776SPhilippe Mathieu-Daudé #include "qemu/osdep.h" 14*2f4ec776SPhilippe Mathieu-Daudé #include "qapi/error.h" 15*2f4ec776SPhilippe Mathieu-Daudé #include "hw/misc/unimp.h" 16*2f4ec776SPhilippe Mathieu-Daudé #include "hw/arm/aspeed_soc.h" 17*2f4ec776SPhilippe Mathieu-Daudé #include "hw/char/serial.h" 18*2f4ec776SPhilippe Mathieu-Daudé 19*2f4ec776SPhilippe Mathieu-Daudé 20*2f4ec776SPhilippe Mathieu-Daudé qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev) 21*2f4ec776SPhilippe Mathieu-Daudé { 22*2f4ec776SPhilippe Mathieu-Daudé return ASPEED_SOC_GET_CLASS(s)->get_irq(s, dev); 23*2f4ec776SPhilippe Mathieu-Daudé } 24*2f4ec776SPhilippe Mathieu-Daudé 25*2f4ec776SPhilippe Mathieu-Daudé bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp) 26*2f4ec776SPhilippe Mathieu-Daudé { 27*2f4ec776SPhilippe Mathieu-Daudé AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 28*2f4ec776SPhilippe Mathieu-Daudé SerialMM *smm; 29*2f4ec776SPhilippe Mathieu-Daudé 30*2f4ec776SPhilippe Mathieu-Daudé for (int i = 0, uart = ASPEED_DEV_UART1; i < sc->uarts_num; i++, uart++) { 31*2f4ec776SPhilippe Mathieu-Daudé smm = &s->uart[i]; 32*2f4ec776SPhilippe Mathieu-Daudé 33*2f4ec776SPhilippe Mathieu-Daudé /* Chardev property is set by the machine. */ 34*2f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_uint8(DEVICE(smm), "regshift", 2); 35*2f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_uint32(DEVICE(smm), "baudbase", 38400); 36*2f4ec776SPhilippe Mathieu-Daudé qdev_set_legacy_instance_id(DEVICE(smm), sc->memmap[uart], 2); 37*2f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_uint8(DEVICE(smm), "endianness", DEVICE_LITTLE_ENDIAN); 38*2f4ec776SPhilippe Mathieu-Daudé if (!sysbus_realize(SYS_BUS_DEVICE(smm), errp)) { 39*2f4ec776SPhilippe Mathieu-Daudé return false; 40*2f4ec776SPhilippe Mathieu-Daudé } 41*2f4ec776SPhilippe Mathieu-Daudé 42*2f4ec776SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(smm), 0, aspeed_soc_get_irq(s, uart)); 43*2f4ec776SPhilippe Mathieu-Daudé aspeed_mmio_map(s, SYS_BUS_DEVICE(smm), 0, sc->memmap[uart]); 44*2f4ec776SPhilippe Mathieu-Daudé } 45*2f4ec776SPhilippe Mathieu-Daudé 46*2f4ec776SPhilippe Mathieu-Daudé return true; 47*2f4ec776SPhilippe Mathieu-Daudé } 48*2f4ec776SPhilippe Mathieu-Daudé 49*2f4ec776SPhilippe Mathieu-Daudé void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr) 50*2f4ec776SPhilippe Mathieu-Daudé { 51*2f4ec776SPhilippe Mathieu-Daudé AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 52*2f4ec776SPhilippe Mathieu-Daudé int i = dev - ASPEED_DEV_UART1; 53*2f4ec776SPhilippe Mathieu-Daudé 54*2f4ec776SPhilippe Mathieu-Daudé g_assert(0 <= i && i < ARRAY_SIZE(s->uart) && i < sc->uarts_num); 55*2f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", chr); 56*2f4ec776SPhilippe Mathieu-Daudé } 57*2f4ec776SPhilippe Mathieu-Daudé 58*2f4ec776SPhilippe Mathieu-Daudé /* 59*2f4ec776SPhilippe Mathieu-Daudé * SDMC should be realized first to get correct RAM size and max size 60*2f4ec776SPhilippe Mathieu-Daudé * values 61*2f4ec776SPhilippe Mathieu-Daudé */ 62*2f4ec776SPhilippe Mathieu-Daudé bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp) 63*2f4ec776SPhilippe Mathieu-Daudé { 64*2f4ec776SPhilippe Mathieu-Daudé AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 65*2f4ec776SPhilippe Mathieu-Daudé ram_addr_t ram_size, max_ram_size; 66*2f4ec776SPhilippe Mathieu-Daudé 67*2f4ec776SPhilippe Mathieu-Daudé ram_size = object_property_get_uint(OBJECT(&s->sdmc), "ram-size", 68*2f4ec776SPhilippe Mathieu-Daudé &error_abort); 69*2f4ec776SPhilippe Mathieu-Daudé max_ram_size = object_property_get_uint(OBJECT(&s->sdmc), "max-ram-size", 70*2f4ec776SPhilippe Mathieu-Daudé &error_abort); 71*2f4ec776SPhilippe Mathieu-Daudé 72*2f4ec776SPhilippe Mathieu-Daudé memory_region_init(&s->dram_container, OBJECT(s), "ram-container", 73*2f4ec776SPhilippe Mathieu-Daudé max_ram_size); 74*2f4ec776SPhilippe Mathieu-Daudé memory_region_add_subregion(&s->dram_container, 0, s->dram_mr); 75*2f4ec776SPhilippe Mathieu-Daudé 76*2f4ec776SPhilippe Mathieu-Daudé /* 77*2f4ec776SPhilippe Mathieu-Daudé * Add a memory region beyond the RAM region to let firmwares scan 78*2f4ec776SPhilippe Mathieu-Daudé * the address space with load/store and guess how much RAM the 79*2f4ec776SPhilippe Mathieu-Daudé * SoC has. 80*2f4ec776SPhilippe Mathieu-Daudé */ 81*2f4ec776SPhilippe Mathieu-Daudé if (ram_size < max_ram_size) { 82*2f4ec776SPhilippe Mathieu-Daudé DeviceState *dev = qdev_new(TYPE_UNIMPLEMENTED_DEVICE); 83*2f4ec776SPhilippe Mathieu-Daudé 84*2f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_string(dev, "name", "ram-empty"); 85*2f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_uint64(dev, "size", max_ram_size - ram_size); 86*2f4ec776SPhilippe Mathieu-Daudé if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), errp)) { 87*2f4ec776SPhilippe Mathieu-Daudé return false; 88*2f4ec776SPhilippe Mathieu-Daudé } 89*2f4ec776SPhilippe Mathieu-Daudé 90*2f4ec776SPhilippe Mathieu-Daudé memory_region_add_subregion_overlap(&s->dram_container, ram_size, 91*2f4ec776SPhilippe Mathieu-Daudé sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0), -1000); 92*2f4ec776SPhilippe Mathieu-Daudé } 93*2f4ec776SPhilippe Mathieu-Daudé 94*2f4ec776SPhilippe Mathieu-Daudé memory_region_add_subregion(s->memory, 95*2f4ec776SPhilippe Mathieu-Daudé sc->memmap[ASPEED_DEV_SDRAM], &s->dram_container); 96*2f4ec776SPhilippe Mathieu-Daudé return true; 97*2f4ec776SPhilippe Mathieu-Daudé } 98*2f4ec776SPhilippe Mathieu-Daudé 99*2f4ec776SPhilippe Mathieu-Daudé void aspeed_mmio_map(AspeedSoCState *s, SysBusDevice *dev, int n, hwaddr addr) 100*2f4ec776SPhilippe Mathieu-Daudé { 101*2f4ec776SPhilippe Mathieu-Daudé memory_region_add_subregion(s->memory, addr, 102*2f4ec776SPhilippe Mathieu-Daudé sysbus_mmio_get_region(dev, n)); 103*2f4ec776SPhilippe Mathieu-Daudé } 104*2f4ec776SPhilippe Mathieu-Daudé 105*2f4ec776SPhilippe Mathieu-Daudé void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev, 106*2f4ec776SPhilippe Mathieu-Daudé const char *name, hwaddr addr, uint64_t size) 107*2f4ec776SPhilippe Mathieu-Daudé { 108*2f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_string(DEVICE(dev), "name", name); 109*2f4ec776SPhilippe Mathieu-Daudé qdev_prop_set_uint64(DEVICE(dev), "size", size); 110*2f4ec776SPhilippe Mathieu-Daudé sysbus_realize(dev, &error_abort); 111*2f4ec776SPhilippe Mathieu-Daudé 112*2f4ec776SPhilippe Mathieu-Daudé memory_region_add_subregion_overlap(s->memory, addr, 113*2f4ec776SPhilippe Mathieu-Daudé sysbus_mmio_get_region(dev, 0), -1000); 114*2f4ec776SPhilippe Mathieu-Daudé } 115