1*2d64e6a0SSteven Lee /* 2*2d64e6a0SSteven Lee * ASPEED Ast27x0 TSP SoC 3*2d64e6a0SSteven Lee * 4*2d64e6a0SSteven Lee * Copyright (C) 2025 ASPEED Technology Inc. 5*2d64e6a0SSteven Lee * 6*2d64e6a0SSteven Lee * This code is licensed under the GPL version 2 or later. See 7*2d64e6a0SSteven Lee * the COPYING file in the top-level directory. 8*2d64e6a0SSteven Lee * 9*2d64e6a0SSteven Lee * SPDX-License-Identifier: GPL-2.0-or-later 10*2d64e6a0SSteven Lee */ 11*2d64e6a0SSteven Lee 12*2d64e6a0SSteven Lee #include "qemu/osdep.h" 13*2d64e6a0SSteven Lee #include "qapi/error.h" 14*2d64e6a0SSteven Lee #include "hw/qdev-clock.h" 15*2d64e6a0SSteven Lee #include "hw/misc/unimp.h" 16*2d64e6a0SSteven Lee #include "hw/arm/aspeed_soc.h" 17*2d64e6a0SSteven Lee 18*2d64e6a0SSteven Lee #define AST2700_TSP_RAM_SIZE (32 * MiB) 19*2d64e6a0SSteven Lee 20*2d64e6a0SSteven Lee static const hwaddr aspeed_soc_ast27x0tsp_memmap[] = { 21*2d64e6a0SSteven Lee [ASPEED_DEV_SRAM] = 0x00000000, 22*2d64e6a0SSteven Lee [ASPEED_DEV_INTC] = 0x72100000, 23*2d64e6a0SSteven Lee [ASPEED_DEV_SCU] = 0x72C02000, 24*2d64e6a0SSteven Lee [ASPEED_DEV_SCUIO] = 0x74C02000, 25*2d64e6a0SSteven Lee [ASPEED_DEV_UART0] = 0x74C33000, 26*2d64e6a0SSteven Lee [ASPEED_DEV_UART1] = 0x74C33100, 27*2d64e6a0SSteven Lee [ASPEED_DEV_UART2] = 0x74C33200, 28*2d64e6a0SSteven Lee [ASPEED_DEV_UART3] = 0x74C33300, 29*2d64e6a0SSteven Lee [ASPEED_DEV_UART4] = 0x72C1A000, 30*2d64e6a0SSteven Lee [ASPEED_DEV_INTCIO] = 0x74C18000, 31*2d64e6a0SSteven Lee [ASPEED_DEV_IPC0] = 0x72C1C000, 32*2d64e6a0SSteven Lee [ASPEED_DEV_IPC1] = 0x74C39000, 33*2d64e6a0SSteven Lee [ASPEED_DEV_UART5] = 0x74C33400, 34*2d64e6a0SSteven Lee [ASPEED_DEV_UART6] = 0x74C33500, 35*2d64e6a0SSteven Lee [ASPEED_DEV_UART7] = 0x74C33600, 36*2d64e6a0SSteven Lee [ASPEED_DEV_UART8] = 0x74C33700, 37*2d64e6a0SSteven Lee [ASPEED_DEV_UART9] = 0x74C33800, 38*2d64e6a0SSteven Lee [ASPEED_DEV_UART10] = 0x74C33900, 39*2d64e6a0SSteven Lee [ASPEED_DEV_UART11] = 0x74C33A00, 40*2d64e6a0SSteven Lee [ASPEED_DEV_UART12] = 0x74C33B00, 41*2d64e6a0SSteven Lee [ASPEED_DEV_TIMER1] = 0x72C10000, 42*2d64e6a0SSteven Lee }; 43*2d64e6a0SSteven Lee 44*2d64e6a0SSteven Lee static const int aspeed_soc_ast27x0tsp_irqmap[] = { 45*2d64e6a0SSteven Lee [ASPEED_DEV_SCU] = 12, 46*2d64e6a0SSteven Lee [ASPEED_DEV_UART0] = 164, 47*2d64e6a0SSteven Lee [ASPEED_DEV_UART1] = 164, 48*2d64e6a0SSteven Lee [ASPEED_DEV_UART2] = 164, 49*2d64e6a0SSteven Lee [ASPEED_DEV_UART3] = 164, 50*2d64e6a0SSteven Lee [ASPEED_DEV_UART4] = 8, 51*2d64e6a0SSteven Lee [ASPEED_DEV_UART5] = 164, 52*2d64e6a0SSteven Lee [ASPEED_DEV_UART6] = 164, 53*2d64e6a0SSteven Lee [ASPEED_DEV_UART7] = 164, 54*2d64e6a0SSteven Lee [ASPEED_DEV_UART8] = 164, 55*2d64e6a0SSteven Lee [ASPEED_DEV_UART9] = 164, 56*2d64e6a0SSteven Lee [ASPEED_DEV_UART10] = 164, 57*2d64e6a0SSteven Lee [ASPEED_DEV_UART11] = 164, 58*2d64e6a0SSteven Lee [ASPEED_DEV_UART12] = 164, 59*2d64e6a0SSteven Lee [ASPEED_DEV_TIMER1] = 16, 60*2d64e6a0SSteven Lee }; 61*2d64e6a0SSteven Lee 62*2d64e6a0SSteven Lee /* TSPINT 164 */ 63*2d64e6a0SSteven Lee static const int ast2700_tsp132_tsp164_intcmap[] = { 64*2d64e6a0SSteven Lee [ASPEED_DEV_UART0] = 7, 65*2d64e6a0SSteven Lee [ASPEED_DEV_UART1] = 8, 66*2d64e6a0SSteven Lee [ASPEED_DEV_UART2] = 9, 67*2d64e6a0SSteven Lee [ASPEED_DEV_UART3] = 10, 68*2d64e6a0SSteven Lee [ASPEED_DEV_UART5] = 11, 69*2d64e6a0SSteven Lee [ASPEED_DEV_UART6] = 12, 70*2d64e6a0SSteven Lee [ASPEED_DEV_UART7] = 13, 71*2d64e6a0SSteven Lee [ASPEED_DEV_UART8] = 14, 72*2d64e6a0SSteven Lee [ASPEED_DEV_UART9] = 15, 73*2d64e6a0SSteven Lee [ASPEED_DEV_UART10] = 16, 74*2d64e6a0SSteven Lee [ASPEED_DEV_UART11] = 17, 75*2d64e6a0SSteven Lee [ASPEED_DEV_UART12] = 18, 76*2d64e6a0SSteven Lee }; 77*2d64e6a0SSteven Lee 78*2d64e6a0SSteven Lee struct nvic_intc_irq_info { 79*2d64e6a0SSteven Lee int irq; 80*2d64e6a0SSteven Lee int intc_idx; 81*2d64e6a0SSteven Lee int orgate_idx; 82*2d64e6a0SSteven Lee const int *ptr; 83*2d64e6a0SSteven Lee }; 84*2d64e6a0SSteven Lee 85*2d64e6a0SSteven Lee static struct nvic_intc_irq_info ast2700_tsp_intcmap[] = { 86*2d64e6a0SSteven Lee {160, 1, 0, NULL}, 87*2d64e6a0SSteven Lee {161, 1, 1, NULL}, 88*2d64e6a0SSteven Lee {162, 1, 2, NULL}, 89*2d64e6a0SSteven Lee {163, 1, 3, NULL}, 90*2d64e6a0SSteven Lee {164, 1, 4, ast2700_tsp132_tsp164_intcmap}, 91*2d64e6a0SSteven Lee {165, 1, 5, NULL}, 92*2d64e6a0SSteven Lee {166, 1, 6, NULL}, 93*2d64e6a0SSteven Lee {167, 1, 7, NULL}, 94*2d64e6a0SSteven Lee {168, 1, 8, NULL}, 95*2d64e6a0SSteven Lee {169, 1, 9, NULL}, 96*2d64e6a0SSteven Lee {128, 0, 1, NULL}, 97*2d64e6a0SSteven Lee {129, 0, 2, NULL}, 98*2d64e6a0SSteven Lee {130, 0, 3, NULL}, 99*2d64e6a0SSteven Lee {131, 0, 4, NULL}, 100*2d64e6a0SSteven Lee {132, 0, 5, ast2700_tsp132_tsp164_intcmap}, 101*2d64e6a0SSteven Lee {133, 0, 6, NULL}, 102*2d64e6a0SSteven Lee {134, 0, 7, NULL}, 103*2d64e6a0SSteven Lee {135, 0, 8, NULL}, 104*2d64e6a0SSteven Lee {136, 0, 9, NULL}, 105*2d64e6a0SSteven Lee }; 106*2d64e6a0SSteven Lee 107*2d64e6a0SSteven Lee static qemu_irq aspeed_soc_ast27x0tsp_get_irq(AspeedSoCState *s, int dev) 108*2d64e6a0SSteven Lee { 109*2d64e6a0SSteven Lee Aspeed27x0TSPSoCState *a = ASPEED27X0TSP_SOC(s); 110*2d64e6a0SSteven Lee AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 111*2d64e6a0SSteven Lee 112*2d64e6a0SSteven Lee int or_idx; 113*2d64e6a0SSteven Lee int idx; 114*2d64e6a0SSteven Lee int i; 115*2d64e6a0SSteven Lee 116*2d64e6a0SSteven Lee for (i = 0; i < ARRAY_SIZE(ast2700_tsp_intcmap); i++) { 117*2d64e6a0SSteven Lee if (sc->irqmap[dev] == ast2700_tsp_intcmap[i].irq) { 118*2d64e6a0SSteven Lee assert(ast2700_tsp_intcmap[i].ptr); 119*2d64e6a0SSteven Lee or_idx = ast2700_tsp_intcmap[i].orgate_idx; 120*2d64e6a0SSteven Lee idx = ast2700_tsp_intcmap[i].intc_idx; 121*2d64e6a0SSteven Lee return qdev_get_gpio_in(DEVICE(&a->intc[idx].orgates[or_idx]), 122*2d64e6a0SSteven Lee ast2700_tsp_intcmap[i].ptr[dev]); 123*2d64e6a0SSteven Lee } 124*2d64e6a0SSteven Lee } 125*2d64e6a0SSteven Lee 126*2d64e6a0SSteven Lee return qdev_get_gpio_in(DEVICE(&a->armv7m), sc->irqmap[dev]); 127*2d64e6a0SSteven Lee } 128*2d64e6a0SSteven Lee 129*2d64e6a0SSteven Lee static void aspeed_soc_ast27x0tsp_init(Object *obj) 130*2d64e6a0SSteven Lee { 131*2d64e6a0SSteven Lee Aspeed27x0TSPSoCState *a = ASPEED27X0TSP_SOC(obj); 132*2d64e6a0SSteven Lee AspeedSoCState *s = ASPEED_SOC(obj); 133*2d64e6a0SSteven Lee AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 134*2d64e6a0SSteven Lee int i; 135*2d64e6a0SSteven Lee 136*2d64e6a0SSteven Lee object_initialize_child(obj, "armv7m", &a->armv7m, TYPE_ARMV7M); 137*2d64e6a0SSteven Lee object_initialize_child(obj, "scu", &s->scu, TYPE_ASPEED_2700_SCU); 138*2d64e6a0SSteven Lee s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0); 139*2d64e6a0SSteven Lee qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", sc->silicon_rev); 140*2d64e6a0SSteven Lee 141*2d64e6a0SSteven Lee for (i = 0; i < sc->uarts_num; i++) { 142*2d64e6a0SSteven Lee object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_SERIAL_MM); 143*2d64e6a0SSteven Lee } 144*2d64e6a0SSteven Lee 145*2d64e6a0SSteven Lee object_initialize_child(obj, "intc0", &a->intc[0], 146*2d64e6a0SSteven Lee TYPE_ASPEED_2700TSP_INTC); 147*2d64e6a0SSteven Lee object_initialize_child(obj, "intc1", &a->intc[1], 148*2d64e6a0SSteven Lee TYPE_ASPEED_2700TSP_INTCIO); 149*2d64e6a0SSteven Lee 150*2d64e6a0SSteven Lee object_initialize_child(obj, "timerctrl", &s->timerctrl, 151*2d64e6a0SSteven Lee TYPE_UNIMPLEMENTED_DEVICE); 152*2d64e6a0SSteven Lee object_initialize_child(obj, "ipc0", &a->ipc[0], 153*2d64e6a0SSteven Lee TYPE_UNIMPLEMENTED_DEVICE); 154*2d64e6a0SSteven Lee object_initialize_child(obj, "ipc1", &a->ipc[1], 155*2d64e6a0SSteven Lee TYPE_UNIMPLEMENTED_DEVICE); 156*2d64e6a0SSteven Lee object_initialize_child(obj, "scuio", &a->scuio, 157*2d64e6a0SSteven Lee TYPE_UNIMPLEMENTED_DEVICE); 158*2d64e6a0SSteven Lee } 159*2d64e6a0SSteven Lee 160*2d64e6a0SSteven Lee static void aspeed_soc_ast27x0tsp_realize(DeviceState *dev_soc, Error **errp) 161*2d64e6a0SSteven Lee { 162*2d64e6a0SSteven Lee Aspeed27x0TSPSoCState *a = ASPEED27X0TSP_SOC(dev_soc); 163*2d64e6a0SSteven Lee AspeedSoCState *s = ASPEED_SOC(dev_soc); 164*2d64e6a0SSteven Lee AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 165*2d64e6a0SSteven Lee DeviceState *armv7m; 166*2d64e6a0SSteven Lee g_autofree char *sram_name = NULL; 167*2d64e6a0SSteven Lee int i; 168*2d64e6a0SSteven Lee 169*2d64e6a0SSteven Lee if (!clock_has_source(s->sysclk)) { 170*2d64e6a0SSteven Lee error_setg(errp, "sysclk clock must be wired up by the board code"); 171*2d64e6a0SSteven Lee return; 172*2d64e6a0SSteven Lee } 173*2d64e6a0SSteven Lee 174*2d64e6a0SSteven Lee /* AST27X0 TSP Core */ 175*2d64e6a0SSteven Lee armv7m = DEVICE(&a->armv7m); 176*2d64e6a0SSteven Lee qdev_prop_set_uint32(armv7m, "num-irq", 256); 177*2d64e6a0SSteven Lee qdev_prop_set_string(armv7m, "cpu-type", aspeed_soc_cpu_type(sc)); 178*2d64e6a0SSteven Lee qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk); 179*2d64e6a0SSteven Lee object_property_set_link(OBJECT(&a->armv7m), "memory", 180*2d64e6a0SSteven Lee OBJECT(s->memory), &error_abort); 181*2d64e6a0SSteven Lee sysbus_realize(SYS_BUS_DEVICE(&a->armv7m), &error_abort); 182*2d64e6a0SSteven Lee 183*2d64e6a0SSteven Lee sram_name = g_strdup_printf("aspeed.dram.%d", 184*2d64e6a0SSteven Lee CPU(a->armv7m.cpu)->cpu_index); 185*2d64e6a0SSteven Lee 186*2d64e6a0SSteven Lee if (!memory_region_init_ram(&s->sram, OBJECT(s), sram_name, sc->sram_size, 187*2d64e6a0SSteven Lee errp)) { 188*2d64e6a0SSteven Lee return; 189*2d64e6a0SSteven Lee } 190*2d64e6a0SSteven Lee memory_region_add_subregion(s->memory, 191*2d64e6a0SSteven Lee sc->memmap[ASPEED_DEV_SRAM], 192*2d64e6a0SSteven Lee &s->sram); 193*2d64e6a0SSteven Lee 194*2d64e6a0SSteven Lee /* SCU */ 195*2d64e6a0SSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) { 196*2d64e6a0SSteven Lee return; 197*2d64e6a0SSteven Lee } 198*2d64e6a0SSteven Lee aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]); 199*2d64e6a0SSteven Lee 200*2d64e6a0SSteven Lee /* INTC */ 201*2d64e6a0SSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&a->intc[0]), errp)) { 202*2d64e6a0SSteven Lee return; 203*2d64e6a0SSteven Lee } 204*2d64e6a0SSteven Lee 205*2d64e6a0SSteven Lee aspeed_mmio_map(s, SYS_BUS_DEVICE(&a->intc[0]), 0, 206*2d64e6a0SSteven Lee sc->memmap[ASPEED_DEV_INTC]); 207*2d64e6a0SSteven Lee 208*2d64e6a0SSteven Lee /* INTCIO */ 209*2d64e6a0SSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&a->intc[1]), errp)) { 210*2d64e6a0SSteven Lee return; 211*2d64e6a0SSteven Lee } 212*2d64e6a0SSteven Lee 213*2d64e6a0SSteven Lee aspeed_mmio_map(s, SYS_BUS_DEVICE(&a->intc[1]), 0, 214*2d64e6a0SSteven Lee sc->memmap[ASPEED_DEV_INTCIO]); 215*2d64e6a0SSteven Lee 216*2d64e6a0SSteven Lee /* irq source orgates -> INTC */ 217*2d64e6a0SSteven Lee for (i = 0; i < ASPEED_INTC_GET_CLASS(&a->intc[0])->num_inpins; i++) { 218*2d64e6a0SSteven Lee qdev_connect_gpio_out(DEVICE(&a->intc[0].orgates[i]), 0, 219*2d64e6a0SSteven Lee qdev_get_gpio_in(DEVICE(&a->intc[0]), i)); 220*2d64e6a0SSteven Lee } 221*2d64e6a0SSteven Lee for (i = 0; i < ASPEED_INTC_GET_CLASS(&a->intc[0])->num_outpins; i++) { 222*2d64e6a0SSteven Lee assert(i < ARRAY_SIZE(ast2700_tsp_intcmap)); 223*2d64e6a0SSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&a->intc[0]), i, 224*2d64e6a0SSteven Lee qdev_get_gpio_in(DEVICE(&a->armv7m), 225*2d64e6a0SSteven Lee ast2700_tsp_intcmap[i].irq)); 226*2d64e6a0SSteven Lee } 227*2d64e6a0SSteven Lee /* irq source orgates -> INTC */ 228*2d64e6a0SSteven Lee for (i = 0; i < ASPEED_INTC_GET_CLASS(&a->intc[1])->num_inpins; i++) { 229*2d64e6a0SSteven Lee qdev_connect_gpio_out(DEVICE(&a->intc[1].orgates[i]), 0, 230*2d64e6a0SSteven Lee qdev_get_gpio_in(DEVICE(&a->intc[1]), i)); 231*2d64e6a0SSteven Lee } 232*2d64e6a0SSteven Lee /* INTCIO -> INTC */ 233*2d64e6a0SSteven Lee for (i = 0; i < ASPEED_INTC_GET_CLASS(&a->intc[1])->num_outpins; i++) { 234*2d64e6a0SSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&a->intc[1]), i, 235*2d64e6a0SSteven Lee qdev_get_gpio_in(DEVICE(&a->intc[0].orgates[0]), i)); 236*2d64e6a0SSteven Lee } 237*2d64e6a0SSteven Lee /* UART */ 238*2d64e6a0SSteven Lee if (!aspeed_soc_uart_realize(s, errp)) { 239*2d64e6a0SSteven Lee return; 240*2d64e6a0SSteven Lee } 241*2d64e6a0SSteven Lee 242*2d64e6a0SSteven Lee aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->timerctrl), 243*2d64e6a0SSteven Lee "aspeed.timerctrl", 244*2d64e6a0SSteven Lee sc->memmap[ASPEED_DEV_TIMER1], 0x200); 245*2d64e6a0SSteven Lee aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&a->ipc[0]), 246*2d64e6a0SSteven Lee "aspeed.ipc0", 247*2d64e6a0SSteven Lee sc->memmap[ASPEED_DEV_IPC0], 0x1000); 248*2d64e6a0SSteven Lee aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&a->ipc[1]), 249*2d64e6a0SSteven Lee "aspeed.ipc1", 250*2d64e6a0SSteven Lee sc->memmap[ASPEED_DEV_IPC1], 0x1000); 251*2d64e6a0SSteven Lee aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&a->scuio), 252*2d64e6a0SSteven Lee "aspeed.scuio", 253*2d64e6a0SSteven Lee sc->memmap[ASPEED_DEV_SCUIO], 0x1000); 254*2d64e6a0SSteven Lee } 255*2d64e6a0SSteven Lee 256*2d64e6a0SSteven Lee static void aspeed_soc_ast27x0tsp_class_init(ObjectClass *klass, const void *data) 257*2d64e6a0SSteven Lee { 258*2d64e6a0SSteven Lee static const char * const valid_cpu_types[] = { 259*2d64e6a0SSteven Lee ARM_CPU_TYPE_NAME("cortex-m4"), /* TODO cortex-m4f */ 260*2d64e6a0SSteven Lee NULL 261*2d64e6a0SSteven Lee }; 262*2d64e6a0SSteven Lee DeviceClass *dc = DEVICE_CLASS(klass); 263*2d64e6a0SSteven Lee AspeedSoCClass *sc = ASPEED_SOC_CLASS(dc); 264*2d64e6a0SSteven Lee 265*2d64e6a0SSteven Lee /* Reason: The Aspeed SoC can only be instantiated from a board */ 266*2d64e6a0SSteven Lee dc->user_creatable = false; 267*2d64e6a0SSteven Lee dc->realize = aspeed_soc_ast27x0tsp_realize; 268*2d64e6a0SSteven Lee 269*2d64e6a0SSteven Lee sc->valid_cpu_types = valid_cpu_types; 270*2d64e6a0SSteven Lee sc->silicon_rev = AST2700_A1_SILICON_REV; 271*2d64e6a0SSteven Lee sc->sram_size = AST2700_TSP_RAM_SIZE; 272*2d64e6a0SSteven Lee sc->spis_num = 0; 273*2d64e6a0SSteven Lee sc->ehcis_num = 0; 274*2d64e6a0SSteven Lee sc->wdts_num = 0; 275*2d64e6a0SSteven Lee sc->macs_num = 0; 276*2d64e6a0SSteven Lee sc->uarts_num = 13; 277*2d64e6a0SSteven Lee sc->uarts_base = ASPEED_DEV_UART0; 278*2d64e6a0SSteven Lee sc->irqmap = aspeed_soc_ast27x0tsp_irqmap; 279*2d64e6a0SSteven Lee sc->memmap = aspeed_soc_ast27x0tsp_memmap; 280*2d64e6a0SSteven Lee sc->num_cpus = 1; 281*2d64e6a0SSteven Lee sc->get_irq = aspeed_soc_ast27x0tsp_get_irq; 282*2d64e6a0SSteven Lee } 283*2d64e6a0SSteven Lee 284*2d64e6a0SSteven Lee static const TypeInfo aspeed_soc_ast27x0tsp_types[] = { 285*2d64e6a0SSteven Lee { 286*2d64e6a0SSteven Lee .name = TYPE_ASPEED27X0TSP_SOC, 287*2d64e6a0SSteven Lee .parent = TYPE_ASPEED_SOC, 288*2d64e6a0SSteven Lee .instance_size = sizeof(Aspeed27x0TSPSoCState), 289*2d64e6a0SSteven Lee .instance_init = aspeed_soc_ast27x0tsp_init, 290*2d64e6a0SSteven Lee .class_init = aspeed_soc_ast27x0tsp_class_init, 291*2d64e6a0SSteven Lee }, 292*2d64e6a0SSteven Lee }; 293*2d64e6a0SSteven Lee 294*2d64e6a0SSteven Lee DEFINE_TYPES(aspeed_soc_ast27x0tsp_types) 295