1f25c0ae1SCédric Le Goater /* 2f25c0ae1SCédric Le Goater * ASPEED SoC 2600 family 3f25c0ae1SCédric Le Goater * 4f25c0ae1SCédric Le Goater * Copyright (c) 2016-2019, IBM Corporation. 5f25c0ae1SCédric Le Goater * 6f25c0ae1SCédric Le Goater * This code is licensed under the GPL version 2 or later. See 7f25c0ae1SCédric Le Goater * the COPYING file in the top-level directory. 8f25c0ae1SCédric Le Goater */ 9f25c0ae1SCédric Le Goater 10f25c0ae1SCédric Le Goater #include "qemu/osdep.h" 11f25c0ae1SCédric Le Goater #include "qapi/error.h" 12f25c0ae1SCédric Le Goater #include "hw/misc/unimp.h" 13f25c0ae1SCédric Le Goater #include "hw/arm/aspeed_soc.h" 14f25c0ae1SCédric Le Goater #include "hw/char/serial.h" 15f25c0ae1SCédric Le Goater #include "qemu/module.h" 16f25c0ae1SCédric Le Goater #include "qemu/error-report.h" 17f25c0ae1SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 18f25c0ae1SCédric Le Goater #include "net/net.h" 19f25c0ae1SCédric Le Goater #include "sysemu/sysemu.h" 20f25c0ae1SCédric Le Goater 21f25c0ae1SCédric Le Goater #define ASPEED_SOC_IOMEM_SIZE 0x00200000 22d9e9cd59STroy Lee #define ASPEED_SOC_DPMCU_SIZE 0x00040000 23f25c0ae1SCédric Le Goater 24f25c0ae1SCédric Le Goater static const hwaddr aspeed_soc_ast2600_memmap[] = { 25347df6f8SEduardo Habkost [ASPEED_DEV_SRAM] = 0x10000000, 26d9e9cd59STroy Lee [ASPEED_DEV_DPMCU] = 0x18000000, 27f25c0ae1SCédric Le Goater /* 0x16000000 0x17FFFFFF : AHB BUS do LPC Bus bridge */ 28347df6f8SEduardo Habkost [ASPEED_DEV_IOMEM] = 0x1E600000, 29347df6f8SEduardo Habkost [ASPEED_DEV_PWM] = 0x1E610000, 30347df6f8SEduardo Habkost [ASPEED_DEV_FMC] = 0x1E620000, 31347df6f8SEduardo Habkost [ASPEED_DEV_SPI1] = 0x1E630000, 3208048cbdSCédric Le Goater [ASPEED_DEV_SPI2] = 0x1E631000, 33347df6f8SEduardo Habkost [ASPEED_DEV_EHCI1] = 0x1E6A1000, 34347df6f8SEduardo Habkost [ASPEED_DEV_EHCI2] = 0x1E6A3000, 35347df6f8SEduardo Habkost [ASPEED_DEV_MII1] = 0x1E650000, 36347df6f8SEduardo Habkost [ASPEED_DEV_MII2] = 0x1E650008, 37347df6f8SEduardo Habkost [ASPEED_DEV_MII3] = 0x1E650010, 38347df6f8SEduardo Habkost [ASPEED_DEV_MII4] = 0x1E650018, 39347df6f8SEduardo Habkost [ASPEED_DEV_ETH1] = 0x1E660000, 40347df6f8SEduardo Habkost [ASPEED_DEV_ETH3] = 0x1E670000, 41347df6f8SEduardo Habkost [ASPEED_DEV_ETH2] = 0x1E680000, 42347df6f8SEduardo Habkost [ASPEED_DEV_ETH4] = 0x1E690000, 43347df6f8SEduardo Habkost [ASPEED_DEV_VIC] = 0x1E6C0000, 44a3888d75SJoel Stanley [ASPEED_DEV_HACE] = 0x1E6D0000, 45347df6f8SEduardo Habkost [ASPEED_DEV_SDMC] = 0x1E6E0000, 46347df6f8SEduardo Habkost [ASPEED_DEV_SCU] = 0x1E6E2000, 47347df6f8SEduardo Habkost [ASPEED_DEV_XDMA] = 0x1E6E7000, 48347df6f8SEduardo Habkost [ASPEED_DEV_ADC] = 0x1E6E9000, 49d9e9cd59STroy Lee [ASPEED_DEV_DP] = 0x1E6EB000, 50e1acf581SJoel Stanley [ASPEED_DEV_SBC] = 0x1E6F2000, 51*fe31a2ecSJoel Stanley [ASPEED_DEV_EMMC_BC] = 0x1E6f5000, 52347df6f8SEduardo Habkost [ASPEED_DEV_VIDEO] = 0x1E700000, 53347df6f8SEduardo Habkost [ASPEED_DEV_SDHCI] = 0x1E740000, 54347df6f8SEduardo Habkost [ASPEED_DEV_EMMC] = 0x1E750000, 55347df6f8SEduardo Habkost [ASPEED_DEV_GPIO] = 0x1E780000, 56347df6f8SEduardo Habkost [ASPEED_DEV_GPIO_1_8V] = 0x1E780800, 57347df6f8SEduardo Habkost [ASPEED_DEV_RTC] = 0x1E781000, 58347df6f8SEduardo Habkost [ASPEED_DEV_TIMER1] = 0x1E782000, 59347df6f8SEduardo Habkost [ASPEED_DEV_WDT] = 0x1E785000, 60347df6f8SEduardo Habkost [ASPEED_DEV_LPC] = 0x1E789000, 61347df6f8SEduardo Habkost [ASPEED_DEV_IBT] = 0x1E789140, 62347df6f8SEduardo Habkost [ASPEED_DEV_I2C] = 0x1E78A000, 63347df6f8SEduardo Habkost [ASPEED_DEV_UART1] = 0x1E783000, 64347df6f8SEduardo Habkost [ASPEED_DEV_UART5] = 0x1E784000, 65347df6f8SEduardo Habkost [ASPEED_DEV_VUART] = 0x1E787000, 663222165dSTroy Lee [ASPEED_DEV_I3C] = 0x1E7A0000, 67347df6f8SEduardo Habkost [ASPEED_DEV_SDRAM] = 0x80000000, 68f25c0ae1SCédric Le Goater }; 69f25c0ae1SCédric Le Goater 70f25c0ae1SCédric Le Goater #define ASPEED_A7MPCORE_ADDR 0x40460000 71f25c0ae1SCédric Le Goater 72b151de69SAndrew Jeffery #define AST2600_MAX_IRQ 197 73f25c0ae1SCédric Le Goater 74a29e3e12SAndrew Jeffery /* Shared Peripheral Interrupt values below are offset by -32 from datasheet */ 75f25c0ae1SCédric Le Goater static const int aspeed_soc_ast2600_irqmap[] = { 76347df6f8SEduardo Habkost [ASPEED_DEV_UART1] = 47, 77347df6f8SEduardo Habkost [ASPEED_DEV_UART2] = 48, 78347df6f8SEduardo Habkost [ASPEED_DEV_UART3] = 49, 79347df6f8SEduardo Habkost [ASPEED_DEV_UART4] = 50, 80347df6f8SEduardo Habkost [ASPEED_DEV_UART5] = 8, 81347df6f8SEduardo Habkost [ASPEED_DEV_VUART] = 8, 82347df6f8SEduardo Habkost [ASPEED_DEV_FMC] = 39, 83347df6f8SEduardo Habkost [ASPEED_DEV_SDMC] = 0, 84347df6f8SEduardo Habkost [ASPEED_DEV_SCU] = 12, 85347df6f8SEduardo Habkost [ASPEED_DEV_ADC] = 78, 86347df6f8SEduardo Habkost [ASPEED_DEV_XDMA] = 6, 87347df6f8SEduardo Habkost [ASPEED_DEV_SDHCI] = 43, 88347df6f8SEduardo Habkost [ASPEED_DEV_EHCI1] = 5, 89347df6f8SEduardo Habkost [ASPEED_DEV_EHCI2] = 9, 90347df6f8SEduardo Habkost [ASPEED_DEV_EMMC] = 15, 91347df6f8SEduardo Habkost [ASPEED_DEV_GPIO] = 40, 92347df6f8SEduardo Habkost [ASPEED_DEV_GPIO_1_8V] = 11, 93347df6f8SEduardo Habkost [ASPEED_DEV_RTC] = 13, 94347df6f8SEduardo Habkost [ASPEED_DEV_TIMER1] = 16, 95347df6f8SEduardo Habkost [ASPEED_DEV_TIMER2] = 17, 96347df6f8SEduardo Habkost [ASPEED_DEV_TIMER3] = 18, 97347df6f8SEduardo Habkost [ASPEED_DEV_TIMER4] = 19, 98347df6f8SEduardo Habkost [ASPEED_DEV_TIMER5] = 20, 99347df6f8SEduardo Habkost [ASPEED_DEV_TIMER6] = 21, 100347df6f8SEduardo Habkost [ASPEED_DEV_TIMER7] = 22, 101347df6f8SEduardo Habkost [ASPEED_DEV_TIMER8] = 23, 102347df6f8SEduardo Habkost [ASPEED_DEV_WDT] = 24, 103347df6f8SEduardo Habkost [ASPEED_DEV_PWM] = 44, 104347df6f8SEduardo Habkost [ASPEED_DEV_LPC] = 35, 1056820588eSAndrew Jeffery [ASPEED_DEV_IBT] = 143, 106347df6f8SEduardo Habkost [ASPEED_DEV_I2C] = 110, /* 110 -> 125 */ 107347df6f8SEduardo Habkost [ASPEED_DEV_ETH1] = 2, 108347df6f8SEduardo Habkost [ASPEED_DEV_ETH2] = 3, 109a3888d75SJoel Stanley [ASPEED_DEV_HACE] = 4, 110347df6f8SEduardo Habkost [ASPEED_DEV_ETH3] = 32, 111347df6f8SEduardo Habkost [ASPEED_DEV_ETH4] = 33, 112c59f781eSAndrew Jeffery [ASPEED_DEV_KCS] = 138, /* 138 -> 142 */ 113d9e9cd59STroy Lee [ASPEED_DEV_DP] = 62, 1143222165dSTroy Lee [ASPEED_DEV_I3C] = 102, /* 102 -> 107 */ 115f25c0ae1SCédric Le Goater }; 116f25c0ae1SCédric Le Goater 117f25c0ae1SCédric Le Goater static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl) 118f25c0ae1SCédric Le Goater { 119f25c0ae1SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 120f25c0ae1SCédric Le Goater 121f25c0ae1SCédric Le Goater return qdev_get_gpio_in(DEVICE(&s->a7mpcore), sc->irqmap[ctrl]); 122f25c0ae1SCédric Le Goater } 123f25c0ae1SCédric Le Goater 124f25c0ae1SCédric Le Goater static void aspeed_soc_ast2600_init(Object *obj) 125f25c0ae1SCédric Le Goater { 126f25c0ae1SCédric Le Goater AspeedSoCState *s = ASPEED_SOC(obj); 127f25c0ae1SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 128f25c0ae1SCédric Le Goater int i; 129f25c0ae1SCédric Le Goater char socname[8]; 130f25c0ae1SCédric Le Goater char typename[64]; 131f25c0ae1SCédric Le Goater 132f25c0ae1SCédric Le Goater if (sscanf(sc->name, "%7s", socname) != 1) { 133f25c0ae1SCédric Le Goater g_assert_not_reached(); 134f25c0ae1SCédric Le Goater } 135f25c0ae1SCédric Le Goater 136f25c0ae1SCédric Le Goater for (i = 0; i < sc->num_cpus; i++) { 1379fc7fc4dSMarkus Armbruster object_initialize_child(obj, "cpu[*]", &s->cpu[i], sc->cpu_type); 138f25c0ae1SCédric Le Goater } 139f25c0ae1SCédric Le Goater 140f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname); 141db873cc5SMarkus Armbruster object_initialize_child(obj, "scu", &s->scu, typename); 142f25c0ae1SCédric Le Goater qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", 143f25c0ae1SCédric Le Goater sc->silicon_rev); 144f25c0ae1SCédric Le Goater object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), 145d2623129SMarkus Armbruster "hw-strap1"); 146f25c0ae1SCédric Le Goater object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), 147d2623129SMarkus Armbruster "hw-strap2"); 148f25c0ae1SCédric Le Goater object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu), 149d2623129SMarkus Armbruster "hw-prot-key"); 150f25c0ae1SCédric Le Goater 151db873cc5SMarkus Armbruster object_initialize_child(obj, "a7mpcore", &s->a7mpcore, 152db873cc5SMarkus Armbruster TYPE_A15MPCORE_PRIV); 153f25c0ae1SCédric Le Goater 154db873cc5SMarkus Armbruster object_initialize_child(obj, "rtc", &s->rtc, TYPE_ASPEED_RTC); 155f25c0ae1SCédric Le Goater 156f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname); 157db873cc5SMarkus Armbruster object_initialize_child(obj, "timerctrl", &s->timerctrl, typename); 158f25c0ae1SCédric Le Goater 159199fd623SAndrew Jeffery snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname); 160199fd623SAndrew Jeffery object_initialize_child(obj, "adc", &s->adc, typename); 161199fd623SAndrew Jeffery 162f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname); 163db873cc5SMarkus Armbruster object_initialize_child(obj, "i2c", &s->i2c, typename); 164f25c0ae1SCédric Le Goater 165f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname); 166db873cc5SMarkus Armbruster object_initialize_child(obj, "fmc", &s->fmc, typename); 167f25c0ae1SCédric Le Goater 168f25c0ae1SCédric Le Goater for (i = 0; i < sc->spis_num; i++) { 169f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname); 170db873cc5SMarkus Armbruster object_initialize_child(obj, "spi[*]", &s->spi[i], typename); 171f25c0ae1SCédric Le Goater } 172f25c0ae1SCédric Le Goater 173917940ceSGuenter Roeck for (i = 0; i < sc->ehcis_num; i++) { 174db873cc5SMarkus Armbruster object_initialize_child(obj, "ehci[*]", &s->ehci[i], 175db873cc5SMarkus Armbruster TYPE_PLATFORM_EHCI); 176917940ceSGuenter Roeck } 177917940ceSGuenter Roeck 178f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname); 179db873cc5SMarkus Armbruster object_initialize_child(obj, "sdmc", &s->sdmc, typename); 180f25c0ae1SCédric Le Goater object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc), 181d2623129SMarkus Armbruster "ram-size"); 182f25c0ae1SCédric Le Goater object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc), 183d2623129SMarkus Armbruster "max-ram-size"); 184f25c0ae1SCédric Le Goater 185f25c0ae1SCédric Le Goater for (i = 0; i < sc->wdts_num; i++) { 186f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname); 187db873cc5SMarkus Armbruster object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename); 188f25c0ae1SCédric Le Goater } 189f25c0ae1SCédric Le Goater 190d300db02SJoel Stanley for (i = 0; i < sc->macs_num; i++) { 191db873cc5SMarkus Armbruster object_initialize_child(obj, "ftgmac100[*]", &s->ftgmac100[i], 192db873cc5SMarkus Armbruster TYPE_FTGMAC100); 193289251b0SCédric Le Goater 194db873cc5SMarkus Armbruster object_initialize_child(obj, "mii[*]", &s->mii[i], TYPE_ASPEED_MII); 195f25c0ae1SCédric Le Goater } 196f25c0ae1SCédric Le Goater 1978efbee28SCédric Le Goater snprintf(typename, sizeof(typename), TYPE_ASPEED_XDMA "-%s", socname); 1988efbee28SCédric Le Goater object_initialize_child(obj, "xdma", &s->xdma, typename); 199f25c0ae1SCédric Le Goater 200f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname); 201db873cc5SMarkus Armbruster object_initialize_child(obj, "gpio", &s->gpio, typename); 202f25c0ae1SCédric Le Goater 203f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.gpio-%s-1_8v", socname); 204db873cc5SMarkus Armbruster object_initialize_child(obj, "gpio_1_8v", &s->gpio_1_8v, typename); 205f25c0ae1SCédric Le Goater 206db873cc5SMarkus Armbruster object_initialize_child(obj, "sd-controller", &s->sdhci, 207db873cc5SMarkus Armbruster TYPE_ASPEED_SDHCI); 208f25c0ae1SCédric Le Goater 2095325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sdhci), "num-slots", 2, &error_abort); 2100e2c24c6SAndrew Jeffery 211f25c0ae1SCédric Le Goater /* Init sd card slot class here so that they're under the correct parent */ 212f25c0ae1SCédric Le Goater for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { 2137089e0ccSMarkus Armbruster object_initialize_child(obj, "sd-controller.sdhci[*]", 2147089e0ccSMarkus Armbruster &s->sdhci.slots[i], TYPE_SYSBUS_SDHCI); 215f25c0ae1SCédric Le Goater } 216a29e3e12SAndrew Jeffery 217db873cc5SMarkus Armbruster object_initialize_child(obj, "emmc-controller", &s->emmc, 218db873cc5SMarkus Armbruster TYPE_ASPEED_SDHCI); 219a29e3e12SAndrew Jeffery 2205325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->emmc), "num-slots", 1, &error_abort); 221a29e3e12SAndrew Jeffery 2227089e0ccSMarkus Armbruster object_initialize_child(obj, "emmc-controller.sdhci", &s->emmc.slots[0], 223a29e3e12SAndrew Jeffery TYPE_SYSBUS_SDHCI); 2242ecf1726SCédric Le Goater 2252ecf1726SCédric Le Goater object_initialize_child(obj, "lpc", &s->lpc, TYPE_ASPEED_LPC); 226a3888d75SJoel Stanley 227a3888d75SJoel Stanley snprintf(typename, sizeof(typename), "aspeed.hace-%s", socname); 228a3888d75SJoel Stanley object_initialize_child(obj, "hace", &s->hace, typename); 2293222165dSTroy Lee 2303222165dSTroy Lee object_initialize_child(obj, "i3c", &s->i3c, TYPE_ASPEED_I3C); 231e1acf581SJoel Stanley 232e1acf581SJoel Stanley object_initialize_child(obj, "sbc", &s->sbc, TYPE_ASPEED_SBC); 233f25c0ae1SCédric Le Goater } 234f25c0ae1SCédric Le Goater 235f25c0ae1SCédric Le Goater /* 236f25c0ae1SCédric Le Goater * ASPEED ast2600 has 0xf as cluster ID 237f25c0ae1SCédric Le Goater * 238932a8d1fSPeter Maydell * https://developer.arm.com/documentation/ddi0388/e/the-system-control-coprocessors/summary-of-system-control-coprocessor-registers/multiprocessor-affinity-register 239f25c0ae1SCédric Le Goater */ 240f25c0ae1SCédric Le Goater static uint64_t aspeed_calc_affinity(int cpu) 241f25c0ae1SCédric Le Goater { 242f25c0ae1SCédric Le Goater return (0xf << ARM_AFF1_SHIFT) | cpu; 243f25c0ae1SCédric Le Goater } 244f25c0ae1SCédric Le Goater 245f25c0ae1SCédric Le Goater static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp) 246f25c0ae1SCédric Le Goater { 247f25c0ae1SCédric Le Goater int i; 248f25c0ae1SCédric Le Goater AspeedSoCState *s = ASPEED_SOC(dev); 249f25c0ae1SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 250123327d1SMarkus Armbruster Error *err = NULL; 251f25c0ae1SCédric Le Goater qemu_irq irq; 252f25c0ae1SCédric Le Goater 253f25c0ae1SCédric Le Goater /* IO space */ 254347df6f8SEduardo Habkost create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_DEV_IOMEM], 255f25c0ae1SCédric Le Goater ASPEED_SOC_IOMEM_SIZE); 256f25c0ae1SCédric Le Goater 257514bcf6fSJoel Stanley /* Video engine stub */ 258347df6f8SEduardo Habkost create_unimplemented_device("aspeed.video", sc->memmap[ASPEED_DEV_VIDEO], 259514bcf6fSJoel Stanley 0x1000); 260514bcf6fSJoel Stanley 261*fe31a2ecSJoel Stanley /* eMMC Boot Controller stub */ 262*fe31a2ecSJoel Stanley create_unimplemented_device("aspeed.emmc-boot-controller", 263*fe31a2ecSJoel Stanley sc->memmap[ASPEED_DEV_EMMC_BC], 264*fe31a2ecSJoel Stanley 0x1000); 265*fe31a2ecSJoel Stanley 266f25c0ae1SCédric Le Goater /* CPU */ 267b7f1a0cbSCédric Le Goater for (i = 0; i < sc->num_cpus; i++) { 268b7f1a0cbSCédric Le Goater if (sc->num_cpus > 1) { 2695325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->cpu[i]), "reset-cbar", 2705325cc34SMarkus Armbruster ASPEED_A7MPCORE_ADDR, &error_abort); 271f25c0ae1SCédric Le Goater } 2725325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->cpu[i]), "mp-affinity", 2735325cc34SMarkus Armbruster aspeed_calc_affinity(i), &error_abort); 274f25c0ae1SCédric Le Goater 2755325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->cpu[i]), "cntfrq", 1125000000, 276058d0955SAndrew Jeffery &error_abort); 277058d0955SAndrew Jeffery 278668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, errp)) { 279f25c0ae1SCédric Le Goater return; 280f25c0ae1SCédric Le Goater } 281f25c0ae1SCédric Le Goater } 282f25c0ae1SCédric Le Goater 283f25c0ae1SCédric Le Goater /* A7MPCORE */ 2845325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->a7mpcore), "num-cpu", sc->num_cpus, 285f25c0ae1SCédric Le Goater &error_abort); 2865325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->a7mpcore), "num-irq", 287957ad79fSAndrew Jeffery ROUND_UP(AST2600_MAX_IRQ + GIC_INTERNAL, 32), 2885325cc34SMarkus Armbruster &error_abort); 289f25c0ae1SCédric Le Goater 290db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->a7mpcore), &error_abort); 291f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, ASPEED_A7MPCORE_ADDR); 292f25c0ae1SCédric Le Goater 293b7f1a0cbSCédric Le Goater for (i = 0; i < sc->num_cpus; i++) { 294f25c0ae1SCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore); 295f25c0ae1SCédric Le Goater DeviceState *d = DEVICE(qemu_get_cpu(i)); 296f25c0ae1SCédric Le Goater 297f25c0ae1SCédric Le Goater irq = qdev_get_gpio_in(d, ARM_CPU_IRQ); 298f25c0ae1SCédric Le Goater sysbus_connect_irq(sbd, i, irq); 299f25c0ae1SCédric Le Goater irq = qdev_get_gpio_in(d, ARM_CPU_FIQ); 300b7f1a0cbSCédric Le Goater sysbus_connect_irq(sbd, i + sc->num_cpus, irq); 301f25c0ae1SCédric Le Goater irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ); 302b7f1a0cbSCédric Le Goater sysbus_connect_irq(sbd, i + 2 * sc->num_cpus, irq); 303f25c0ae1SCédric Le Goater irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ); 304b7f1a0cbSCédric Le Goater sysbus_connect_irq(sbd, i + 3 * sc->num_cpus, irq); 305f25c0ae1SCédric Le Goater } 306f25c0ae1SCédric Le Goater 307f25c0ae1SCédric Le Goater /* SRAM */ 308f25c0ae1SCédric Le Goater memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram", 309f25c0ae1SCédric Le Goater sc->sram_size, &err); 310f25c0ae1SCédric Le Goater if (err) { 311f25c0ae1SCédric Le Goater error_propagate(errp, err); 312f25c0ae1SCédric Le Goater return; 313f25c0ae1SCédric Le Goater } 314f25c0ae1SCédric Le Goater memory_region_add_subregion(get_system_memory(), 315347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_SRAM], &s->sram); 316f25c0ae1SCédric Le Goater 317d9e9cd59STroy Lee /* DPMCU */ 318d9e9cd59STroy Lee create_unimplemented_device("aspeed.dpmcu", sc->memmap[ASPEED_DEV_DPMCU], 319d9e9cd59STroy Lee ASPEED_SOC_DPMCU_SIZE); 320d9e9cd59STroy Lee 321f25c0ae1SCédric Le Goater /* SCU */ 322668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) { 323f25c0ae1SCédric Le Goater return; 324f25c0ae1SCédric Le Goater } 325347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]); 326f25c0ae1SCédric Le Goater 327f25c0ae1SCédric Le Goater /* RTC */ 328668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) { 329f25c0ae1SCédric Le Goater return; 330f25c0ae1SCédric Le Goater } 331347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_DEV_RTC]); 332f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, 333347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_RTC)); 334f25c0ae1SCédric Le Goater 335f25c0ae1SCédric Le Goater /* Timer */ 3365325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu), 3375325cc34SMarkus Armbruster &error_abort); 338668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) { 339f25c0ae1SCédric Le Goater return; 340f25c0ae1SCédric Le Goater } 341f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, 342347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_TIMER1]); 343f25c0ae1SCédric Le Goater for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) { 344347df6f8SEduardo Habkost qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i); 345f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); 346f25c0ae1SCédric Le Goater } 347f25c0ae1SCédric Le Goater 348199fd623SAndrew Jeffery /* ADC */ 349199fd623SAndrew Jeffery if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) { 350199fd623SAndrew Jeffery return; 351199fd623SAndrew Jeffery } 352199fd623SAndrew Jeffery sysbus_mmio_map(SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]); 353199fd623SAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0, 354199fd623SAndrew Jeffery aspeed_soc_get_irq(s, ASPEED_DEV_ADC)); 355199fd623SAndrew Jeffery 3565d63d0c7SPeter Delevoryas /* UART - attach an 8250 to the IO space as our UART */ 3575d63d0c7SPeter Delevoryas serial_mm_init(get_system_memory(), sc->memmap[s->uart_default], 2, 3585d63d0c7SPeter Delevoryas aspeed_soc_get_irq(s, s->uart_default), 38400, 3595d63d0c7SPeter Delevoryas serial_hd(0), DEVICE_LITTLE_ENDIAN); 360f25c0ae1SCédric Le Goater 361f25c0ae1SCédric Le Goater /* I2C */ 3625325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(s->dram_mr), 363c24d9716SMarkus Armbruster &error_abort); 364668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) { 365f25c0ae1SCédric Le Goater return; 366f25c0ae1SCédric Le Goater } 367347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]); 368f25c0ae1SCédric Le Goater for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) { 369f25c0ae1SCédric Le Goater qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), 370347df6f8SEduardo Habkost sc->irqmap[ASPEED_DEV_I2C] + i); 37160261038SCédric Le Goater /* The AST2600 I2C controller has one IRQ per bus. */ 37260261038SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c.busses[i]), 0, irq); 373f25c0ae1SCédric Le Goater } 374f25c0ae1SCédric Le Goater 375f25c0ae1SCédric Le Goater /* FMC, The number of CS is set at the board level */ 3765325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(s->dram_mr), 377c24d9716SMarkus Armbruster &error_abort); 378668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) { 379f25c0ae1SCédric Le Goater return; 380f25c0ae1SCédric Le Goater } 381347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]); 382f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1, 38330b6852cSCédric Le Goater ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base); 384f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, 385347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_FMC)); 386f25c0ae1SCédric Le Goater 387f25c0ae1SCédric Le Goater /* SPI */ 388f25c0ae1SCédric Le Goater for (i = 0; i < sc->spis_num; i++) { 3895325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->spi[i]), "dram", 3905325cc34SMarkus Armbruster OBJECT(s->dram_mr), &error_abort); 391668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) { 392f25c0ae1SCédric Le Goater return; 393f25c0ae1SCédric Le Goater } 394f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, 395347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_SPI1 + i]); 396f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1, 39730b6852cSCédric Le Goater ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base); 398f25c0ae1SCédric Le Goater } 399f25c0ae1SCédric Le Goater 400917940ceSGuenter Roeck /* EHCI */ 401917940ceSGuenter Roeck for (i = 0; i < sc->ehcis_num; i++) { 402668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), errp)) { 403917940ceSGuenter Roeck return; 404917940ceSGuenter Roeck } 405917940ceSGuenter Roeck sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci[i]), 0, 406347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_EHCI1 + i]); 407917940ceSGuenter Roeck sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0, 408347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_EHCI1 + i)); 409917940ceSGuenter Roeck } 410917940ceSGuenter Roeck 411f25c0ae1SCédric Le Goater /* SDMC - SDRAM Memory Controller */ 412668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdmc), errp)) { 413f25c0ae1SCédric Le Goater return; 414f25c0ae1SCédric Le Goater } 415347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->memmap[ASPEED_DEV_SDMC]); 416f25c0ae1SCédric Le Goater 417f25c0ae1SCédric Le Goater /* Watch dog */ 418f25c0ae1SCédric Le Goater for (i = 0; i < sc->wdts_num; i++) { 419f25c0ae1SCédric Le Goater AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]); 420f25c0ae1SCédric Le Goater 4215325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu), 4225325cc34SMarkus Armbruster &error_abort); 423668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) { 424f25c0ae1SCédric Le Goater return; 425f25c0ae1SCédric Le Goater } 426f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, 427347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_WDT] + i * awc->offset); 428f25c0ae1SCédric Le Goater } 429f25c0ae1SCédric Le Goater 430f25c0ae1SCédric Le Goater /* Net */ 431d3bad7e7SCédric Le Goater for (i = 0; i < sc->macs_num; i++) { 4325325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->ftgmac100[i]), "aspeed", true, 4332255f6b7SMarkus Armbruster &error_abort); 434668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->ftgmac100[i]), errp)) { 435f25c0ae1SCédric Le Goater return; 436f25c0ae1SCédric Le Goater } 437f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, 438347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_ETH1 + i]); 439f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, 440347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_ETH1 + i)); 441289251b0SCédric Le Goater 4425325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mii[i]), "nic", 4435325cc34SMarkus Armbruster OBJECT(&s->ftgmac100[i]), &error_abort); 444668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mii[i]), errp)) { 445289251b0SCédric Le Goater return; 446289251b0SCédric Le Goater } 447289251b0SCédric Le Goater 448289251b0SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->mii[i]), 0, 449347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_MII1 + i]); 450f25c0ae1SCédric Le Goater } 451f25c0ae1SCédric Le Goater 452f25c0ae1SCédric Le Goater /* XDMA */ 453668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->xdma), errp)) { 454f25c0ae1SCédric Le Goater return; 455f25c0ae1SCédric Le Goater } 456f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->xdma), 0, 457347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_XDMA]); 458f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0, 459347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_XDMA)); 460f25c0ae1SCédric Le Goater 461f25c0ae1SCédric Le Goater /* GPIO */ 462668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { 463f25c0ae1SCédric Le Goater return; 464f25c0ae1SCédric Le Goater } 465347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->memmap[ASPEED_DEV_GPIO]); 466f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0, 467347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_GPIO)); 468f25c0ae1SCédric Le Goater 469668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio_1_8v), errp)) { 470f25c0ae1SCédric Le Goater return; 471f25c0ae1SCédric Le Goater } 472f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio_1_8v), 0, 473347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_GPIO_1_8V]); 474f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio_1_8v), 0, 475347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_GPIO_1_8V)); 476f25c0ae1SCédric Le Goater 477f25c0ae1SCédric Le Goater /* SDHCI */ 478668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) { 479f25c0ae1SCédric Le Goater return; 480f25c0ae1SCédric Le Goater } 481f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0, 482347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_SDHCI]); 483f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, 484347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_SDHCI)); 485a29e3e12SAndrew Jeffery 486a29e3e12SAndrew Jeffery /* eMMC */ 487668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->emmc), errp)) { 488a29e3e12SAndrew Jeffery return; 489a29e3e12SAndrew Jeffery } 490347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->emmc), 0, sc->memmap[ASPEED_DEV_EMMC]); 491a29e3e12SAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->emmc), 0, 492347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_EMMC)); 4932ecf1726SCédric Le Goater 4942ecf1726SCédric Le Goater /* LPC */ 4952ecf1726SCédric Le Goater if (!sysbus_realize(SYS_BUS_DEVICE(&s->lpc), errp)) { 4962ecf1726SCédric Le Goater return; 4972ecf1726SCédric Le Goater } 4982ecf1726SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->lpc), 0, sc->memmap[ASPEED_DEV_LPC]); 499c59f781eSAndrew Jeffery 500c59f781eSAndrew Jeffery /* Connect the LPC IRQ to the GIC. It is otherwise unused. */ 5012ecf1726SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 0, 5022ecf1726SCédric Le Goater aspeed_soc_get_irq(s, ASPEED_DEV_LPC)); 503c59f781eSAndrew Jeffery 504c59f781eSAndrew Jeffery /* 505c59f781eSAndrew Jeffery * On the AST2600 LPC subdevice IRQs are connected straight to the GIC. 506c59f781eSAndrew Jeffery * 507c59f781eSAndrew Jeffery * LPC subdevice IRQ sources are offset from 1 because the LPC model caters 508c59f781eSAndrew Jeffery * to the AST2400 and AST2500. SoCs before the AST2600 have one LPC IRQ 509c59f781eSAndrew Jeffery * shared across the subdevices, and the shared IRQ output to the VIC is at 510c59f781eSAndrew Jeffery * offset 0. 511c59f781eSAndrew Jeffery */ 512c59f781eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_1, 513c59f781eSAndrew Jeffery qdev_get_gpio_in(DEVICE(&s->a7mpcore), 514c59f781eSAndrew Jeffery sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_1)); 515c59f781eSAndrew Jeffery 516c59f781eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_2, 517c59f781eSAndrew Jeffery qdev_get_gpio_in(DEVICE(&s->a7mpcore), 518c59f781eSAndrew Jeffery sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_2)); 519c59f781eSAndrew Jeffery 520c59f781eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_3, 521c59f781eSAndrew Jeffery qdev_get_gpio_in(DEVICE(&s->a7mpcore), 522c59f781eSAndrew Jeffery sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_3)); 523c59f781eSAndrew Jeffery 524c59f781eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_4, 525c59f781eSAndrew Jeffery qdev_get_gpio_in(DEVICE(&s->a7mpcore), 526c59f781eSAndrew Jeffery sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_4)); 527a3888d75SJoel Stanley 528a3888d75SJoel Stanley /* HACE */ 529a3888d75SJoel Stanley object_property_set_link(OBJECT(&s->hace), "dram", OBJECT(s->dram_mr), 530a3888d75SJoel Stanley &error_abort); 531a3888d75SJoel Stanley if (!sysbus_realize(SYS_BUS_DEVICE(&s->hace), errp)) { 532a3888d75SJoel Stanley return; 533a3888d75SJoel Stanley } 534a3888d75SJoel Stanley sysbus_mmio_map(SYS_BUS_DEVICE(&s->hace), 0, sc->memmap[ASPEED_DEV_HACE]); 535a3888d75SJoel Stanley sysbus_connect_irq(SYS_BUS_DEVICE(&s->hace), 0, 536a3888d75SJoel Stanley aspeed_soc_get_irq(s, ASPEED_DEV_HACE)); 5373222165dSTroy Lee 5383222165dSTroy Lee /* I3C */ 5393222165dSTroy Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->i3c), errp)) { 5403222165dSTroy Lee return; 5413222165dSTroy Lee } 5423222165dSTroy Lee sysbus_mmio_map(SYS_BUS_DEVICE(&s->i3c), 0, sc->memmap[ASPEED_DEV_I3C]); 5433222165dSTroy Lee for (i = 0; i < ASPEED_I3C_NR_DEVICES; i++) { 5443222165dSTroy Lee qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), 5453222165dSTroy Lee sc->irqmap[ASPEED_DEV_I3C] + i); 5463222165dSTroy Lee /* The AST2600 I3C controller has one IRQ per bus. */ 5473222165dSTroy Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->i3c.devices[i]), 0, irq); 5483222165dSTroy Lee } 549e1acf581SJoel Stanley 550e1acf581SJoel Stanley /* Secure Boot Controller */ 551e1acf581SJoel Stanley if (!sysbus_realize(SYS_BUS_DEVICE(&s->sbc), errp)) { 552e1acf581SJoel Stanley return; 553e1acf581SJoel Stanley } 554e1acf581SJoel Stanley sysbus_mmio_map(SYS_BUS_DEVICE(&s->sbc), 0, sc->memmap[ASPEED_DEV_SBC]); 555f25c0ae1SCédric Le Goater } 556f25c0ae1SCédric Le Goater 557f25c0ae1SCédric Le Goater static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data) 558f25c0ae1SCédric Le Goater { 559f25c0ae1SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(oc); 560f25c0ae1SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); 561f25c0ae1SCédric Le Goater 562f25c0ae1SCédric Le Goater dc->realize = aspeed_soc_ast2600_realize; 563f25c0ae1SCédric Le Goater 564c5811bb3SJoel Stanley sc->name = "ast2600-a3"; 565f25c0ae1SCédric Le Goater sc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"); 566c5811bb3SJoel Stanley sc->silicon_rev = AST2600_A3_SILICON_REV; 567e01b4d5bSJoel Stanley sc->sram_size = 0x16400; 568f25c0ae1SCédric Le Goater sc->spis_num = 2; 569917940ceSGuenter Roeck sc->ehcis_num = 2; 570f25c0ae1SCédric Le Goater sc->wdts_num = 4; 571d300db02SJoel Stanley sc->macs_num = 4; 572f25c0ae1SCédric Le Goater sc->irqmap = aspeed_soc_ast2600_irqmap; 573f25c0ae1SCédric Le Goater sc->memmap = aspeed_soc_ast2600_memmap; 574f25c0ae1SCédric Le Goater sc->num_cpus = 2; 575f25c0ae1SCédric Le Goater } 576f25c0ae1SCédric Le Goater 577f25c0ae1SCédric Le Goater static const TypeInfo aspeed_soc_ast2600_type_info = { 578c5811bb3SJoel Stanley .name = "ast2600-a3", 579f25c0ae1SCédric Le Goater .parent = TYPE_ASPEED_SOC, 580f25c0ae1SCédric Le Goater .instance_size = sizeof(AspeedSoCState), 581f25c0ae1SCédric Le Goater .instance_init = aspeed_soc_ast2600_init, 582f25c0ae1SCédric Le Goater .class_init = aspeed_soc_ast2600_class_init, 583f25c0ae1SCédric Le Goater .class_size = sizeof(AspeedSoCClass), 584f25c0ae1SCédric Le Goater }; 585f25c0ae1SCédric Le Goater 586f25c0ae1SCédric Le Goater static void aspeed_soc_register_types(void) 587f25c0ae1SCédric Le Goater { 588f25c0ae1SCédric Le Goater type_register_static(&aspeed_soc_ast2600_type_info); 589f25c0ae1SCédric Le Goater }; 590f25c0ae1SCédric Le Goater 591f25c0ae1SCédric Le Goater type_init(aspeed_soc_register_types) 592