1f25c0ae1SCédric Le Goater /* 2f25c0ae1SCédric Le Goater * ASPEED SoC 2600 family 3f25c0ae1SCédric Le Goater * 4f25c0ae1SCédric Le Goater * Copyright (c) 2016-2019, IBM Corporation. 5f25c0ae1SCédric Le Goater * 6f25c0ae1SCédric Le Goater * This code is licensed under the GPL version 2 or later. See 7f25c0ae1SCédric Le Goater * the COPYING file in the top-level directory. 8f25c0ae1SCédric Le Goater */ 9f25c0ae1SCédric Le Goater 10f25c0ae1SCédric Le Goater #include "qemu/osdep.h" 11f25c0ae1SCédric Le Goater #include "qapi/error.h" 12f25c0ae1SCédric Le Goater #include "hw/misc/unimp.h" 13f25c0ae1SCédric Le Goater #include "hw/arm/aspeed_soc.h" 14f25c0ae1SCédric Le Goater #include "qemu/module.h" 15f25c0ae1SCédric Le Goater #include "qemu/error-report.h" 16f25c0ae1SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 17f25c0ae1SCédric Le Goater #include "net/net.h" 18f25c0ae1SCédric Le Goater #include "sysemu/sysemu.h" 19d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h" 20f25c0ae1SCédric Le Goater 21f25c0ae1SCédric Le Goater #define ASPEED_SOC_IOMEM_SIZE 0x00200000 22d9e9cd59STroy Lee #define ASPEED_SOC_DPMCU_SIZE 0x00040000 23f25c0ae1SCédric Le Goater 24f25c0ae1SCédric Le Goater static const hwaddr aspeed_soc_ast2600_memmap[] = { 25db052d0eSJamin Lin [ASPEED_DEV_SPI_BOOT] = 0x00000000, 26347df6f8SEduardo Habkost [ASPEED_DEV_SRAM] = 0x10000000, 27d9e9cd59STroy Lee [ASPEED_DEV_DPMCU] = 0x18000000, 28f25c0ae1SCédric Le Goater /* 0x16000000 0x17FFFFFF : AHB BUS do LPC Bus bridge */ 29347df6f8SEduardo Habkost [ASPEED_DEV_IOMEM] = 0x1E600000, 30347df6f8SEduardo Habkost [ASPEED_DEV_PWM] = 0x1E610000, 31347df6f8SEduardo Habkost [ASPEED_DEV_FMC] = 0x1E620000, 32347df6f8SEduardo Habkost [ASPEED_DEV_SPI1] = 0x1E630000, 3308048cbdSCédric Le Goater [ASPEED_DEV_SPI2] = 0x1E631000, 34347df6f8SEduardo Habkost [ASPEED_DEV_EHCI1] = 0x1E6A1000, 35347df6f8SEduardo Habkost [ASPEED_DEV_EHCI2] = 0x1E6A3000, 36347df6f8SEduardo Habkost [ASPEED_DEV_MII1] = 0x1E650000, 37347df6f8SEduardo Habkost [ASPEED_DEV_MII2] = 0x1E650008, 38347df6f8SEduardo Habkost [ASPEED_DEV_MII3] = 0x1E650010, 39347df6f8SEduardo Habkost [ASPEED_DEV_MII4] = 0x1E650018, 40347df6f8SEduardo Habkost [ASPEED_DEV_ETH1] = 0x1E660000, 41347df6f8SEduardo Habkost [ASPEED_DEV_ETH3] = 0x1E670000, 42347df6f8SEduardo Habkost [ASPEED_DEV_ETH2] = 0x1E680000, 43347df6f8SEduardo Habkost [ASPEED_DEV_ETH4] = 0x1E690000, 44347df6f8SEduardo Habkost [ASPEED_DEV_VIC] = 0x1E6C0000, 45a3888d75SJoel Stanley [ASPEED_DEV_HACE] = 0x1E6D0000, 46347df6f8SEduardo Habkost [ASPEED_DEV_SDMC] = 0x1E6E0000, 47347df6f8SEduardo Habkost [ASPEED_DEV_SCU] = 0x1E6E2000, 48347df6f8SEduardo Habkost [ASPEED_DEV_XDMA] = 0x1E6E7000, 49347df6f8SEduardo Habkost [ASPEED_DEV_ADC] = 0x1E6E9000, 50d9e9cd59STroy Lee [ASPEED_DEV_DP] = 0x1E6EB000, 51e1acf581SJoel Stanley [ASPEED_DEV_SBC] = 0x1E6F2000, 52fe31a2ecSJoel Stanley [ASPEED_DEV_EMMC_BC] = 0x1E6f5000, 53347df6f8SEduardo Habkost [ASPEED_DEV_VIDEO] = 0x1E700000, 54347df6f8SEduardo Habkost [ASPEED_DEV_SDHCI] = 0x1E740000, 55347df6f8SEduardo Habkost [ASPEED_DEV_EMMC] = 0x1E750000, 56347df6f8SEduardo Habkost [ASPEED_DEV_GPIO] = 0x1E780000, 57347df6f8SEduardo Habkost [ASPEED_DEV_GPIO_1_8V] = 0x1E780800, 58347df6f8SEduardo Habkost [ASPEED_DEV_RTC] = 0x1E781000, 59347df6f8SEduardo Habkost [ASPEED_DEV_TIMER1] = 0x1E782000, 60347df6f8SEduardo Habkost [ASPEED_DEV_WDT] = 0x1E785000, 61347df6f8SEduardo Habkost [ASPEED_DEV_LPC] = 0x1E789000, 62347df6f8SEduardo Habkost [ASPEED_DEV_IBT] = 0x1E789140, 63347df6f8SEduardo Habkost [ASPEED_DEV_I2C] = 0x1E78A000, 6455c57023SPeter Delevoryas [ASPEED_DEV_PECI] = 0x1E78B000, 65347df6f8SEduardo Habkost [ASPEED_DEV_UART1] = 0x1E783000, 66ab5e8605SPeter Delevoryas [ASPEED_DEV_UART2] = 0x1E78D000, 67ab5e8605SPeter Delevoryas [ASPEED_DEV_UART3] = 0x1E78E000, 68ab5e8605SPeter Delevoryas [ASPEED_DEV_UART4] = 0x1E78F000, 69347df6f8SEduardo Habkost [ASPEED_DEV_UART5] = 0x1E784000, 70ab5e8605SPeter Delevoryas [ASPEED_DEV_UART6] = 0x1E790000, 71ab5e8605SPeter Delevoryas [ASPEED_DEV_UART7] = 0x1E790100, 72ab5e8605SPeter Delevoryas [ASPEED_DEV_UART8] = 0x1E790200, 73ab5e8605SPeter Delevoryas [ASPEED_DEV_UART9] = 0x1E790300, 74ab5e8605SPeter Delevoryas [ASPEED_DEV_UART10] = 0x1E790400, 75ab5e8605SPeter Delevoryas [ASPEED_DEV_UART11] = 0x1E790500, 76ab5e8605SPeter Delevoryas [ASPEED_DEV_UART12] = 0x1E790600, 77ab5e8605SPeter Delevoryas [ASPEED_DEV_UART13] = 0x1E790700, 78347df6f8SEduardo Habkost [ASPEED_DEV_VUART] = 0x1E787000, 793fd941f3SNinad Palsule [ASPEED_DEV_FSI1] = 0x1E79B000, 803fd941f3SNinad Palsule [ASPEED_DEV_FSI2] = 0x1E79B100, 813222165dSTroy Lee [ASPEED_DEV_I3C] = 0x1E7A0000, 82347df6f8SEduardo Habkost [ASPEED_DEV_SDRAM] = 0x80000000, 83f25c0ae1SCédric Le Goater }; 84f25c0ae1SCédric Le Goater 85f25c0ae1SCédric Le Goater #define ASPEED_A7MPCORE_ADDR 0x40460000 86f25c0ae1SCédric Le Goater 87b151de69SAndrew Jeffery #define AST2600_MAX_IRQ 197 88f25c0ae1SCédric Le Goater 89a29e3e12SAndrew Jeffery /* Shared Peripheral Interrupt values below are offset by -32 from datasheet */ 90f25c0ae1SCédric Le Goater static const int aspeed_soc_ast2600_irqmap[] = { 91347df6f8SEduardo Habkost [ASPEED_DEV_UART1] = 47, 92347df6f8SEduardo Habkost [ASPEED_DEV_UART2] = 48, 93347df6f8SEduardo Habkost [ASPEED_DEV_UART3] = 49, 94347df6f8SEduardo Habkost [ASPEED_DEV_UART4] = 50, 95347df6f8SEduardo Habkost [ASPEED_DEV_UART5] = 8, 96ab5e8605SPeter Delevoryas [ASPEED_DEV_UART6] = 57, 97ab5e8605SPeter Delevoryas [ASPEED_DEV_UART7] = 58, 98ab5e8605SPeter Delevoryas [ASPEED_DEV_UART8] = 59, 99ab5e8605SPeter Delevoryas [ASPEED_DEV_UART9] = 60, 100ab5e8605SPeter Delevoryas [ASPEED_DEV_UART10] = 61, 101ab5e8605SPeter Delevoryas [ASPEED_DEV_UART11] = 62, 102ab5e8605SPeter Delevoryas [ASPEED_DEV_UART12] = 63, 103ab5e8605SPeter Delevoryas [ASPEED_DEV_UART13] = 64, 104347df6f8SEduardo Habkost [ASPEED_DEV_VUART] = 8, 105347df6f8SEduardo Habkost [ASPEED_DEV_FMC] = 39, 106347df6f8SEduardo Habkost [ASPEED_DEV_SDMC] = 0, 107347df6f8SEduardo Habkost [ASPEED_DEV_SCU] = 12, 108347df6f8SEduardo Habkost [ASPEED_DEV_ADC] = 78, 109347df6f8SEduardo Habkost [ASPEED_DEV_XDMA] = 6, 110347df6f8SEduardo Habkost [ASPEED_DEV_SDHCI] = 43, 111347df6f8SEduardo Habkost [ASPEED_DEV_EHCI1] = 5, 112347df6f8SEduardo Habkost [ASPEED_DEV_EHCI2] = 9, 113347df6f8SEduardo Habkost [ASPEED_DEV_EMMC] = 15, 114347df6f8SEduardo Habkost [ASPEED_DEV_GPIO] = 40, 115347df6f8SEduardo Habkost [ASPEED_DEV_GPIO_1_8V] = 11, 116347df6f8SEduardo Habkost [ASPEED_DEV_RTC] = 13, 117347df6f8SEduardo Habkost [ASPEED_DEV_TIMER1] = 16, 118347df6f8SEduardo Habkost [ASPEED_DEV_TIMER2] = 17, 119347df6f8SEduardo Habkost [ASPEED_DEV_TIMER3] = 18, 120347df6f8SEduardo Habkost [ASPEED_DEV_TIMER4] = 19, 121347df6f8SEduardo Habkost [ASPEED_DEV_TIMER5] = 20, 122347df6f8SEduardo Habkost [ASPEED_DEV_TIMER6] = 21, 123347df6f8SEduardo Habkost [ASPEED_DEV_TIMER7] = 22, 124347df6f8SEduardo Habkost [ASPEED_DEV_TIMER8] = 23, 125347df6f8SEduardo Habkost [ASPEED_DEV_WDT] = 24, 126347df6f8SEduardo Habkost [ASPEED_DEV_PWM] = 44, 127347df6f8SEduardo Habkost [ASPEED_DEV_LPC] = 35, 1286820588eSAndrew Jeffery [ASPEED_DEV_IBT] = 143, 129347df6f8SEduardo Habkost [ASPEED_DEV_I2C] = 110, /* 110 -> 125 */ 13055c57023SPeter Delevoryas [ASPEED_DEV_PECI] = 38, 131347df6f8SEduardo Habkost [ASPEED_DEV_ETH1] = 2, 132347df6f8SEduardo Habkost [ASPEED_DEV_ETH2] = 3, 133a3888d75SJoel Stanley [ASPEED_DEV_HACE] = 4, 134347df6f8SEduardo Habkost [ASPEED_DEV_ETH3] = 32, 135347df6f8SEduardo Habkost [ASPEED_DEV_ETH4] = 33, 136c59f781eSAndrew Jeffery [ASPEED_DEV_KCS] = 138, /* 138 -> 142 */ 137d9e9cd59STroy Lee [ASPEED_DEV_DP] = 62, 1383fd941f3SNinad Palsule [ASPEED_DEV_FSI1] = 100, 1393fd941f3SNinad Palsule [ASPEED_DEV_FSI2] = 101, 1403222165dSTroy Lee [ASPEED_DEV_I3C] = 102, /* 102 -> 107 */ 141f25c0ae1SCédric Le Goater }; 142f25c0ae1SCédric Le Goater 143699db715SCédric Le Goater static qemu_irq aspeed_soc_ast2600_get_irq(AspeedSoCState *s, int dev) 144f25c0ae1SCédric Le Goater { 145c17fc025SPhilippe Mathieu-Daudé Aspeed2600SoCState *a = ASPEED2600_SOC(s); 146f25c0ae1SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 147f25c0ae1SCédric Le Goater 148c17fc025SPhilippe Mathieu-Daudé return qdev_get_gpio_in(DEVICE(&a->a7mpcore), sc->irqmap[dev]); 149f25c0ae1SCédric Le Goater } 150f25c0ae1SCédric Le Goater 151f25c0ae1SCédric Le Goater static void aspeed_soc_ast2600_init(Object *obj) 152f25c0ae1SCédric Le Goater { 153c17fc025SPhilippe Mathieu-Daudé Aspeed2600SoCState *a = ASPEED2600_SOC(obj); 154f25c0ae1SCédric Le Goater AspeedSoCState *s = ASPEED_SOC(obj); 155f25c0ae1SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 156f25c0ae1SCédric Le Goater int i; 157f25c0ae1SCédric Le Goater char socname[8]; 158f25c0ae1SCédric Le Goater char typename[64]; 159f25c0ae1SCédric Le Goater 160f25c0ae1SCédric Le Goater if (sscanf(sc->name, "%7s", socname) != 1) { 161f25c0ae1SCédric Le Goater g_assert_not_reached(); 162f25c0ae1SCédric Le Goater } 163f25c0ae1SCédric Le Goater 164f25c0ae1SCédric Le Goater for (i = 0; i < sc->num_cpus; i++) { 165d815649cSPhilippe Mathieu-Daudé object_initialize_child(obj, "cpu[*]", &a->cpu[i], 166d815649cSPhilippe Mathieu-Daudé aspeed_soc_cpu_type(sc)); 167f25c0ae1SCédric Le Goater } 168f25c0ae1SCédric Le Goater 169f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname); 170db873cc5SMarkus Armbruster object_initialize_child(obj, "scu", &s->scu, typename); 171f25c0ae1SCédric Le Goater qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", 172f25c0ae1SCédric Le Goater sc->silicon_rev); 173f25c0ae1SCédric Le Goater object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), 174d2623129SMarkus Armbruster "hw-strap1"); 175f25c0ae1SCédric Le Goater object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), 176d2623129SMarkus Armbruster "hw-strap2"); 177f25c0ae1SCédric Le Goater object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu), 178d2623129SMarkus Armbruster "hw-prot-key"); 179f25c0ae1SCédric Le Goater 180c17fc025SPhilippe Mathieu-Daudé object_initialize_child(obj, "a7mpcore", &a->a7mpcore, 181db873cc5SMarkus Armbruster TYPE_A15MPCORE_PRIV); 182f25c0ae1SCédric Le Goater 183db873cc5SMarkus Armbruster object_initialize_child(obj, "rtc", &s->rtc, TYPE_ASPEED_RTC); 184f25c0ae1SCédric Le Goater 185f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname); 186db873cc5SMarkus Armbruster object_initialize_child(obj, "timerctrl", &s->timerctrl, typename); 187f25c0ae1SCédric Le Goater 188199fd623SAndrew Jeffery snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname); 189199fd623SAndrew Jeffery object_initialize_child(obj, "adc", &s->adc, typename); 190199fd623SAndrew Jeffery 191f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname); 192db873cc5SMarkus Armbruster object_initialize_child(obj, "i2c", &s->i2c, typename); 193f25c0ae1SCédric Le Goater 19455c57023SPeter Delevoryas object_initialize_child(obj, "peci", &s->peci, TYPE_ASPEED_PECI); 19555c57023SPeter Delevoryas 196f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname); 197db873cc5SMarkus Armbruster object_initialize_child(obj, "fmc", &s->fmc, typename); 198f25c0ae1SCédric Le Goater 199f25c0ae1SCédric Le Goater for (i = 0; i < sc->spis_num; i++) { 200f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname); 201db873cc5SMarkus Armbruster object_initialize_child(obj, "spi[*]", &s->spi[i], typename); 202f25c0ae1SCédric Le Goater } 203f25c0ae1SCédric Le Goater 204917940ceSGuenter Roeck for (i = 0; i < sc->ehcis_num; i++) { 205db873cc5SMarkus Armbruster object_initialize_child(obj, "ehci[*]", &s->ehci[i], 206db873cc5SMarkus Armbruster TYPE_PLATFORM_EHCI); 207917940ceSGuenter Roeck } 208917940ceSGuenter Roeck 209f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname); 210db873cc5SMarkus Armbruster object_initialize_child(obj, "sdmc", &s->sdmc, typename); 211f25c0ae1SCédric Le Goater object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc), 212d2623129SMarkus Armbruster "ram-size"); 213f25c0ae1SCédric Le Goater 214f25c0ae1SCédric Le Goater for (i = 0; i < sc->wdts_num; i++) { 215f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname); 216db873cc5SMarkus Armbruster object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename); 217f25c0ae1SCédric Le Goater } 218f25c0ae1SCédric Le Goater 219d300db02SJoel Stanley for (i = 0; i < sc->macs_num; i++) { 220db873cc5SMarkus Armbruster object_initialize_child(obj, "ftgmac100[*]", &s->ftgmac100[i], 221db873cc5SMarkus Armbruster TYPE_FTGMAC100); 222289251b0SCédric Le Goater 223db873cc5SMarkus Armbruster object_initialize_child(obj, "mii[*]", &s->mii[i], TYPE_ASPEED_MII); 224f25c0ae1SCédric Le Goater } 225f25c0ae1SCédric Le Goater 226d2b3eaefSPeter Delevoryas for (i = 0; i < sc->uarts_num; i++) { 227d2b3eaefSPeter Delevoryas object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_SERIAL_MM); 228d2b3eaefSPeter Delevoryas } 229d2b3eaefSPeter Delevoryas 2308efbee28SCédric Le Goater snprintf(typename, sizeof(typename), TYPE_ASPEED_XDMA "-%s", socname); 2318efbee28SCédric Le Goater object_initialize_child(obj, "xdma", &s->xdma, typename); 232f25c0ae1SCédric Le Goater 233f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname); 234db873cc5SMarkus Armbruster object_initialize_child(obj, "gpio", &s->gpio, typename); 235f25c0ae1SCédric Le Goater 236f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.gpio-%s-1_8v", socname); 237db873cc5SMarkus Armbruster object_initialize_child(obj, "gpio_1_8v", &s->gpio_1_8v, typename); 238f25c0ae1SCédric Le Goater 239db873cc5SMarkus Armbruster object_initialize_child(obj, "sd-controller", &s->sdhci, 240db873cc5SMarkus Armbruster TYPE_ASPEED_SDHCI); 241f25c0ae1SCédric Le Goater 2425325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sdhci), "num-slots", 2, &error_abort); 2430e2c24c6SAndrew Jeffery 244f25c0ae1SCédric Le Goater /* Init sd card slot class here so that they're under the correct parent */ 245f25c0ae1SCédric Le Goater for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { 2467089e0ccSMarkus Armbruster object_initialize_child(obj, "sd-controller.sdhci[*]", 2477089e0ccSMarkus Armbruster &s->sdhci.slots[i], TYPE_SYSBUS_SDHCI); 248f25c0ae1SCédric Le Goater } 249a29e3e12SAndrew Jeffery 250db873cc5SMarkus Armbruster object_initialize_child(obj, "emmc-controller", &s->emmc, 251db873cc5SMarkus Armbruster TYPE_ASPEED_SDHCI); 252a29e3e12SAndrew Jeffery 2535325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->emmc), "num-slots", 1, &error_abort); 254a29e3e12SAndrew Jeffery 2557089e0ccSMarkus Armbruster object_initialize_child(obj, "emmc-controller.sdhci", &s->emmc.slots[0], 256a29e3e12SAndrew Jeffery TYPE_SYSBUS_SDHCI); 2572ecf1726SCédric Le Goater 2582ecf1726SCédric Le Goater object_initialize_child(obj, "lpc", &s->lpc, TYPE_ASPEED_LPC); 259a3888d75SJoel Stanley 260a3888d75SJoel Stanley snprintf(typename, sizeof(typename), "aspeed.hace-%s", socname); 261a3888d75SJoel Stanley object_initialize_child(obj, "hace", &s->hace, typename); 2623222165dSTroy Lee 2633222165dSTroy Lee object_initialize_child(obj, "i3c", &s->i3c, TYPE_ASPEED_I3C); 264e1acf581SJoel Stanley 265e1acf581SJoel Stanley object_initialize_child(obj, "sbc", &s->sbc, TYPE_ASPEED_SBC); 26680beb085SPeter Delevoryas 26780beb085SPeter Delevoryas object_initialize_child(obj, "iomem", &s->iomem, TYPE_UNIMPLEMENTED_DEVICE); 26880beb085SPeter Delevoryas object_initialize_child(obj, "video", &s->video, TYPE_UNIMPLEMENTED_DEVICE); 26980beb085SPeter Delevoryas object_initialize_child(obj, "dpmcu", &s->dpmcu, TYPE_UNIMPLEMENTED_DEVICE); 27080beb085SPeter Delevoryas object_initialize_child(obj, "emmc-boot-controller", 27180beb085SPeter Delevoryas &s->emmc_boot_controller, 27280beb085SPeter Delevoryas TYPE_UNIMPLEMENTED_DEVICE); 2733fd941f3SNinad Palsule 2743fd941f3SNinad Palsule for (i = 0; i < ASPEED_FSI_NUM; i++) { 2753fd941f3SNinad Palsule object_initialize_child(obj, "fsi[*]", &s->fsi[i], TYPE_ASPEED_APB2OPB); 2763fd941f3SNinad Palsule } 277f25c0ae1SCédric Le Goater } 278f25c0ae1SCédric Le Goater 279f25c0ae1SCédric Le Goater /* 280f25c0ae1SCédric Le Goater * ASPEED ast2600 has 0xf as cluster ID 281f25c0ae1SCédric Le Goater * 282932a8d1fSPeter Maydell * https://developer.arm.com/documentation/ddi0388/e/the-system-control-coprocessors/summary-of-system-control-coprocessor-registers/multiprocessor-affinity-register 283f25c0ae1SCédric Le Goater */ 284f25c0ae1SCédric Le Goater static uint64_t aspeed_calc_affinity(int cpu) 285f25c0ae1SCédric Le Goater { 286f25c0ae1SCédric Le Goater return (0xf << ARM_AFF1_SHIFT) | cpu; 287f25c0ae1SCédric Le Goater } 288f25c0ae1SCédric Le Goater 289f25c0ae1SCédric Le Goater static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp) 290f25c0ae1SCédric Le Goater { 291f25c0ae1SCédric Le Goater int i; 292c17fc025SPhilippe Mathieu-Daudé Aspeed2600SoCState *a = ASPEED2600_SOC(dev); 293f25c0ae1SCédric Le Goater AspeedSoCState *s = ASPEED_SOC(dev); 294f25c0ae1SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 295f25c0ae1SCédric Le Goater qemu_irq irq; 29672a7c473SPeter Delevoryas g_autofree char *sram_name = NULL; 297f25c0ae1SCédric Le Goater 2985aa281d7SCédric Le Goater /* Default boot region (SPI memory or ROMs) */ 2995aa281d7SCédric Le Goater memory_region_init(&s->spi_boot_container, OBJECT(s), 3005aa281d7SCédric Le Goater "aspeed.spi_boot_container", 0x10000000); 3015aa281d7SCédric Le Goater memory_region_add_subregion(s->memory, sc->memmap[ASPEED_DEV_SPI_BOOT], 3025aa281d7SCédric Le Goater &s->spi_boot_container); 3035aa281d7SCédric Le Goater 304f25c0ae1SCédric Le Goater /* IO space */ 30580beb085SPeter Delevoryas aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->iomem), "aspeed.io", 30680beb085SPeter Delevoryas sc->memmap[ASPEED_DEV_IOMEM], 307f25c0ae1SCédric Le Goater ASPEED_SOC_IOMEM_SIZE); 308f25c0ae1SCédric Le Goater 309514bcf6fSJoel Stanley /* Video engine stub */ 31080beb085SPeter Delevoryas aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->video), "aspeed.video", 31180beb085SPeter Delevoryas sc->memmap[ASPEED_DEV_VIDEO], 0x1000); 312514bcf6fSJoel Stanley 313fe31a2ecSJoel Stanley /* eMMC Boot Controller stub */ 31480beb085SPeter Delevoryas aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->emmc_boot_controller), 31580beb085SPeter Delevoryas "aspeed.emmc-boot-controller", 31680beb085SPeter Delevoryas sc->memmap[ASPEED_DEV_EMMC_BC], 0x1000); 317fe31a2ecSJoel Stanley 318f25c0ae1SCédric Le Goater /* CPU */ 319b7f1a0cbSCédric Le Goater for (i = 0; i < sc->num_cpus; i++) { 320b7f1a0cbSCédric Le Goater if (sc->num_cpus > 1) { 321c17fc025SPhilippe Mathieu-Daudé object_property_set_int(OBJECT(&a->cpu[i]), "reset-cbar", 3225325cc34SMarkus Armbruster ASPEED_A7MPCORE_ADDR, &error_abort); 323f25c0ae1SCédric Le Goater } 324c17fc025SPhilippe Mathieu-Daudé object_property_set_int(OBJECT(&a->cpu[i]), "mp-affinity", 3255325cc34SMarkus Armbruster aspeed_calc_affinity(i), &error_abort); 326f25c0ae1SCédric Le Goater 327c17fc025SPhilippe Mathieu-Daudé object_property_set_int(OBJECT(&a->cpu[i]), "cntfrq", 1125000000, 328058d0955SAndrew Jeffery &error_abort); 329c17fc025SPhilippe Mathieu-Daudé object_property_set_bool(OBJECT(&a->cpu[i]), "neon", false, 330e5c1b489SCédric Le Goater &error_abort); 331c17fc025SPhilippe Mathieu-Daudé object_property_set_bool(OBJECT(&a->cpu[i]), "vfp-d32", false, 33242bea956SCédric Le Goater &error_abort); 333c17fc025SPhilippe Mathieu-Daudé object_property_set_link(OBJECT(&a->cpu[i]), "memory", 3344dd9d554SPeter Delevoryas OBJECT(s->memory), &error_abort); 335058d0955SAndrew Jeffery 336c17fc025SPhilippe Mathieu-Daudé if (!qdev_realize(DEVICE(&a->cpu[i]), NULL, errp)) { 337f25c0ae1SCédric Le Goater return; 338f25c0ae1SCédric Le Goater } 339f25c0ae1SCédric Le Goater } 340f25c0ae1SCédric Le Goater 341f25c0ae1SCédric Le Goater /* A7MPCORE */ 342c17fc025SPhilippe Mathieu-Daudé object_property_set_int(OBJECT(&a->a7mpcore), "num-cpu", sc->num_cpus, 343f25c0ae1SCédric Le Goater &error_abort); 344c17fc025SPhilippe Mathieu-Daudé object_property_set_int(OBJECT(&a->a7mpcore), "num-irq", 345957ad79fSAndrew Jeffery ROUND_UP(AST2600_MAX_IRQ + GIC_INTERNAL, 32), 3465325cc34SMarkus Armbruster &error_abort); 347f25c0ae1SCédric Le Goater 348c17fc025SPhilippe Mathieu-Daudé sysbus_realize(SYS_BUS_DEVICE(&a->a7mpcore), &error_abort); 349c17fc025SPhilippe Mathieu-Daudé aspeed_mmio_map(s, SYS_BUS_DEVICE(&a->a7mpcore), 0, ASPEED_A7MPCORE_ADDR); 350f25c0ae1SCédric Le Goater 351b7f1a0cbSCédric Le Goater for (i = 0; i < sc->num_cpus; i++) { 352c17fc025SPhilippe Mathieu-Daudé SysBusDevice *sbd = SYS_BUS_DEVICE(&a->a7mpcore); 353c17fc025SPhilippe Mathieu-Daudé DeviceState *d = DEVICE(&a->cpu[i]); 354f25c0ae1SCédric Le Goater 355f25c0ae1SCédric Le Goater irq = qdev_get_gpio_in(d, ARM_CPU_IRQ); 356f25c0ae1SCédric Le Goater sysbus_connect_irq(sbd, i, irq); 357f25c0ae1SCédric Le Goater irq = qdev_get_gpio_in(d, ARM_CPU_FIQ); 358b7f1a0cbSCédric Le Goater sysbus_connect_irq(sbd, i + sc->num_cpus, irq); 359f25c0ae1SCédric Le Goater irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ); 360b7f1a0cbSCédric Le Goater sysbus_connect_irq(sbd, i + 2 * sc->num_cpus, irq); 361f25c0ae1SCédric Le Goater irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ); 362b7f1a0cbSCédric Le Goater sysbus_connect_irq(sbd, i + 3 * sc->num_cpus, irq); 363f25c0ae1SCédric Le Goater } 364f25c0ae1SCédric Le Goater 365f25c0ae1SCédric Le Goater /* SRAM */ 366c17fc025SPhilippe Mathieu-Daudé sram_name = g_strdup_printf("aspeed.sram.%d", CPU(&a->cpu[0])->cpu_index); 3672198f5f0SPhilippe Mathieu-Daudé if (!memory_region_init_ram(&s->sram, OBJECT(s), sram_name, sc->sram_size, 3682198f5f0SPhilippe Mathieu-Daudé errp)) { 369f25c0ae1SCédric Le Goater return; 370f25c0ae1SCédric Le Goater } 3714dd9d554SPeter Delevoryas memory_region_add_subregion(s->memory, 372347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_SRAM], &s->sram); 373f25c0ae1SCédric Le Goater 374d9e9cd59STroy Lee /* DPMCU */ 37580beb085SPeter Delevoryas aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->dpmcu), "aspeed.dpmcu", 37680beb085SPeter Delevoryas sc->memmap[ASPEED_DEV_DPMCU], 377d9e9cd59STroy Lee ASPEED_SOC_DPMCU_SIZE); 378d9e9cd59STroy Lee 379f25c0ae1SCédric Le Goater /* SCU */ 380668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) { 381f25c0ae1SCédric Le Goater return; 382f25c0ae1SCédric Le Goater } 3835bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]); 384f25c0ae1SCédric Le Goater 385f25c0ae1SCédric Le Goater /* RTC */ 386668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) { 387f25c0ae1SCédric Le Goater return; 388f25c0ae1SCédric Le Goater } 3895bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_DEV_RTC]); 390f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, 391347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_RTC)); 392f25c0ae1SCédric Le Goater 393f25c0ae1SCédric Le Goater /* Timer */ 3945325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu), 3955325cc34SMarkus Armbruster &error_abort); 396668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) { 397f25c0ae1SCédric Le Goater return; 398f25c0ae1SCédric Le Goater } 3995bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->timerctrl), 0, 400347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_TIMER1]); 401f25c0ae1SCédric Le Goater for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) { 402e8874c06SCédric Le Goater irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i); 403f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); 404f25c0ae1SCédric Le Goater } 405f25c0ae1SCédric Le Goater 406199fd623SAndrew Jeffery /* ADC */ 407199fd623SAndrew Jeffery if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) { 408199fd623SAndrew Jeffery return; 409199fd623SAndrew Jeffery } 4105bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]); 411199fd623SAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0, 412199fd623SAndrew Jeffery aspeed_soc_get_irq(s, ASPEED_DEV_ADC)); 413199fd623SAndrew Jeffery 414470253b6SPeter Delevoryas /* UART */ 415d2b3eaefSPeter Delevoryas if (!aspeed_soc_uart_realize(s, errp)) { 416d2b3eaefSPeter Delevoryas return; 417d2b3eaefSPeter Delevoryas } 418f25c0ae1SCédric Le Goater 419f25c0ae1SCédric Le Goater /* I2C */ 4205325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(s->dram_mr), 421c24d9716SMarkus Armbruster &error_abort); 422668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) { 423f25c0ae1SCédric Le Goater return; 424f25c0ae1SCédric Le Goater } 4255bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]); 426f25c0ae1SCédric Le Goater for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) { 427c17fc025SPhilippe Mathieu-Daudé irq = qdev_get_gpio_in(DEVICE(&a->a7mpcore), 428347df6f8SEduardo Habkost sc->irqmap[ASPEED_DEV_I2C] + i); 42960261038SCédric Le Goater /* The AST2600 I2C controller has one IRQ per bus. */ 43060261038SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c.busses[i]), 0, irq); 431f25c0ae1SCédric Le Goater } 432f25c0ae1SCédric Le Goater 43355c57023SPeter Delevoryas /* PECI */ 43455c57023SPeter Delevoryas if (!sysbus_realize(SYS_BUS_DEVICE(&s->peci), errp)) { 43555c57023SPeter Delevoryas return; 43655c57023SPeter Delevoryas } 43755c57023SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->peci), 0, 43855c57023SPeter Delevoryas sc->memmap[ASPEED_DEV_PECI]); 43955c57023SPeter Delevoryas sysbus_connect_irq(SYS_BUS_DEVICE(&s->peci), 0, 44055c57023SPeter Delevoryas aspeed_soc_get_irq(s, ASPEED_DEV_PECI)); 44155c57023SPeter Delevoryas 442f25c0ae1SCédric Le Goater /* FMC, The number of CS is set at the board level */ 4435325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(s->dram_mr), 444c24d9716SMarkus Armbruster &error_abort); 445668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) { 446f25c0ae1SCédric Le Goater return; 447f25c0ae1SCédric Le Goater } 4485bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]); 4495bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 1, 45030b6852cSCédric Le Goater ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base); 451f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, 452347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_FMC)); 453f25c0ae1SCédric Le Goater 4545aa281d7SCédric Le Goater /* Set up an alias on the FMC CE0 region (boot default) */ 4555aa281d7SCédric Le Goater MemoryRegion *fmc0_mmio = &s->fmc.flashes[0].mmio; 4565aa281d7SCédric Le Goater memory_region_init_alias(&s->spi_boot, OBJECT(s), "aspeed.spi_boot", 4575aa281d7SCédric Le Goater fmc0_mmio, 0, memory_region_size(fmc0_mmio)); 4585aa281d7SCédric Le Goater memory_region_add_subregion(&s->spi_boot_container, 0x0, &s->spi_boot); 4595aa281d7SCédric Le Goater 460f25c0ae1SCédric Le Goater /* SPI */ 461f25c0ae1SCédric Le Goater for (i = 0; i < sc->spis_num; i++) { 4625325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->spi[i]), "dram", 4635325cc34SMarkus Armbruster OBJECT(s->dram_mr), &error_abort); 464668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) { 465f25c0ae1SCédric Le Goater return; 466f25c0ae1SCédric Le Goater } 4675bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 0, 468347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_SPI1 + i]); 4695bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 1, 47030b6852cSCédric Le Goater ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base); 471f25c0ae1SCédric Le Goater } 472f25c0ae1SCédric Le Goater 473917940ceSGuenter Roeck /* EHCI */ 474917940ceSGuenter Roeck for (i = 0; i < sc->ehcis_num; i++) { 475668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), errp)) { 476917940ceSGuenter Roeck return; 477917940ceSGuenter Roeck } 4785bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ehci[i]), 0, 479347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_EHCI1 + i]); 480917940ceSGuenter Roeck sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0, 481347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_EHCI1 + i)); 482917940ceSGuenter Roeck } 483917940ceSGuenter Roeck 484f25c0ae1SCédric Le Goater /* SDMC - SDRAM Memory Controller */ 485668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdmc), errp)) { 486f25c0ae1SCédric Le Goater return; 487f25c0ae1SCédric Le Goater } 4885bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdmc), 0, 4895bfcbda7SPeter Delevoryas sc->memmap[ASPEED_DEV_SDMC]); 490f25c0ae1SCédric Le Goater 491f25c0ae1SCédric Le Goater /* Watch dog */ 492f25c0ae1SCédric Le Goater for (i = 0; i < sc->wdts_num; i++) { 493f25c0ae1SCédric Le Goater AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]); 4946fdb4381SPhilippe Mathieu-Daudé hwaddr wdt_offset = sc->memmap[ASPEED_DEV_WDT] + i * awc->iosize; 495f25c0ae1SCédric Le Goater 4965325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu), 4975325cc34SMarkus Armbruster &error_abort); 498668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) { 499f25c0ae1SCédric Le Goater return; 500f25c0ae1SCédric Le Goater } 5016fdb4381SPhilippe Mathieu-Daudé aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->wdt[i]), 0, wdt_offset); 502f25c0ae1SCédric Le Goater } 503f25c0ae1SCédric Le Goater 504346160cbSCédric Le Goater /* RAM */ 505346160cbSCédric Le Goater if (!aspeed_soc_dram_init(s, errp)) { 506346160cbSCédric Le Goater return; 507346160cbSCédric Le Goater } 508346160cbSCédric Le Goater 509f25c0ae1SCédric Le Goater /* Net */ 510d3bad7e7SCédric Le Goater for (i = 0; i < sc->macs_num; i++) { 5115325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->ftgmac100[i]), "aspeed", true, 5122255f6b7SMarkus Armbruster &error_abort); 513668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->ftgmac100[i]), errp)) { 514f25c0ae1SCédric Le Goater return; 515f25c0ae1SCédric Le Goater } 5165bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, 517347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_ETH1 + i]); 518f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, 519347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_ETH1 + i)); 520289251b0SCédric Le Goater 5215325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mii[i]), "nic", 5225325cc34SMarkus Armbruster OBJECT(&s->ftgmac100[i]), &error_abort); 523668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mii[i]), errp)) { 524289251b0SCédric Le Goater return; 525289251b0SCédric Le Goater } 526289251b0SCédric Le Goater 5275bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->mii[i]), 0, 528347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_MII1 + i]); 529f25c0ae1SCédric Le Goater } 530f25c0ae1SCédric Le Goater 531f25c0ae1SCédric Le Goater /* XDMA */ 532668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->xdma), errp)) { 533f25c0ae1SCédric Le Goater return; 534f25c0ae1SCédric Le Goater } 5355bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->xdma), 0, 536347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_XDMA]); 537f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0, 538347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_XDMA)); 539f25c0ae1SCédric Le Goater 540f25c0ae1SCédric Le Goater /* GPIO */ 541668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { 542f25c0ae1SCédric Le Goater return; 543f25c0ae1SCédric Le Goater } 5445bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->gpio), 0, sc->memmap[ASPEED_DEV_GPIO]); 545f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0, 546347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_GPIO)); 547f25c0ae1SCédric Le Goater 548668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio_1_8v), errp)) { 549f25c0ae1SCédric Le Goater return; 550f25c0ae1SCédric Le Goater } 5515bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->gpio_1_8v), 0, 552347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_GPIO_1_8V]); 553f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio_1_8v), 0, 554347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_GPIO_1_8V)); 555f25c0ae1SCédric Le Goater 556f25c0ae1SCédric Le Goater /* SDHCI */ 557668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) { 558f25c0ae1SCédric Le Goater return; 559f25c0ae1SCédric Le Goater } 5605bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdhci), 0, 561347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_SDHCI]); 562f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, 563347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_SDHCI)); 564a29e3e12SAndrew Jeffery 565a29e3e12SAndrew Jeffery /* eMMC */ 566668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->emmc), errp)) { 567a29e3e12SAndrew Jeffery return; 568a29e3e12SAndrew Jeffery } 5695bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->emmc), 0, 5705bfcbda7SPeter Delevoryas sc->memmap[ASPEED_DEV_EMMC]); 571a29e3e12SAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->emmc), 0, 572347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_EMMC)); 5732ecf1726SCédric Le Goater 5742ecf1726SCédric Le Goater /* LPC */ 5752ecf1726SCédric Le Goater if (!sysbus_realize(SYS_BUS_DEVICE(&s->lpc), errp)) { 5762ecf1726SCédric Le Goater return; 5772ecf1726SCédric Le Goater } 5785bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->lpc), 0, sc->memmap[ASPEED_DEV_LPC]); 579c59f781eSAndrew Jeffery 580c59f781eSAndrew Jeffery /* Connect the LPC IRQ to the GIC. It is otherwise unused. */ 5812ecf1726SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 0, 5822ecf1726SCédric Le Goater aspeed_soc_get_irq(s, ASPEED_DEV_LPC)); 583c59f781eSAndrew Jeffery 584c59f781eSAndrew Jeffery /* 585c59f781eSAndrew Jeffery * On the AST2600 LPC subdevice IRQs are connected straight to the GIC. 586c59f781eSAndrew Jeffery * 587c59f781eSAndrew Jeffery * LPC subdevice IRQ sources are offset from 1 because the LPC model caters 588c59f781eSAndrew Jeffery * to the AST2400 and AST2500. SoCs before the AST2600 have one LPC IRQ 589c59f781eSAndrew Jeffery * shared across the subdevices, and the shared IRQ output to the VIC is at 590c59f781eSAndrew Jeffery * offset 0. 591c59f781eSAndrew Jeffery */ 592c59f781eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_1, 593c17fc025SPhilippe Mathieu-Daudé qdev_get_gpio_in(DEVICE(&a->a7mpcore), 594c59f781eSAndrew Jeffery sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_1)); 595c59f781eSAndrew Jeffery 596c59f781eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_2, 597c17fc025SPhilippe Mathieu-Daudé qdev_get_gpio_in(DEVICE(&a->a7mpcore), 598c59f781eSAndrew Jeffery sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_2)); 599c59f781eSAndrew Jeffery 600c59f781eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_3, 601c17fc025SPhilippe Mathieu-Daudé qdev_get_gpio_in(DEVICE(&a->a7mpcore), 602c59f781eSAndrew Jeffery sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_3)); 603c59f781eSAndrew Jeffery 604c59f781eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_4, 605c17fc025SPhilippe Mathieu-Daudé qdev_get_gpio_in(DEVICE(&a->a7mpcore), 606c59f781eSAndrew Jeffery sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_4)); 607a3888d75SJoel Stanley 608a3888d75SJoel Stanley /* HACE */ 609a3888d75SJoel Stanley object_property_set_link(OBJECT(&s->hace), "dram", OBJECT(s->dram_mr), 610a3888d75SJoel Stanley &error_abort); 611a3888d75SJoel Stanley if (!sysbus_realize(SYS_BUS_DEVICE(&s->hace), errp)) { 612a3888d75SJoel Stanley return; 613a3888d75SJoel Stanley } 6145bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->hace), 0, 6155bfcbda7SPeter Delevoryas sc->memmap[ASPEED_DEV_HACE]); 616a3888d75SJoel Stanley sysbus_connect_irq(SYS_BUS_DEVICE(&s->hace), 0, 617a3888d75SJoel Stanley aspeed_soc_get_irq(s, ASPEED_DEV_HACE)); 6183222165dSTroy Lee 6193222165dSTroy Lee /* I3C */ 6203222165dSTroy Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->i3c), errp)) { 6213222165dSTroy Lee return; 6223222165dSTroy Lee } 6235bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->i3c), 0, sc->memmap[ASPEED_DEV_I3C]); 6243222165dSTroy Lee for (i = 0; i < ASPEED_I3C_NR_DEVICES; i++) { 625c17fc025SPhilippe Mathieu-Daudé irq = qdev_get_gpio_in(DEVICE(&a->a7mpcore), 6263222165dSTroy Lee sc->irqmap[ASPEED_DEV_I3C] + i); 6273222165dSTroy Lee /* The AST2600 I3C controller has one IRQ per bus. */ 6283222165dSTroy Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->i3c.devices[i]), 0, irq); 6293222165dSTroy Lee } 630e1acf581SJoel Stanley 631e1acf581SJoel Stanley /* Secure Boot Controller */ 632e1acf581SJoel Stanley if (!sysbus_realize(SYS_BUS_DEVICE(&s->sbc), errp)) { 633e1acf581SJoel Stanley return; 634e1acf581SJoel Stanley } 6355bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sbc), 0, sc->memmap[ASPEED_DEV_SBC]); 6363fd941f3SNinad Palsule 6373fd941f3SNinad Palsule /* FSI */ 6383fd941f3SNinad Palsule for (i = 0; i < ASPEED_FSI_NUM; i++) { 6393fd941f3SNinad Palsule if (!sysbus_realize(SYS_BUS_DEVICE(&s->fsi[i]), errp)) { 6403fd941f3SNinad Palsule return; 6413fd941f3SNinad Palsule } 6423fd941f3SNinad Palsule aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fsi[i]), 0, 6433fd941f3SNinad Palsule sc->memmap[ASPEED_DEV_FSI1 + i]); 6443fd941f3SNinad Palsule sysbus_connect_irq(SYS_BUS_DEVICE(&s->fsi[i]), 0, 6453fd941f3SNinad Palsule aspeed_soc_get_irq(s, ASPEED_DEV_FSI1 + i)); 6463fd941f3SNinad Palsule } 647f25c0ae1SCédric Le Goater } 648f25c0ae1SCédric Le Goater 649f25c0ae1SCédric Le Goater static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data) 650f25c0ae1SCédric Le Goater { 651dc13909eSPhilippe Mathieu-Daudé static const char * const valid_cpu_types[] = { 652dc13909eSPhilippe Mathieu-Daudé ARM_CPU_TYPE_NAME("cortex-a7"), 653dc13909eSPhilippe Mathieu-Daudé NULL 654dc13909eSPhilippe Mathieu-Daudé }; 655f25c0ae1SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(oc); 656f25c0ae1SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); 657f25c0ae1SCédric Le Goater 658f25c0ae1SCédric Le Goater dc->realize = aspeed_soc_ast2600_realize; 659*ed6d5c2eSCédric Le Goater /* Reason: The Aspeed SoC can only be instantiated from a board */ 660*ed6d5c2eSCédric Le Goater dc->user_creatable = false; 661f25c0ae1SCédric Le Goater 662c5811bb3SJoel Stanley sc->name = "ast2600-a3"; 663dc13909eSPhilippe Mathieu-Daudé sc->valid_cpu_types = valid_cpu_types; 664c5811bb3SJoel Stanley sc->silicon_rev = AST2600_A3_SILICON_REV; 665e01b4d5bSJoel Stanley sc->sram_size = 0x16400; 666f25c0ae1SCédric Le Goater sc->spis_num = 2; 667917940ceSGuenter Roeck sc->ehcis_num = 2; 668f25c0ae1SCédric Le Goater sc->wdts_num = 4; 669d300db02SJoel Stanley sc->macs_num = 4; 670c5e1bdb9SPeter Delevoryas sc->uarts_num = 13; 671944128eeSJamin Lin sc->uarts_base = ASPEED_DEV_UART1; 672f25c0ae1SCédric Le Goater sc->irqmap = aspeed_soc_ast2600_irqmap; 673f25c0ae1SCédric Le Goater sc->memmap = aspeed_soc_ast2600_memmap; 674f25c0ae1SCédric Le Goater sc->num_cpus = 2; 675699db715SCédric Le Goater sc->get_irq = aspeed_soc_ast2600_get_irq; 676f25c0ae1SCédric Le Goater } 677f25c0ae1SCédric Le Goater 6784fc5e806SPhilippe Mathieu-Daudé static const TypeInfo aspeed_soc_ast2600_types[] = { 6794fc5e806SPhilippe Mathieu-Daudé { 6804fc5e806SPhilippe Mathieu-Daudé .name = TYPE_ASPEED2600_SOC, 681f25c0ae1SCédric Le Goater .parent = TYPE_ASPEED_SOC, 6824fc5e806SPhilippe Mathieu-Daudé .instance_size = sizeof(Aspeed2600SoCState), 6834fc5e806SPhilippe Mathieu-Daudé .abstract = true, 6844fc5e806SPhilippe Mathieu-Daudé }, { 6854fc5e806SPhilippe Mathieu-Daudé .name = "ast2600-a3", 6864fc5e806SPhilippe Mathieu-Daudé .parent = TYPE_ASPEED2600_SOC, 687f25c0ae1SCédric Le Goater .instance_init = aspeed_soc_ast2600_init, 688f25c0ae1SCédric Le Goater .class_init = aspeed_soc_ast2600_class_init, 6894fc5e806SPhilippe Mathieu-Daudé }, 690f25c0ae1SCédric Le Goater }; 691f25c0ae1SCédric Le Goater 6924fc5e806SPhilippe Mathieu-Daudé DEFINE_TYPES(aspeed_soc_ast2600_types) 693