1f25c0ae1SCédric Le Goater /* 2f25c0ae1SCédric Le Goater * ASPEED SoC 2600 family 3f25c0ae1SCédric Le Goater * 4f25c0ae1SCédric Le Goater * Copyright (c) 2016-2019, IBM Corporation. 5f25c0ae1SCédric Le Goater * 6f25c0ae1SCédric Le Goater * This code is licensed under the GPL version 2 or later. See 7f25c0ae1SCédric Le Goater * the COPYING file in the top-level directory. 8f25c0ae1SCédric Le Goater */ 9f25c0ae1SCédric Le Goater 10f25c0ae1SCédric Le Goater #include "qemu/osdep.h" 11f25c0ae1SCédric Le Goater #include "qapi/error.h" 12f25c0ae1SCédric Le Goater #include "hw/misc/unimp.h" 13f25c0ae1SCédric Le Goater #include "hw/arm/aspeed_soc.h" 14f25c0ae1SCédric Le Goater #include "hw/char/serial.h" 15f25c0ae1SCédric Le Goater #include "qemu/module.h" 16f25c0ae1SCédric Le Goater #include "qemu/error-report.h" 17f25c0ae1SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 18f25c0ae1SCédric Le Goater #include "net/net.h" 19f25c0ae1SCédric Le Goater #include "sysemu/sysemu.h" 20f25c0ae1SCédric Le Goater 21f25c0ae1SCédric Le Goater #define ASPEED_SOC_IOMEM_SIZE 0x00200000 22f25c0ae1SCédric Le Goater 23f25c0ae1SCédric Le Goater static const hwaddr aspeed_soc_ast2600_memmap[] = { 24347df6f8SEduardo Habkost [ASPEED_DEV_SRAM] = 0x10000000, 25f25c0ae1SCédric Le Goater /* 0x16000000 0x17FFFFFF : AHB BUS do LPC Bus bridge */ 26347df6f8SEduardo Habkost [ASPEED_DEV_IOMEM] = 0x1E600000, 27347df6f8SEduardo Habkost [ASPEED_DEV_PWM] = 0x1E610000, 28347df6f8SEduardo Habkost [ASPEED_DEV_FMC] = 0x1E620000, 29347df6f8SEduardo Habkost [ASPEED_DEV_SPI1] = 0x1E630000, 30347df6f8SEduardo Habkost [ASPEED_DEV_SPI2] = 0x1E641000, 31347df6f8SEduardo Habkost [ASPEED_DEV_EHCI1] = 0x1E6A1000, 32347df6f8SEduardo Habkost [ASPEED_DEV_EHCI2] = 0x1E6A3000, 33347df6f8SEduardo Habkost [ASPEED_DEV_MII1] = 0x1E650000, 34347df6f8SEduardo Habkost [ASPEED_DEV_MII2] = 0x1E650008, 35347df6f8SEduardo Habkost [ASPEED_DEV_MII3] = 0x1E650010, 36347df6f8SEduardo Habkost [ASPEED_DEV_MII4] = 0x1E650018, 37347df6f8SEduardo Habkost [ASPEED_DEV_ETH1] = 0x1E660000, 38347df6f8SEduardo Habkost [ASPEED_DEV_ETH3] = 0x1E670000, 39347df6f8SEduardo Habkost [ASPEED_DEV_ETH2] = 0x1E680000, 40347df6f8SEduardo Habkost [ASPEED_DEV_ETH4] = 0x1E690000, 41347df6f8SEduardo Habkost [ASPEED_DEV_VIC] = 0x1E6C0000, 42a3888d75SJoel Stanley [ASPEED_DEV_HACE] = 0x1E6D0000, 43347df6f8SEduardo Habkost [ASPEED_DEV_SDMC] = 0x1E6E0000, 44347df6f8SEduardo Habkost [ASPEED_DEV_SCU] = 0x1E6E2000, 45347df6f8SEduardo Habkost [ASPEED_DEV_XDMA] = 0x1E6E7000, 46347df6f8SEduardo Habkost [ASPEED_DEV_ADC] = 0x1E6E9000, 47347df6f8SEduardo Habkost [ASPEED_DEV_VIDEO] = 0x1E700000, 48347df6f8SEduardo Habkost [ASPEED_DEV_SDHCI] = 0x1E740000, 49347df6f8SEduardo Habkost [ASPEED_DEV_EMMC] = 0x1E750000, 50347df6f8SEduardo Habkost [ASPEED_DEV_GPIO] = 0x1E780000, 51347df6f8SEduardo Habkost [ASPEED_DEV_GPIO_1_8V] = 0x1E780800, 52347df6f8SEduardo Habkost [ASPEED_DEV_RTC] = 0x1E781000, 53347df6f8SEduardo Habkost [ASPEED_DEV_TIMER1] = 0x1E782000, 54347df6f8SEduardo Habkost [ASPEED_DEV_WDT] = 0x1E785000, 55347df6f8SEduardo Habkost [ASPEED_DEV_LPC] = 0x1E789000, 56347df6f8SEduardo Habkost [ASPEED_DEV_IBT] = 0x1E789140, 57347df6f8SEduardo Habkost [ASPEED_DEV_I2C] = 0x1E78A000, 58347df6f8SEduardo Habkost [ASPEED_DEV_UART1] = 0x1E783000, 59347df6f8SEduardo Habkost [ASPEED_DEV_UART5] = 0x1E784000, 60347df6f8SEduardo Habkost [ASPEED_DEV_VUART] = 0x1E787000, 61347df6f8SEduardo Habkost [ASPEED_DEV_SDRAM] = 0x80000000, 62f25c0ae1SCédric Le Goater }; 63f25c0ae1SCédric Le Goater 64f25c0ae1SCédric Le Goater #define ASPEED_A7MPCORE_ADDR 0x40460000 65f25c0ae1SCédric Le Goater 66b151de69SAndrew Jeffery #define AST2600_MAX_IRQ 197 67f25c0ae1SCédric Le Goater 68a29e3e12SAndrew Jeffery /* Shared Peripheral Interrupt values below are offset by -32 from datasheet */ 69f25c0ae1SCédric Le Goater static const int aspeed_soc_ast2600_irqmap[] = { 70347df6f8SEduardo Habkost [ASPEED_DEV_UART1] = 47, 71347df6f8SEduardo Habkost [ASPEED_DEV_UART2] = 48, 72347df6f8SEduardo Habkost [ASPEED_DEV_UART3] = 49, 73347df6f8SEduardo Habkost [ASPEED_DEV_UART4] = 50, 74347df6f8SEduardo Habkost [ASPEED_DEV_UART5] = 8, 75347df6f8SEduardo Habkost [ASPEED_DEV_VUART] = 8, 76347df6f8SEduardo Habkost [ASPEED_DEV_FMC] = 39, 77347df6f8SEduardo Habkost [ASPEED_DEV_SDMC] = 0, 78347df6f8SEduardo Habkost [ASPEED_DEV_SCU] = 12, 79347df6f8SEduardo Habkost [ASPEED_DEV_ADC] = 78, 80347df6f8SEduardo Habkost [ASPEED_DEV_XDMA] = 6, 81347df6f8SEduardo Habkost [ASPEED_DEV_SDHCI] = 43, 82347df6f8SEduardo Habkost [ASPEED_DEV_EHCI1] = 5, 83347df6f8SEduardo Habkost [ASPEED_DEV_EHCI2] = 9, 84347df6f8SEduardo Habkost [ASPEED_DEV_EMMC] = 15, 85347df6f8SEduardo Habkost [ASPEED_DEV_GPIO] = 40, 86347df6f8SEduardo Habkost [ASPEED_DEV_GPIO_1_8V] = 11, 87347df6f8SEduardo Habkost [ASPEED_DEV_RTC] = 13, 88347df6f8SEduardo Habkost [ASPEED_DEV_TIMER1] = 16, 89347df6f8SEduardo Habkost [ASPEED_DEV_TIMER2] = 17, 90347df6f8SEduardo Habkost [ASPEED_DEV_TIMER3] = 18, 91347df6f8SEduardo Habkost [ASPEED_DEV_TIMER4] = 19, 92347df6f8SEduardo Habkost [ASPEED_DEV_TIMER5] = 20, 93347df6f8SEduardo Habkost [ASPEED_DEV_TIMER6] = 21, 94347df6f8SEduardo Habkost [ASPEED_DEV_TIMER7] = 22, 95347df6f8SEduardo Habkost [ASPEED_DEV_TIMER8] = 23, 96347df6f8SEduardo Habkost [ASPEED_DEV_WDT] = 24, 97347df6f8SEduardo Habkost [ASPEED_DEV_PWM] = 44, 98347df6f8SEduardo Habkost [ASPEED_DEV_LPC] = 35, 996820588eSAndrew Jeffery [ASPEED_DEV_IBT] = 143, 100347df6f8SEduardo Habkost [ASPEED_DEV_I2C] = 110, /* 110 -> 125 */ 101347df6f8SEduardo Habkost [ASPEED_DEV_ETH1] = 2, 102347df6f8SEduardo Habkost [ASPEED_DEV_ETH2] = 3, 103a3888d75SJoel Stanley [ASPEED_DEV_HACE] = 4, 104347df6f8SEduardo Habkost [ASPEED_DEV_ETH3] = 32, 105347df6f8SEduardo Habkost [ASPEED_DEV_ETH4] = 33, 106c59f781eSAndrew Jeffery [ASPEED_DEV_KCS] = 138, /* 138 -> 142 */ 107f25c0ae1SCédric Le Goater }; 108f25c0ae1SCédric Le Goater 109f25c0ae1SCédric Le Goater static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl) 110f25c0ae1SCédric Le Goater { 111f25c0ae1SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 112f25c0ae1SCédric Le Goater 113f25c0ae1SCédric Le Goater return qdev_get_gpio_in(DEVICE(&s->a7mpcore), sc->irqmap[ctrl]); 114f25c0ae1SCédric Le Goater } 115f25c0ae1SCédric Le Goater 116f25c0ae1SCédric Le Goater static void aspeed_soc_ast2600_init(Object *obj) 117f25c0ae1SCédric Le Goater { 118f25c0ae1SCédric Le Goater AspeedSoCState *s = ASPEED_SOC(obj); 119f25c0ae1SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 120f25c0ae1SCédric Le Goater int i; 121f25c0ae1SCédric Le Goater char socname[8]; 122f25c0ae1SCédric Le Goater char typename[64]; 123f25c0ae1SCédric Le Goater 124f25c0ae1SCédric Le Goater if (sscanf(sc->name, "%7s", socname) != 1) { 125f25c0ae1SCédric Le Goater g_assert_not_reached(); 126f25c0ae1SCédric Le Goater } 127f25c0ae1SCédric Le Goater 128f25c0ae1SCédric Le Goater for (i = 0; i < sc->num_cpus; i++) { 1299fc7fc4dSMarkus Armbruster object_initialize_child(obj, "cpu[*]", &s->cpu[i], sc->cpu_type); 130f25c0ae1SCédric Le Goater } 131f25c0ae1SCédric Le Goater 132f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname); 133db873cc5SMarkus Armbruster object_initialize_child(obj, "scu", &s->scu, typename); 134f25c0ae1SCédric Le Goater qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", 135f25c0ae1SCédric Le Goater sc->silicon_rev); 136f25c0ae1SCédric Le Goater object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), 137d2623129SMarkus Armbruster "hw-strap1"); 138f25c0ae1SCédric Le Goater object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), 139d2623129SMarkus Armbruster "hw-strap2"); 140f25c0ae1SCédric Le Goater object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu), 141d2623129SMarkus Armbruster "hw-prot-key"); 142f25c0ae1SCédric Le Goater 143db873cc5SMarkus Armbruster object_initialize_child(obj, "a7mpcore", &s->a7mpcore, 144db873cc5SMarkus Armbruster TYPE_A15MPCORE_PRIV); 145f25c0ae1SCédric Le Goater 146db873cc5SMarkus Armbruster object_initialize_child(obj, "rtc", &s->rtc, TYPE_ASPEED_RTC); 147f25c0ae1SCédric Le Goater 148f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname); 149db873cc5SMarkus Armbruster object_initialize_child(obj, "timerctrl", &s->timerctrl, typename); 150f25c0ae1SCédric Le Goater 151*199fd623SAndrew Jeffery snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname); 152*199fd623SAndrew Jeffery object_initialize_child(obj, "adc", &s->adc, typename); 153*199fd623SAndrew Jeffery 154f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname); 155db873cc5SMarkus Armbruster object_initialize_child(obj, "i2c", &s->i2c, typename); 156f25c0ae1SCédric Le Goater 157f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname); 158db873cc5SMarkus Armbruster object_initialize_child(obj, "fmc", &s->fmc, typename); 159d2623129SMarkus Armbruster object_property_add_alias(obj, "num-cs", OBJECT(&s->fmc), "num-cs"); 160f25c0ae1SCédric Le Goater 161f25c0ae1SCédric Le Goater for (i = 0; i < sc->spis_num; i++) { 162f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname); 163db873cc5SMarkus Armbruster object_initialize_child(obj, "spi[*]", &s->spi[i], typename); 164f25c0ae1SCédric Le Goater } 165f25c0ae1SCédric Le Goater 166917940ceSGuenter Roeck for (i = 0; i < sc->ehcis_num; i++) { 167db873cc5SMarkus Armbruster object_initialize_child(obj, "ehci[*]", &s->ehci[i], 168db873cc5SMarkus Armbruster TYPE_PLATFORM_EHCI); 169917940ceSGuenter Roeck } 170917940ceSGuenter Roeck 171f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname); 172db873cc5SMarkus Armbruster object_initialize_child(obj, "sdmc", &s->sdmc, typename); 173f25c0ae1SCédric Le Goater object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc), 174d2623129SMarkus Armbruster "ram-size"); 175f25c0ae1SCédric Le Goater object_property_add_alias(obj, "max-ram-size", OBJECT(&s->sdmc), 176d2623129SMarkus Armbruster "max-ram-size"); 177f25c0ae1SCédric Le Goater 178f25c0ae1SCédric Le Goater for (i = 0; i < sc->wdts_num; i++) { 179f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname); 180db873cc5SMarkus Armbruster object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename); 181f25c0ae1SCédric Le Goater } 182f25c0ae1SCédric Le Goater 183d300db02SJoel Stanley for (i = 0; i < sc->macs_num; i++) { 184db873cc5SMarkus Armbruster object_initialize_child(obj, "ftgmac100[*]", &s->ftgmac100[i], 185db873cc5SMarkus Armbruster TYPE_FTGMAC100); 186289251b0SCédric Le Goater 187db873cc5SMarkus Armbruster object_initialize_child(obj, "mii[*]", &s->mii[i], TYPE_ASPEED_MII); 188f25c0ae1SCédric Le Goater } 189f25c0ae1SCédric Le Goater 1908efbee28SCédric Le Goater snprintf(typename, sizeof(typename), TYPE_ASPEED_XDMA "-%s", socname); 1918efbee28SCédric Le Goater object_initialize_child(obj, "xdma", &s->xdma, typename); 192f25c0ae1SCédric Le Goater 193f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname); 194db873cc5SMarkus Armbruster object_initialize_child(obj, "gpio", &s->gpio, typename); 195f25c0ae1SCédric Le Goater 196f25c0ae1SCédric Le Goater snprintf(typename, sizeof(typename), "aspeed.gpio-%s-1_8v", socname); 197db873cc5SMarkus Armbruster object_initialize_child(obj, "gpio_1_8v", &s->gpio_1_8v, typename); 198f25c0ae1SCédric Le Goater 199db873cc5SMarkus Armbruster object_initialize_child(obj, "sd-controller", &s->sdhci, 200db873cc5SMarkus Armbruster TYPE_ASPEED_SDHCI); 201f25c0ae1SCédric Le Goater 2025325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sdhci), "num-slots", 2, &error_abort); 2030e2c24c6SAndrew Jeffery 204f25c0ae1SCédric Le Goater /* Init sd card slot class here so that they're under the correct parent */ 205f25c0ae1SCédric Le Goater for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) { 2067089e0ccSMarkus Armbruster object_initialize_child(obj, "sd-controller.sdhci[*]", 2077089e0ccSMarkus Armbruster &s->sdhci.slots[i], TYPE_SYSBUS_SDHCI); 208f25c0ae1SCédric Le Goater } 209a29e3e12SAndrew Jeffery 210db873cc5SMarkus Armbruster object_initialize_child(obj, "emmc-controller", &s->emmc, 211db873cc5SMarkus Armbruster TYPE_ASPEED_SDHCI); 212a29e3e12SAndrew Jeffery 2135325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->emmc), "num-slots", 1, &error_abort); 214a29e3e12SAndrew Jeffery 2157089e0ccSMarkus Armbruster object_initialize_child(obj, "emmc-controller.sdhci", &s->emmc.slots[0], 216a29e3e12SAndrew Jeffery TYPE_SYSBUS_SDHCI); 2172ecf1726SCédric Le Goater 2182ecf1726SCédric Le Goater object_initialize_child(obj, "lpc", &s->lpc, TYPE_ASPEED_LPC); 219a3888d75SJoel Stanley 220a3888d75SJoel Stanley snprintf(typename, sizeof(typename), "aspeed.hace-%s", socname); 221a3888d75SJoel Stanley object_initialize_child(obj, "hace", &s->hace, typename); 222f25c0ae1SCédric Le Goater } 223f25c0ae1SCédric Le Goater 224f25c0ae1SCédric Le Goater /* 225f25c0ae1SCédric Le Goater * ASPEED ast2600 has 0xf as cluster ID 226f25c0ae1SCédric Le Goater * 227932a8d1fSPeter Maydell * https://developer.arm.com/documentation/ddi0388/e/the-system-control-coprocessors/summary-of-system-control-coprocessor-registers/multiprocessor-affinity-register 228f25c0ae1SCédric Le Goater */ 229f25c0ae1SCédric Le Goater static uint64_t aspeed_calc_affinity(int cpu) 230f25c0ae1SCédric Le Goater { 231f25c0ae1SCédric Le Goater return (0xf << ARM_AFF1_SHIFT) | cpu; 232f25c0ae1SCédric Le Goater } 233f25c0ae1SCédric Le Goater 234f25c0ae1SCédric Le Goater static void aspeed_soc_ast2600_realize(DeviceState *dev, Error **errp) 235f25c0ae1SCédric Le Goater { 236f25c0ae1SCédric Le Goater int i; 237f25c0ae1SCédric Le Goater AspeedSoCState *s = ASPEED_SOC(dev); 238f25c0ae1SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 239123327d1SMarkus Armbruster Error *err = NULL; 240f25c0ae1SCédric Le Goater qemu_irq irq; 241f25c0ae1SCédric Le Goater 242f25c0ae1SCédric Le Goater /* IO space */ 243347df6f8SEduardo Habkost create_unimplemented_device("aspeed_soc.io", sc->memmap[ASPEED_DEV_IOMEM], 244f25c0ae1SCédric Le Goater ASPEED_SOC_IOMEM_SIZE); 245f25c0ae1SCédric Le Goater 246514bcf6fSJoel Stanley /* Video engine stub */ 247347df6f8SEduardo Habkost create_unimplemented_device("aspeed.video", sc->memmap[ASPEED_DEV_VIDEO], 248514bcf6fSJoel Stanley 0x1000); 249514bcf6fSJoel Stanley 250f25c0ae1SCédric Le Goater /* CPU */ 251b7f1a0cbSCédric Le Goater for (i = 0; i < sc->num_cpus; i++) { 252b7f1a0cbSCédric Le Goater if (sc->num_cpus > 1) { 2535325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->cpu[i]), "reset-cbar", 2545325cc34SMarkus Armbruster ASPEED_A7MPCORE_ADDR, &error_abort); 255f25c0ae1SCédric Le Goater } 2565325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->cpu[i]), "mp-affinity", 2575325cc34SMarkus Armbruster aspeed_calc_affinity(i), &error_abort); 258f25c0ae1SCédric Le Goater 2595325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->cpu[i]), "cntfrq", 1125000000, 260058d0955SAndrew Jeffery &error_abort); 261058d0955SAndrew Jeffery 262668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, errp)) { 263f25c0ae1SCédric Le Goater return; 264f25c0ae1SCédric Le Goater } 265f25c0ae1SCédric Le Goater } 266f25c0ae1SCédric Le Goater 267f25c0ae1SCédric Le Goater /* A7MPCORE */ 2685325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->a7mpcore), "num-cpu", sc->num_cpus, 269f25c0ae1SCédric Le Goater &error_abort); 2705325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->a7mpcore), "num-irq", 271957ad79fSAndrew Jeffery ROUND_UP(AST2600_MAX_IRQ + GIC_INTERNAL, 32), 2725325cc34SMarkus Armbruster &error_abort); 273f25c0ae1SCédric Le Goater 274db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->a7mpcore), &error_abort); 275f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->a7mpcore), 0, ASPEED_A7MPCORE_ADDR); 276f25c0ae1SCédric Le Goater 277b7f1a0cbSCédric Le Goater for (i = 0; i < sc->num_cpus; i++) { 278f25c0ae1SCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(&s->a7mpcore); 279f25c0ae1SCédric Le Goater DeviceState *d = DEVICE(qemu_get_cpu(i)); 280f25c0ae1SCédric Le Goater 281f25c0ae1SCédric Le Goater irq = qdev_get_gpio_in(d, ARM_CPU_IRQ); 282f25c0ae1SCédric Le Goater sysbus_connect_irq(sbd, i, irq); 283f25c0ae1SCédric Le Goater irq = qdev_get_gpio_in(d, ARM_CPU_FIQ); 284b7f1a0cbSCédric Le Goater sysbus_connect_irq(sbd, i + sc->num_cpus, irq); 285f25c0ae1SCédric Le Goater irq = qdev_get_gpio_in(d, ARM_CPU_VIRQ); 286b7f1a0cbSCédric Le Goater sysbus_connect_irq(sbd, i + 2 * sc->num_cpus, irq); 287f25c0ae1SCédric Le Goater irq = qdev_get_gpio_in(d, ARM_CPU_VFIQ); 288b7f1a0cbSCédric Le Goater sysbus_connect_irq(sbd, i + 3 * sc->num_cpus, irq); 289f25c0ae1SCédric Le Goater } 290f25c0ae1SCédric Le Goater 291f25c0ae1SCédric Le Goater /* SRAM */ 292f25c0ae1SCédric Le Goater memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram", 293f25c0ae1SCédric Le Goater sc->sram_size, &err); 294f25c0ae1SCédric Le Goater if (err) { 295f25c0ae1SCédric Le Goater error_propagate(errp, err); 296f25c0ae1SCédric Le Goater return; 297f25c0ae1SCédric Le Goater } 298f25c0ae1SCédric Le Goater memory_region_add_subregion(get_system_memory(), 299347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_SRAM], &s->sram); 300f25c0ae1SCédric Le Goater 301f25c0ae1SCédric Le Goater /* SCU */ 302668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) { 303f25c0ae1SCédric Le Goater return; 304f25c0ae1SCédric Le Goater } 305347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]); 306f25c0ae1SCédric Le Goater 307f25c0ae1SCédric Le Goater /* RTC */ 308668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) { 309f25c0ae1SCédric Le Goater return; 310f25c0ae1SCédric Le Goater } 311347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_DEV_RTC]); 312f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0, 313347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_RTC)); 314f25c0ae1SCédric Le Goater 315f25c0ae1SCédric Le Goater /* Timer */ 3165325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu), 3175325cc34SMarkus Armbruster &error_abort); 318668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) { 319f25c0ae1SCédric Le Goater return; 320f25c0ae1SCédric Le Goater } 321f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, 322347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_TIMER1]); 323f25c0ae1SCédric Le Goater for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) { 324347df6f8SEduardo Habkost qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i); 325f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); 326f25c0ae1SCédric Le Goater } 327f25c0ae1SCédric Le Goater 328*199fd623SAndrew Jeffery /* ADC */ 329*199fd623SAndrew Jeffery if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) { 330*199fd623SAndrew Jeffery return; 331*199fd623SAndrew Jeffery } 332*199fd623SAndrew Jeffery sysbus_mmio_map(SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]); 333*199fd623SAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0, 334*199fd623SAndrew Jeffery aspeed_soc_get_irq(s, ASPEED_DEV_ADC)); 335*199fd623SAndrew Jeffery 3365d63d0c7SPeter Delevoryas /* UART - attach an 8250 to the IO space as our UART */ 3375d63d0c7SPeter Delevoryas serial_mm_init(get_system_memory(), sc->memmap[s->uart_default], 2, 3385d63d0c7SPeter Delevoryas aspeed_soc_get_irq(s, s->uart_default), 38400, 3395d63d0c7SPeter Delevoryas serial_hd(0), DEVICE_LITTLE_ENDIAN); 340f25c0ae1SCédric Le Goater 341f25c0ae1SCédric Le Goater /* I2C */ 3425325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(s->dram_mr), 343c24d9716SMarkus Armbruster &error_abort); 344668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) { 345f25c0ae1SCédric Le Goater return; 346f25c0ae1SCédric Le Goater } 347347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]); 348f25c0ae1SCédric Le Goater for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) { 349f25c0ae1SCédric Le Goater qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->a7mpcore), 350347df6f8SEduardo Habkost sc->irqmap[ASPEED_DEV_I2C] + i); 35160261038SCédric Le Goater /* The AST2600 I2C controller has one IRQ per bus. */ 35260261038SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c.busses[i]), 0, irq); 353f25c0ae1SCédric Le Goater } 354f25c0ae1SCédric Le Goater 355f25c0ae1SCédric Le Goater /* FMC, The number of CS is set at the board level */ 3565325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(s->dram_mr), 357c24d9716SMarkus Armbruster &error_abort); 358668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) { 359f25c0ae1SCédric Le Goater return; 360f25c0ae1SCédric Le Goater } 361347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]); 362f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1, 36330b6852cSCédric Le Goater ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base); 364f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, 365347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_FMC)); 366f25c0ae1SCédric Le Goater 367f25c0ae1SCédric Le Goater /* SPI */ 368f25c0ae1SCédric Le Goater for (i = 0; i < sc->spis_num; i++) { 3695325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->spi[i]), "dram", 3705325cc34SMarkus Armbruster OBJECT(s->dram_mr), &error_abort); 3715325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->spi[i]), "num-cs", 1, &error_abort); 372668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) { 373f25c0ae1SCédric Le Goater return; 374f25c0ae1SCédric Le Goater } 375f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, 376347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_SPI1 + i]); 377f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1, 37830b6852cSCédric Le Goater ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base); 379f25c0ae1SCédric Le Goater } 380f25c0ae1SCédric Le Goater 381917940ceSGuenter Roeck /* EHCI */ 382917940ceSGuenter Roeck for (i = 0; i < sc->ehcis_num; i++) { 383668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), errp)) { 384917940ceSGuenter Roeck return; 385917940ceSGuenter Roeck } 386917940ceSGuenter Roeck sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci[i]), 0, 387347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_EHCI1 + i]); 388917940ceSGuenter Roeck sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0, 389347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_EHCI1 + i)); 390917940ceSGuenter Roeck } 391917940ceSGuenter Roeck 392f25c0ae1SCédric Le Goater /* SDMC - SDRAM Memory Controller */ 393668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdmc), errp)) { 394f25c0ae1SCédric Le Goater return; 395f25c0ae1SCédric Le Goater } 396347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, sc->memmap[ASPEED_DEV_SDMC]); 397f25c0ae1SCédric Le Goater 398f25c0ae1SCédric Le Goater /* Watch dog */ 399f25c0ae1SCédric Le Goater for (i = 0; i < sc->wdts_num; i++) { 400f25c0ae1SCédric Le Goater AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]); 401f25c0ae1SCédric Le Goater 4025325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu), 4035325cc34SMarkus Armbruster &error_abort); 404668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) { 405f25c0ae1SCédric Le Goater return; 406f25c0ae1SCédric Le Goater } 407f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, 408347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_WDT] + i * awc->offset); 409f25c0ae1SCédric Le Goater } 410f25c0ae1SCédric Le Goater 411f25c0ae1SCédric Le Goater /* Net */ 412d3bad7e7SCédric Le Goater for (i = 0; i < sc->macs_num; i++) { 4135325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->ftgmac100[i]), "aspeed", true, 4142255f6b7SMarkus Armbruster &error_abort); 415668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->ftgmac100[i]), errp)) { 416f25c0ae1SCédric Le Goater return; 417f25c0ae1SCédric Le Goater } 418f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, 419347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_ETH1 + i]); 420f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0, 421347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_ETH1 + i)); 422289251b0SCédric Le Goater 4235325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mii[i]), "nic", 4245325cc34SMarkus Armbruster OBJECT(&s->ftgmac100[i]), &error_abort); 425668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mii[i]), errp)) { 426289251b0SCédric Le Goater return; 427289251b0SCédric Le Goater } 428289251b0SCédric Le Goater 429289251b0SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->mii[i]), 0, 430347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_MII1 + i]); 431f25c0ae1SCédric Le Goater } 432f25c0ae1SCédric Le Goater 433f25c0ae1SCédric Le Goater /* XDMA */ 434668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->xdma), errp)) { 435f25c0ae1SCédric Le Goater return; 436f25c0ae1SCédric Le Goater } 437f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->xdma), 0, 438347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_XDMA]); 439f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0, 440347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_XDMA)); 441f25c0ae1SCédric Le Goater 442f25c0ae1SCédric Le Goater /* GPIO */ 443668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { 444f25c0ae1SCédric Le Goater return; 445f25c0ae1SCédric Le Goater } 446347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, sc->memmap[ASPEED_DEV_GPIO]); 447f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0, 448347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_GPIO)); 449f25c0ae1SCédric Le Goater 450668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio_1_8v), errp)) { 451f25c0ae1SCédric Le Goater return; 452f25c0ae1SCédric Le Goater } 453f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio_1_8v), 0, 454347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_GPIO_1_8V]); 455f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio_1_8v), 0, 456347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_GPIO_1_8V)); 457f25c0ae1SCédric Le Goater 458f25c0ae1SCédric Le Goater /* SDHCI */ 459668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) { 460f25c0ae1SCédric Le Goater return; 461f25c0ae1SCédric Le Goater } 462f25c0ae1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdhci), 0, 463347df6f8SEduardo Habkost sc->memmap[ASPEED_DEV_SDHCI]); 464f25c0ae1SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, 465347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_SDHCI)); 466a29e3e12SAndrew Jeffery 467a29e3e12SAndrew Jeffery /* eMMC */ 468668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->emmc), errp)) { 469a29e3e12SAndrew Jeffery return; 470a29e3e12SAndrew Jeffery } 471347df6f8SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->emmc), 0, sc->memmap[ASPEED_DEV_EMMC]); 472a29e3e12SAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->emmc), 0, 473347df6f8SEduardo Habkost aspeed_soc_get_irq(s, ASPEED_DEV_EMMC)); 4742ecf1726SCédric Le Goater 4752ecf1726SCédric Le Goater /* LPC */ 4762ecf1726SCédric Le Goater if (!sysbus_realize(SYS_BUS_DEVICE(&s->lpc), errp)) { 4772ecf1726SCédric Le Goater return; 4782ecf1726SCédric Le Goater } 4792ecf1726SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->lpc), 0, sc->memmap[ASPEED_DEV_LPC]); 480c59f781eSAndrew Jeffery 481c59f781eSAndrew Jeffery /* Connect the LPC IRQ to the GIC. It is otherwise unused. */ 4822ecf1726SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 0, 4832ecf1726SCédric Le Goater aspeed_soc_get_irq(s, ASPEED_DEV_LPC)); 484c59f781eSAndrew Jeffery 485c59f781eSAndrew Jeffery /* 486c59f781eSAndrew Jeffery * On the AST2600 LPC subdevice IRQs are connected straight to the GIC. 487c59f781eSAndrew Jeffery * 488c59f781eSAndrew Jeffery * LPC subdevice IRQ sources are offset from 1 because the LPC model caters 489c59f781eSAndrew Jeffery * to the AST2400 and AST2500. SoCs before the AST2600 have one LPC IRQ 490c59f781eSAndrew Jeffery * shared across the subdevices, and the shared IRQ output to the VIC is at 491c59f781eSAndrew Jeffery * offset 0. 492c59f781eSAndrew Jeffery */ 493c59f781eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_1, 494c59f781eSAndrew Jeffery qdev_get_gpio_in(DEVICE(&s->a7mpcore), 495c59f781eSAndrew Jeffery sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_1)); 496c59f781eSAndrew Jeffery 497c59f781eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_2, 498c59f781eSAndrew Jeffery qdev_get_gpio_in(DEVICE(&s->a7mpcore), 499c59f781eSAndrew Jeffery sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_2)); 500c59f781eSAndrew Jeffery 501c59f781eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_3, 502c59f781eSAndrew Jeffery qdev_get_gpio_in(DEVICE(&s->a7mpcore), 503c59f781eSAndrew Jeffery sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_3)); 504c59f781eSAndrew Jeffery 505c59f781eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_4, 506c59f781eSAndrew Jeffery qdev_get_gpio_in(DEVICE(&s->a7mpcore), 507c59f781eSAndrew Jeffery sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_4)); 508a3888d75SJoel Stanley 509a3888d75SJoel Stanley /* HACE */ 510a3888d75SJoel Stanley object_property_set_link(OBJECT(&s->hace), "dram", OBJECT(s->dram_mr), 511a3888d75SJoel Stanley &error_abort); 512a3888d75SJoel Stanley if (!sysbus_realize(SYS_BUS_DEVICE(&s->hace), errp)) { 513a3888d75SJoel Stanley return; 514a3888d75SJoel Stanley } 515a3888d75SJoel Stanley sysbus_mmio_map(SYS_BUS_DEVICE(&s->hace), 0, sc->memmap[ASPEED_DEV_HACE]); 516a3888d75SJoel Stanley sysbus_connect_irq(SYS_BUS_DEVICE(&s->hace), 0, 517a3888d75SJoel Stanley aspeed_soc_get_irq(s, ASPEED_DEV_HACE)); 518f25c0ae1SCédric Le Goater } 519f25c0ae1SCédric Le Goater 520f25c0ae1SCédric Le Goater static void aspeed_soc_ast2600_class_init(ObjectClass *oc, void *data) 521f25c0ae1SCédric Le Goater { 522f25c0ae1SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(oc); 523f25c0ae1SCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); 524f25c0ae1SCédric Le Goater 525f25c0ae1SCédric Le Goater dc->realize = aspeed_soc_ast2600_realize; 526f25c0ae1SCédric Le Goater 527c5811bb3SJoel Stanley sc->name = "ast2600-a3"; 528f25c0ae1SCédric Le Goater sc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a7"); 529c5811bb3SJoel Stanley sc->silicon_rev = AST2600_A3_SILICON_REV; 530e01b4d5bSJoel Stanley sc->sram_size = 0x16400; 531f25c0ae1SCédric Le Goater sc->spis_num = 2; 532917940ceSGuenter Roeck sc->ehcis_num = 2; 533f25c0ae1SCédric Le Goater sc->wdts_num = 4; 534d300db02SJoel Stanley sc->macs_num = 4; 535f25c0ae1SCédric Le Goater sc->irqmap = aspeed_soc_ast2600_irqmap; 536f25c0ae1SCédric Le Goater sc->memmap = aspeed_soc_ast2600_memmap; 537f25c0ae1SCédric Le Goater sc->num_cpus = 2; 538f25c0ae1SCédric Le Goater } 539f25c0ae1SCédric Le Goater 540f25c0ae1SCédric Le Goater static const TypeInfo aspeed_soc_ast2600_type_info = { 541c5811bb3SJoel Stanley .name = "ast2600-a3", 542f25c0ae1SCédric Le Goater .parent = TYPE_ASPEED_SOC, 543f25c0ae1SCédric Le Goater .instance_size = sizeof(AspeedSoCState), 544f25c0ae1SCédric Le Goater .instance_init = aspeed_soc_ast2600_init, 545f25c0ae1SCédric Le Goater .class_init = aspeed_soc_ast2600_class_init, 546f25c0ae1SCédric Le Goater .class_size = sizeof(AspeedSoCClass), 547f25c0ae1SCédric Le Goater }; 548f25c0ae1SCédric Le Goater 549f25c0ae1SCédric Le Goater static void aspeed_soc_register_types(void) 550f25c0ae1SCédric Le Goater { 551f25c0ae1SCédric Le Goater type_register_static(&aspeed_soc_ast2600_type_info); 552f25c0ae1SCédric Le Goater }; 553f25c0ae1SCédric Le Goater 554f25c0ae1SCédric Le Goater type_init(aspeed_soc_register_types) 555