143e3346eSAndrew Jeffery /* 2ff90606fSCédric Le Goater * ASPEED SoC family 343e3346eSAndrew Jeffery * 443e3346eSAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 543e3346eSAndrew Jeffery * Jeremy Kerr <jk@ozlabs.org> 643e3346eSAndrew Jeffery * 743e3346eSAndrew Jeffery * Copyright 2016 IBM Corp. 843e3346eSAndrew Jeffery * 943e3346eSAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 1043e3346eSAndrew Jeffery * the COPYING file in the top-level directory. 1143e3346eSAndrew Jeffery */ 1243e3346eSAndrew Jeffery 1343e3346eSAndrew Jeffery #include "qemu/osdep.h" 14da34e65cSMarkus Armbruster #include "qapi/error.h" 154771d756SPaolo Bonzini #include "qemu-common.h" 164771d756SPaolo Bonzini #include "cpu.h" 1743e3346eSAndrew Jeffery #include "exec/address-spaces.h" 1800442402SCédric Le Goater #include "hw/arm/aspeed_soc.h" 1943e3346eSAndrew Jeffery #include "hw/char/serial.h" 2003dd024fSPaolo Bonzini #include "qemu/log.h" 2116020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 22ea337c65SCédric Le Goater #include "net/net.h" 2343e3346eSAndrew Jeffery 24ff90606fSCédric Le Goater #define ASPEED_SOC_UART_5_BASE 0x00184000 25ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_SIZE 0x00200000 26ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_BASE 0x1E600000 27ff90606fSCédric Le Goater #define ASPEED_SOC_FMC_BASE 0x1E620000 28ff90606fSCédric Le Goater #define ASPEED_SOC_SPI_BASE 0x1E630000 296dc52326SCédric Le Goater #define ASPEED_SOC_SPI2_BASE 0x1E631000 30ff90606fSCédric Le Goater #define ASPEED_SOC_VIC_BASE 0x1E6C0000 31ff90606fSCédric Le Goater #define ASPEED_SOC_SDMC_BASE 0x1E6E0000 32ff90606fSCédric Le Goater #define ASPEED_SOC_SCU_BASE 0x1E6E2000 3374af4eecSCédric Le Goater #define ASPEED_SOC_SRAM_BASE 0x1E720000 34ff90606fSCédric Le Goater #define ASPEED_SOC_TIMER_BASE 0x1E782000 35013befe1SCédric Le Goater #define ASPEED_SOC_WDT_BASE 0x1E785000 36ff90606fSCédric Le Goater #define ASPEED_SOC_I2C_BASE 0x1E78A000 37ea337c65SCédric Le Goater #define ASPEED_SOC_ETH1_BASE 0x1E660000 38ea337c65SCédric Le Goater #define ASPEED_SOC_ETH2_BASE 0x1E680000 3943e3346eSAndrew Jeffery 4043e3346eSAndrew Jeffery static const int uart_irqs[] = { 9, 32, 33, 34, 10 }; 4143e3346eSAndrew Jeffery static const int timer_irqs[] = { 16, 17, 18, 35, 36, 37, 38, 39, }; 4243e3346eSAndrew Jeffery 43b033271fSCédric Le Goater #define AST2400_SDRAM_BASE 0x40000000 44365aff1eSCédric Le Goater #define AST2500_SDRAM_BASE 0x80000000 45b033271fSCédric Le Goater 46dbcabeebSCédric Le Goater static const hwaddr aspeed_soc_ast2400_spi_bases[] = { ASPEED_SOC_SPI_BASE }; 476dc52326SCédric Le Goater static const char *aspeed_soc_ast2400_typenames[] = { "aspeed.smc.spi" }; 48dbcabeebSCédric Le Goater 496dc52326SCédric Le Goater static const hwaddr aspeed_soc_ast2500_spi_bases[] = { ASPEED_SOC_SPI_BASE, 506dc52326SCédric Le Goater ASPEED_SOC_SPI2_BASE}; 516dc52326SCédric Le Goater static const char *aspeed_soc_ast2500_typenames[] = { 526dc52326SCédric Le Goater "aspeed.smc.ast2500-spi1", "aspeed.smc.ast2500-spi2" }; 53dbcabeebSCédric Le Goater 54b033271fSCédric Le Goater static const AspeedSoCInfo aspeed_socs[] = { 5574af4eecSCédric Le Goater { 5674af4eecSCédric Le Goater .name = "ast2400-a0", 5774af4eecSCédric Le Goater .cpu_model = "arm926", 5874af4eecSCédric Le Goater .silicon_rev = AST2400_A0_SILICON_REV, 5974af4eecSCédric Le Goater .sdram_base = AST2400_SDRAM_BASE, 6074af4eecSCédric Le Goater .sram_size = 0x8000, 6174af4eecSCédric Le Goater .spis_num = 1, 6274af4eecSCédric Le Goater .spi_bases = aspeed_soc_ast2400_spi_bases, 6374af4eecSCédric Le Goater .fmc_typename = "aspeed.smc.fmc", 6474af4eecSCédric Le Goater .spi_typename = aspeed_soc_ast2400_typenames, 6574af4eecSCédric Le Goater }, { 666efbac90SCédric Le Goater .name = "ast2400-a1", 676efbac90SCédric Le Goater .cpu_model = "arm926", 686efbac90SCédric Le Goater .silicon_rev = AST2400_A1_SILICON_REV, 696efbac90SCédric Le Goater .sdram_base = AST2400_SDRAM_BASE, 706efbac90SCédric Le Goater .sram_size = 0x8000, 716efbac90SCédric Le Goater .spis_num = 1, 726efbac90SCédric Le Goater .spi_bases = aspeed_soc_ast2400_spi_bases, 736efbac90SCédric Le Goater .fmc_typename = "aspeed.smc.fmc", 746efbac90SCédric Le Goater .spi_typename = aspeed_soc_ast2400_typenames, 756efbac90SCédric Le Goater }, { 7674af4eecSCédric Le Goater .name = "ast2400", 7774af4eecSCédric Le Goater .cpu_model = "arm926", 7874af4eecSCédric Le Goater .silicon_rev = AST2400_A0_SILICON_REV, 7974af4eecSCédric Le Goater .sdram_base = AST2400_SDRAM_BASE, 8074af4eecSCédric Le Goater .sram_size = 0x8000, 8174af4eecSCédric Le Goater .spis_num = 1, 8274af4eecSCédric Le Goater .spi_bases = aspeed_soc_ast2400_spi_bases, 8374af4eecSCédric Le Goater .fmc_typename = "aspeed.smc.fmc", 8474af4eecSCédric Le Goater .spi_typename = aspeed_soc_ast2400_typenames, 8574af4eecSCédric Le Goater }, { 8674af4eecSCédric Le Goater .name = "ast2500-a1", 8774af4eecSCédric Le Goater .cpu_model = "arm1176", 8874af4eecSCédric Le Goater .silicon_rev = AST2500_A1_SILICON_REV, 8974af4eecSCédric Le Goater .sdram_base = AST2500_SDRAM_BASE, 9074af4eecSCédric Le Goater .sram_size = 0x9000, 9174af4eecSCédric Le Goater .spis_num = 2, 9274af4eecSCédric Le Goater .spi_bases = aspeed_soc_ast2500_spi_bases, 9374af4eecSCédric Le Goater .fmc_typename = "aspeed.smc.ast2500-fmc", 9474af4eecSCédric Le Goater .spi_typename = aspeed_soc_ast2500_typenames, 9574af4eecSCédric Le Goater }, 96b033271fSCédric Le Goater }; 97b033271fSCédric Le Goater 9843e3346eSAndrew Jeffery /* 9943e3346eSAndrew Jeffery * IO handlers: simply catch any reads/writes to IO addresses that aren't 10043e3346eSAndrew Jeffery * handled by a device mapping. 10143e3346eSAndrew Jeffery */ 10243e3346eSAndrew Jeffery 103ff90606fSCédric Le Goater static uint64_t aspeed_soc_io_read(void *p, hwaddr offset, unsigned size) 10443e3346eSAndrew Jeffery { 10543e3346eSAndrew Jeffery qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n", 10643e3346eSAndrew Jeffery __func__, offset, size); 10743e3346eSAndrew Jeffery return 0; 10843e3346eSAndrew Jeffery } 10943e3346eSAndrew Jeffery 110ff90606fSCédric Le Goater static void aspeed_soc_io_write(void *opaque, hwaddr offset, uint64_t value, 11143e3346eSAndrew Jeffery unsigned size) 11243e3346eSAndrew Jeffery { 11343e3346eSAndrew Jeffery qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n", 11443e3346eSAndrew Jeffery __func__, offset, value, size); 11543e3346eSAndrew Jeffery } 11643e3346eSAndrew Jeffery 117ff90606fSCédric Le Goater static const MemoryRegionOps aspeed_soc_io_ops = { 118ff90606fSCédric Le Goater .read = aspeed_soc_io_read, 119ff90606fSCédric Le Goater .write = aspeed_soc_io_write, 12043e3346eSAndrew Jeffery .endianness = DEVICE_LITTLE_ENDIAN, 12143e3346eSAndrew Jeffery }; 12243e3346eSAndrew Jeffery 123ff90606fSCédric Le Goater static void aspeed_soc_init(Object *obj) 12443e3346eSAndrew Jeffery { 125ff90606fSCédric Le Goater AspeedSoCState *s = ASPEED_SOC(obj); 126b033271fSCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 1272d105bd6SCédric Le Goater char *cpu_typename; 128dbcabeebSCédric Le Goater int i; 12943e3346eSAndrew Jeffery 1302d105bd6SCédric Le Goater cpu_typename = g_strdup_printf("%s-" TYPE_ARM_CPU, sc->info->cpu_model); 1312d105bd6SCédric Le Goater object_initialize(&s->cpu, sizeof(s->cpu), cpu_typename); 1322d105bd6SCédric Le Goater object_property_add_child(obj, "cpu", OBJECT(&s->cpu), NULL); 1332d105bd6SCédric Le Goater g_free(cpu_typename); 13443e3346eSAndrew Jeffery 13543e3346eSAndrew Jeffery object_initialize(&s->vic, sizeof(s->vic), TYPE_ASPEED_VIC); 13643e3346eSAndrew Jeffery object_property_add_child(obj, "vic", OBJECT(&s->vic), NULL); 13743e3346eSAndrew Jeffery qdev_set_parent_bus(DEVICE(&s->vic), sysbus_get_default()); 13843e3346eSAndrew Jeffery 13943e3346eSAndrew Jeffery object_initialize(&s->timerctrl, sizeof(s->timerctrl), TYPE_ASPEED_TIMER); 14043e3346eSAndrew Jeffery object_property_add_child(obj, "timerctrl", OBJECT(&s->timerctrl), NULL); 14143e3346eSAndrew Jeffery qdev_set_parent_bus(DEVICE(&s->timerctrl), sysbus_get_default()); 14216020011SCédric Le Goater 14316020011SCédric Le Goater object_initialize(&s->i2c, sizeof(s->i2c), TYPE_ASPEED_I2C); 14416020011SCédric Le Goater object_property_add_child(obj, "i2c", OBJECT(&s->i2c), NULL); 14516020011SCédric Le Goater qdev_set_parent_bus(DEVICE(&s->i2c), sysbus_get_default()); 146334973bbSAndrew Jeffery 147334973bbSAndrew Jeffery object_initialize(&s->scu, sizeof(s->scu), TYPE_ASPEED_SCU); 148334973bbSAndrew Jeffery object_property_add_child(obj, "scu", OBJECT(&s->scu), NULL); 149334973bbSAndrew Jeffery qdev_set_parent_bus(DEVICE(&s->scu), sysbus_get_default()); 150334973bbSAndrew Jeffery qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", 151b033271fSCédric Le Goater sc->info->silicon_rev); 152334973bbSAndrew Jeffery object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), 153334973bbSAndrew Jeffery "hw-strap1", &error_abort); 154334973bbSAndrew Jeffery object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), 155334973bbSAndrew Jeffery "hw-strap2", &error_abort); 1567c1c69bcSCédric Le Goater 1576dc52326SCédric Le Goater object_initialize(&s->fmc, sizeof(s->fmc), sc->info->fmc_typename); 1580e5803dfSCédric Le Goater object_property_add_child(obj, "fmc", OBJECT(&s->fmc), NULL); 1590e5803dfSCédric Le Goater qdev_set_parent_bus(DEVICE(&s->fmc), sysbus_get_default()); 16026d5df95SCédric Le Goater object_property_add_alias(obj, "num-cs", OBJECT(&s->fmc), "num-cs", 16126d5df95SCédric Le Goater &error_abort); 1627c1c69bcSCédric Le Goater 163dbcabeebSCédric Le Goater for (i = 0; i < sc->info->spis_num; i++) { 1646dc52326SCédric Le Goater object_initialize(&s->spi[i], sizeof(s->spi[i]), 1656dc52326SCédric Le Goater sc->info->spi_typename[i]); 166bd673bd8SCédric Le Goater object_property_add_child(obj, "spi[*]", OBJECT(&s->spi[i]), NULL); 167dbcabeebSCédric Le Goater qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default()); 168dbcabeebSCédric Le Goater } 169c2da8a8bSCédric Le Goater 170c2da8a8bSCédric Le Goater object_initialize(&s->sdmc, sizeof(s->sdmc), TYPE_ASPEED_SDMC); 171c2da8a8bSCédric Le Goater object_property_add_child(obj, "sdmc", OBJECT(&s->sdmc), NULL); 172c2da8a8bSCédric Le Goater qdev_set_parent_bus(DEVICE(&s->sdmc), sysbus_get_default()); 173c2da8a8bSCédric Le Goater qdev_prop_set_uint32(DEVICE(&s->sdmc), "silicon-rev", 174b033271fSCédric Le Goater sc->info->silicon_rev); 175c6c7cfb0SCédric Le Goater object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc), 176c6c7cfb0SCédric Le Goater "ram-size", &error_abort); 177013befe1SCédric Le Goater 178013befe1SCédric Le Goater object_initialize(&s->wdt, sizeof(s->wdt), TYPE_ASPEED_WDT); 179013befe1SCédric Le Goater object_property_add_child(obj, "wdt", OBJECT(&s->wdt), NULL); 180013befe1SCédric Le Goater qdev_set_parent_bus(DEVICE(&s->wdt), sysbus_get_default()); 181ea337c65SCédric Le Goater 182ea337c65SCédric Le Goater object_initialize(&s->ftgmac100, sizeof(s->ftgmac100), TYPE_FTGMAC100); 183ea337c65SCédric Le Goater object_property_add_child(obj, "ftgmac100", OBJECT(&s->ftgmac100), NULL); 184ea337c65SCédric Le Goater qdev_set_parent_bus(DEVICE(&s->ftgmac100), sysbus_get_default()); 18543e3346eSAndrew Jeffery } 18643e3346eSAndrew Jeffery 187ff90606fSCédric Le Goater static void aspeed_soc_realize(DeviceState *dev, Error **errp) 18843e3346eSAndrew Jeffery { 18943e3346eSAndrew Jeffery int i; 190ff90606fSCédric Le Goater AspeedSoCState *s = ASPEED_SOC(dev); 191dbcabeebSCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 1927c1c69bcSCédric Le Goater Error *err = NULL, *local_err = NULL; 19343e3346eSAndrew Jeffery 19443e3346eSAndrew Jeffery /* IO space */ 195ff90606fSCédric Le Goater memory_region_init_io(&s->iomem, NULL, &aspeed_soc_io_ops, NULL, 196ff90606fSCédric Le Goater "aspeed_soc.io", ASPEED_SOC_IOMEM_SIZE); 197ff90606fSCédric Le Goater memory_region_add_subregion_overlap(get_system_memory(), 198ff90606fSCédric Le Goater ASPEED_SOC_IOMEM_BASE, &s->iomem, -1); 19943e3346eSAndrew Jeffery 2002d105bd6SCédric Le Goater /* CPU */ 2012d105bd6SCédric Le Goater object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err); 2022d105bd6SCédric Le Goater if (err) { 2032d105bd6SCédric Le Goater error_propagate(errp, err); 2042d105bd6SCédric Le Goater return; 2052d105bd6SCédric Le Goater } 2062d105bd6SCédric Le Goater 20774af4eecSCédric Le Goater /* SRAM */ 20874af4eecSCédric Le Goater memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram", 20974af4eecSCédric Le Goater sc->info->sram_size, &err); 21074af4eecSCédric Le Goater if (err) { 21174af4eecSCédric Le Goater error_propagate(errp, err); 21274af4eecSCédric Le Goater return; 21374af4eecSCédric Le Goater } 21474af4eecSCédric Le Goater vmstate_register_ram_global(&s->sram); 21574af4eecSCédric Le Goater memory_region_add_subregion(get_system_memory(), ASPEED_SOC_SRAM_BASE, 21674af4eecSCédric Le Goater &s->sram); 21774af4eecSCédric Le Goater 21843e3346eSAndrew Jeffery /* VIC */ 21943e3346eSAndrew Jeffery object_property_set_bool(OBJECT(&s->vic), true, "realized", &err); 22043e3346eSAndrew Jeffery if (err) { 22143e3346eSAndrew Jeffery error_propagate(errp, err); 22243e3346eSAndrew Jeffery return; 22343e3346eSAndrew Jeffery } 224ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, ASPEED_SOC_VIC_BASE); 22543e3346eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0, 2262d105bd6SCédric Le Goater qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ)); 22743e3346eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1, 2282d105bd6SCédric Le Goater qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ)); 22943e3346eSAndrew Jeffery 23043e3346eSAndrew Jeffery /* Timer */ 23143e3346eSAndrew Jeffery object_property_set_bool(OBJECT(&s->timerctrl), true, "realized", &err); 23243e3346eSAndrew Jeffery if (err) { 23343e3346eSAndrew Jeffery error_propagate(errp, err); 23443e3346eSAndrew Jeffery return; 23543e3346eSAndrew Jeffery } 236ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, ASPEED_SOC_TIMER_BASE); 23743e3346eSAndrew Jeffery for (i = 0; i < ARRAY_SIZE(timer_irqs); i++) { 23843e3346eSAndrew Jeffery qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->vic), timer_irqs[i]); 23943e3346eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); 24043e3346eSAndrew Jeffery } 24143e3346eSAndrew Jeffery 242334973bbSAndrew Jeffery /* SCU */ 243334973bbSAndrew Jeffery object_property_set_bool(OBJECT(&s->scu), true, "realized", &err); 244334973bbSAndrew Jeffery if (err) { 245334973bbSAndrew Jeffery error_propagate(errp, err); 246334973bbSAndrew Jeffery return; 247334973bbSAndrew Jeffery } 248ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, ASPEED_SOC_SCU_BASE); 249334973bbSAndrew Jeffery 25043e3346eSAndrew Jeffery /* UART - attach an 8250 to the IO space as our UART5 */ 25143e3346eSAndrew Jeffery if (serial_hds[0]) { 25243e3346eSAndrew Jeffery qemu_irq uart5 = qdev_get_gpio_in(DEVICE(&s->vic), uart_irqs[4]); 253ff90606fSCédric Le Goater serial_mm_init(&s->iomem, ASPEED_SOC_UART_5_BASE, 2, 25443e3346eSAndrew Jeffery uart5, 38400, serial_hds[0], DEVICE_LITTLE_ENDIAN); 25543e3346eSAndrew Jeffery } 25616020011SCédric Le Goater 25716020011SCédric Le Goater /* I2C */ 25816020011SCédric Le Goater object_property_set_bool(OBJECT(&s->i2c), true, "realized", &err); 25916020011SCédric Le Goater if (err) { 26016020011SCédric Le Goater error_propagate(errp, err); 26116020011SCédric Le Goater return; 26216020011SCédric Le Goater } 263ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, ASPEED_SOC_I2C_BASE); 26416020011SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0, 26516020011SCédric Le Goater qdev_get_gpio_in(DEVICE(&s->vic), 12)); 2667c1c69bcSCédric Le Goater 26726d5df95SCédric Le Goater /* FMC, The number of CS is set at the board level */ 26826d5df95SCédric Le Goater object_property_set_bool(OBJECT(&s->fmc), true, "realized", &err); 2697c1c69bcSCédric Le Goater if (err) { 2707c1c69bcSCédric Le Goater error_propagate(errp, err); 2717c1c69bcSCédric Le Goater return; 2727c1c69bcSCédric Le Goater } 2730e5803dfSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, ASPEED_SOC_FMC_BASE); 274dcb83444SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1, 275dcb83444SCédric Le Goater s->fmc.ctrl->flash_window_base); 2760e5803dfSCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, 2777c1c69bcSCédric Le Goater qdev_get_gpio_in(DEVICE(&s->vic), 19)); 2787c1c69bcSCédric Le Goater 2797c1c69bcSCédric Le Goater /* SPI */ 280dbcabeebSCédric Le Goater for (i = 0; i < sc->info->spis_num; i++) { 281dbcabeebSCédric Le Goater object_property_set_int(OBJECT(&s->spi[i]), 1, "num-cs", &err); 282dbcabeebSCédric Le Goater object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", 283dbcabeebSCédric Le Goater &local_err); 2847c1c69bcSCédric Le Goater error_propagate(&err, local_err); 2857c1c69bcSCédric Le Goater if (err) { 2867c1c69bcSCédric Le Goater error_propagate(errp, err); 2877c1c69bcSCédric Le Goater return; 2887c1c69bcSCédric Le Goater } 289dbcabeebSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, sc->info->spi_bases[i]); 290dbcabeebSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1, 291dbcabeebSCédric Le Goater s->spi[i].ctrl->flash_window_base); 292dbcabeebSCédric Le Goater } 293c2da8a8bSCédric Le Goater 294c2da8a8bSCédric Le Goater /* SDMC - SDRAM Memory Controller */ 295c2da8a8bSCédric Le Goater object_property_set_bool(OBJECT(&s->sdmc), true, "realized", &err); 296c2da8a8bSCédric Le Goater if (err) { 297c2da8a8bSCédric Le Goater error_propagate(errp, err); 298c2da8a8bSCédric Le Goater return; 299c2da8a8bSCédric Le Goater } 300ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, ASPEED_SOC_SDMC_BASE); 301013befe1SCédric Le Goater 302013befe1SCédric Le Goater /* Watch dog */ 303013befe1SCédric Le Goater object_property_set_bool(OBJECT(&s->wdt), true, "realized", &err); 304013befe1SCédric Le Goater if (err) { 305013befe1SCédric Le Goater error_propagate(errp, err); 306013befe1SCédric Le Goater return; 307013befe1SCédric Le Goater } 308013befe1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt), 0, ASPEED_SOC_WDT_BASE); 309ea337c65SCédric Le Goater 310ea337c65SCédric Le Goater /* Net */ 311ea337c65SCédric Le Goater qdev_set_nic_properties(DEVICE(&s->ftgmac100), &nd_table[0]); 312ea337c65SCédric Le Goater object_property_set_bool(OBJECT(&s->ftgmac100), true, "aspeed", &err); 313ea337c65SCédric Le Goater object_property_set_bool(OBJECT(&s->ftgmac100), true, "realized", 314ea337c65SCédric Le Goater &local_err); 315ea337c65SCédric Le Goater error_propagate(&err, local_err); 316ea337c65SCédric Le Goater if (err) { 317ea337c65SCédric Le Goater error_propagate(errp, err); 318ea337c65SCédric Le Goater return; 319ea337c65SCédric Le Goater } 320ea337c65SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100), 0, ASPEED_SOC_ETH1_BASE); 321ea337c65SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100), 0, 322ea337c65SCédric Le Goater qdev_get_gpio_in(DEVICE(&s->vic), 2)); 32343e3346eSAndrew Jeffery } 32443e3346eSAndrew Jeffery 325ff90606fSCédric Le Goater static void aspeed_soc_class_init(ObjectClass *oc, void *data) 32643e3346eSAndrew Jeffery { 32743e3346eSAndrew Jeffery DeviceClass *dc = DEVICE_CLASS(oc); 328b033271fSCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); 32943e3346eSAndrew Jeffery 330b033271fSCédric Le Goater sc->info = (AspeedSoCInfo *) data; 331ff90606fSCédric Le Goater dc->realize = aspeed_soc_realize; 33243e3346eSAndrew Jeffery } 33343e3346eSAndrew Jeffery 334ff90606fSCédric Le Goater static const TypeInfo aspeed_soc_type_info = { 335ff90606fSCédric Le Goater .name = TYPE_ASPEED_SOC, 336b033271fSCédric Le Goater .parent = TYPE_DEVICE, 337ff90606fSCédric Le Goater .instance_init = aspeed_soc_init, 338b033271fSCédric Le Goater .instance_size = sizeof(AspeedSoCState), 339b033271fSCédric Le Goater .class_size = sizeof(AspeedSoCClass), 340b033271fSCédric Le Goater .abstract = true, 34143e3346eSAndrew Jeffery }; 34243e3346eSAndrew Jeffery 343ff90606fSCédric Le Goater static void aspeed_soc_register_types(void) 34443e3346eSAndrew Jeffery { 345b033271fSCédric Le Goater int i; 346b033271fSCédric Le Goater 347ff90606fSCédric Le Goater type_register_static(&aspeed_soc_type_info); 348b033271fSCédric Le Goater for (i = 0; i < ARRAY_SIZE(aspeed_socs); ++i) { 349b033271fSCédric Le Goater TypeInfo ti = { 350b033271fSCédric Le Goater .name = aspeed_socs[i].name, 351b033271fSCédric Le Goater .parent = TYPE_ASPEED_SOC, 352b033271fSCédric Le Goater .class_init = aspeed_soc_class_init, 353b033271fSCédric Le Goater .class_data = (void *) &aspeed_socs[i], 354b033271fSCédric Le Goater }; 355b033271fSCédric Le Goater type_register(&ti); 356b033271fSCédric Le Goater } 35743e3346eSAndrew Jeffery } 35843e3346eSAndrew Jeffery 359ff90606fSCédric Le Goater type_init(aspeed_soc_register_types) 360