143e3346eSAndrew Jeffery /* 2ff90606fSCédric Le Goater * ASPEED SoC family 343e3346eSAndrew Jeffery * 443e3346eSAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 543e3346eSAndrew Jeffery * Jeremy Kerr <jk@ozlabs.org> 643e3346eSAndrew Jeffery * 743e3346eSAndrew Jeffery * Copyright 2016 IBM Corp. 843e3346eSAndrew Jeffery * 943e3346eSAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 1043e3346eSAndrew Jeffery * the COPYING file in the top-level directory. 1143e3346eSAndrew Jeffery */ 1243e3346eSAndrew Jeffery 1343e3346eSAndrew Jeffery #include "qemu/osdep.h" 14da34e65cSMarkus Armbruster #include "qapi/error.h" 154771d756SPaolo Bonzini #include "qemu-common.h" 164771d756SPaolo Bonzini #include "cpu.h" 1743e3346eSAndrew Jeffery #include "exec/address-spaces.h" 1800442402SCédric Le Goater #include "hw/arm/aspeed_soc.h" 1943e3346eSAndrew Jeffery #include "hw/char/serial.h" 2003dd024fSPaolo Bonzini #include "qemu/log.h" 2116020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 2243e3346eSAndrew Jeffery 23ff90606fSCédric Le Goater #define ASPEED_SOC_UART_5_BASE 0x00184000 24ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_SIZE 0x00200000 25ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_BASE 0x1E600000 26ff90606fSCédric Le Goater #define ASPEED_SOC_FMC_BASE 0x1E620000 27ff90606fSCédric Le Goater #define ASPEED_SOC_SPI_BASE 0x1E630000 28ff90606fSCédric Le Goater #define ASPEED_SOC_VIC_BASE 0x1E6C0000 29ff90606fSCédric Le Goater #define ASPEED_SOC_SDMC_BASE 0x1E6E0000 30ff90606fSCédric Le Goater #define ASPEED_SOC_SCU_BASE 0x1E6E2000 31ff90606fSCédric Le Goater #define ASPEED_SOC_TIMER_BASE 0x1E782000 32ff90606fSCédric Le Goater #define ASPEED_SOC_I2C_BASE 0x1E78A000 3343e3346eSAndrew Jeffery 3443e3346eSAndrew Jeffery static const int uart_irqs[] = { 9, 32, 33, 34, 10 }; 3543e3346eSAndrew Jeffery static const int timer_irqs[] = { 16, 17, 18, 35, 36, 37, 38, 39, }; 3643e3346eSAndrew Jeffery 37b033271fSCédric Le Goater #define AST2400_SDRAM_BASE 0x40000000 38365aff1eSCédric Le Goater #define AST2500_SDRAM_BASE 0x80000000 39b033271fSCédric Le Goater 40b033271fSCédric Le Goater static const AspeedSoCInfo aspeed_socs[] = { 41b033271fSCédric Le Goater { "ast2400-a0", "arm926", AST2400_A0_SILICON_REV, AST2400_SDRAM_BASE }, 42b033271fSCédric Le Goater { "ast2400", "arm926", AST2400_A0_SILICON_REV, AST2400_SDRAM_BASE }, 43365aff1eSCédric Le Goater { "ast2500-a1", "arm1176", AST2500_A1_SILICON_REV, AST2500_SDRAM_BASE }, 44b033271fSCédric Le Goater }; 45b033271fSCédric Le Goater 4643e3346eSAndrew Jeffery /* 4743e3346eSAndrew Jeffery * IO handlers: simply catch any reads/writes to IO addresses that aren't 4843e3346eSAndrew Jeffery * handled by a device mapping. 4943e3346eSAndrew Jeffery */ 5043e3346eSAndrew Jeffery 51ff90606fSCédric Le Goater static uint64_t aspeed_soc_io_read(void *p, hwaddr offset, unsigned size) 5243e3346eSAndrew Jeffery { 5343e3346eSAndrew Jeffery qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n", 5443e3346eSAndrew Jeffery __func__, offset, size); 5543e3346eSAndrew Jeffery return 0; 5643e3346eSAndrew Jeffery } 5743e3346eSAndrew Jeffery 58ff90606fSCédric Le Goater static void aspeed_soc_io_write(void *opaque, hwaddr offset, uint64_t value, 5943e3346eSAndrew Jeffery unsigned size) 6043e3346eSAndrew Jeffery { 6143e3346eSAndrew Jeffery qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n", 6243e3346eSAndrew Jeffery __func__, offset, value, size); 6343e3346eSAndrew Jeffery } 6443e3346eSAndrew Jeffery 65ff90606fSCédric Le Goater static const MemoryRegionOps aspeed_soc_io_ops = { 66ff90606fSCédric Le Goater .read = aspeed_soc_io_read, 67ff90606fSCédric Le Goater .write = aspeed_soc_io_write, 6843e3346eSAndrew Jeffery .endianness = DEVICE_LITTLE_ENDIAN, 6943e3346eSAndrew Jeffery }; 7043e3346eSAndrew Jeffery 71ff90606fSCédric Le Goater static void aspeed_soc_init(Object *obj) 7243e3346eSAndrew Jeffery { 73ff90606fSCédric Le Goater AspeedSoCState *s = ASPEED_SOC(obj); 74b033271fSCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 7543e3346eSAndrew Jeffery 76b033271fSCédric Le Goater s->cpu = cpu_arm_init(sc->info->cpu_model); 7743e3346eSAndrew Jeffery 7843e3346eSAndrew Jeffery object_initialize(&s->vic, sizeof(s->vic), TYPE_ASPEED_VIC); 7943e3346eSAndrew Jeffery object_property_add_child(obj, "vic", OBJECT(&s->vic), NULL); 8043e3346eSAndrew Jeffery qdev_set_parent_bus(DEVICE(&s->vic), sysbus_get_default()); 8143e3346eSAndrew Jeffery 8243e3346eSAndrew Jeffery object_initialize(&s->timerctrl, sizeof(s->timerctrl), TYPE_ASPEED_TIMER); 8343e3346eSAndrew Jeffery object_property_add_child(obj, "timerctrl", OBJECT(&s->timerctrl), NULL); 8443e3346eSAndrew Jeffery qdev_set_parent_bus(DEVICE(&s->timerctrl), sysbus_get_default()); 8516020011SCédric Le Goater 8616020011SCédric Le Goater object_initialize(&s->i2c, sizeof(s->i2c), TYPE_ASPEED_I2C); 8716020011SCédric Le Goater object_property_add_child(obj, "i2c", OBJECT(&s->i2c), NULL); 8816020011SCédric Le Goater qdev_set_parent_bus(DEVICE(&s->i2c), sysbus_get_default()); 89334973bbSAndrew Jeffery 90334973bbSAndrew Jeffery object_initialize(&s->scu, sizeof(s->scu), TYPE_ASPEED_SCU); 91334973bbSAndrew Jeffery object_property_add_child(obj, "scu", OBJECT(&s->scu), NULL); 92334973bbSAndrew Jeffery qdev_set_parent_bus(DEVICE(&s->scu), sysbus_get_default()); 93334973bbSAndrew Jeffery qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", 94b033271fSCédric Le Goater sc->info->silicon_rev); 95334973bbSAndrew Jeffery object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), 96334973bbSAndrew Jeffery "hw-strap1", &error_abort); 97334973bbSAndrew Jeffery object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), 98334973bbSAndrew Jeffery "hw-strap2", &error_abort); 997c1c69bcSCédric Le Goater 1000e5803dfSCédric Le Goater object_initialize(&s->fmc, sizeof(s->fmc), "aspeed.smc.fmc"); 1010e5803dfSCédric Le Goater object_property_add_child(obj, "fmc", OBJECT(&s->fmc), NULL); 1020e5803dfSCédric Le Goater qdev_set_parent_bus(DEVICE(&s->fmc), sysbus_get_default()); 1037c1c69bcSCédric Le Goater 1047c1c69bcSCédric Le Goater object_initialize(&s->spi, sizeof(s->spi), "aspeed.smc.spi"); 1057c1c69bcSCédric Le Goater object_property_add_child(obj, "spi", OBJECT(&s->spi), NULL); 1067c1c69bcSCédric Le Goater qdev_set_parent_bus(DEVICE(&s->spi), sysbus_get_default()); 107c2da8a8bSCédric Le Goater 108c2da8a8bSCédric Le Goater object_initialize(&s->sdmc, sizeof(s->sdmc), TYPE_ASPEED_SDMC); 109c2da8a8bSCédric Le Goater object_property_add_child(obj, "sdmc", OBJECT(&s->sdmc), NULL); 110c2da8a8bSCédric Le Goater qdev_set_parent_bus(DEVICE(&s->sdmc), sysbus_get_default()); 111c2da8a8bSCédric Le Goater qdev_prop_set_uint32(DEVICE(&s->sdmc), "silicon-rev", 112b033271fSCédric Le Goater sc->info->silicon_rev); 113c6c7cfb0SCédric Le Goater object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc), 114c6c7cfb0SCédric Le Goater "ram-size", &error_abort); 11543e3346eSAndrew Jeffery } 11643e3346eSAndrew Jeffery 117ff90606fSCédric Le Goater static void aspeed_soc_realize(DeviceState *dev, Error **errp) 11843e3346eSAndrew Jeffery { 11943e3346eSAndrew Jeffery int i; 120ff90606fSCédric Le Goater AspeedSoCState *s = ASPEED_SOC(dev); 1217c1c69bcSCédric Le Goater Error *err = NULL, *local_err = NULL; 12243e3346eSAndrew Jeffery 12343e3346eSAndrew Jeffery /* IO space */ 124ff90606fSCédric Le Goater memory_region_init_io(&s->iomem, NULL, &aspeed_soc_io_ops, NULL, 125ff90606fSCédric Le Goater "aspeed_soc.io", ASPEED_SOC_IOMEM_SIZE); 126ff90606fSCédric Le Goater memory_region_add_subregion_overlap(get_system_memory(), 127ff90606fSCédric Le Goater ASPEED_SOC_IOMEM_BASE, &s->iomem, -1); 12843e3346eSAndrew Jeffery 12943e3346eSAndrew Jeffery /* VIC */ 13043e3346eSAndrew Jeffery object_property_set_bool(OBJECT(&s->vic), true, "realized", &err); 13143e3346eSAndrew Jeffery if (err) { 13243e3346eSAndrew Jeffery error_propagate(errp, err); 13343e3346eSAndrew Jeffery return; 13443e3346eSAndrew Jeffery } 135ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, ASPEED_SOC_VIC_BASE); 13643e3346eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0, 13743e3346eSAndrew Jeffery qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ)); 13843e3346eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1, 13943e3346eSAndrew Jeffery qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ)); 14043e3346eSAndrew Jeffery 14143e3346eSAndrew Jeffery /* Timer */ 14243e3346eSAndrew Jeffery object_property_set_bool(OBJECT(&s->timerctrl), true, "realized", &err); 14343e3346eSAndrew Jeffery if (err) { 14443e3346eSAndrew Jeffery error_propagate(errp, err); 14543e3346eSAndrew Jeffery return; 14643e3346eSAndrew Jeffery } 147ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, ASPEED_SOC_TIMER_BASE); 14843e3346eSAndrew Jeffery for (i = 0; i < ARRAY_SIZE(timer_irqs); i++) { 14943e3346eSAndrew Jeffery qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->vic), timer_irqs[i]); 15043e3346eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); 15143e3346eSAndrew Jeffery } 15243e3346eSAndrew Jeffery 153334973bbSAndrew Jeffery /* SCU */ 154334973bbSAndrew Jeffery object_property_set_bool(OBJECT(&s->scu), true, "realized", &err); 155334973bbSAndrew Jeffery if (err) { 156334973bbSAndrew Jeffery error_propagate(errp, err); 157334973bbSAndrew Jeffery return; 158334973bbSAndrew Jeffery } 159ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, ASPEED_SOC_SCU_BASE); 160334973bbSAndrew Jeffery 16143e3346eSAndrew Jeffery /* UART - attach an 8250 to the IO space as our UART5 */ 16243e3346eSAndrew Jeffery if (serial_hds[0]) { 16343e3346eSAndrew Jeffery qemu_irq uart5 = qdev_get_gpio_in(DEVICE(&s->vic), uart_irqs[4]); 164ff90606fSCédric Le Goater serial_mm_init(&s->iomem, ASPEED_SOC_UART_5_BASE, 2, 16543e3346eSAndrew Jeffery uart5, 38400, serial_hds[0], DEVICE_LITTLE_ENDIAN); 16643e3346eSAndrew Jeffery } 16716020011SCédric Le Goater 16816020011SCédric Le Goater /* I2C */ 16916020011SCédric Le Goater object_property_set_bool(OBJECT(&s->i2c), true, "realized", &err); 17016020011SCédric Le Goater if (err) { 17116020011SCédric Le Goater error_propagate(errp, err); 17216020011SCédric Le Goater return; 17316020011SCédric Le Goater } 174ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, ASPEED_SOC_I2C_BASE); 17516020011SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0, 17616020011SCédric Le Goater qdev_get_gpio_in(DEVICE(&s->vic), 12)); 1777c1c69bcSCédric Le Goater 1780e5803dfSCédric Le Goater /* FMC */ 1790e5803dfSCédric Le Goater object_property_set_int(OBJECT(&s->fmc), 1, "num-cs", &err); 1800e5803dfSCédric Le Goater object_property_set_bool(OBJECT(&s->fmc), true, "realized", &local_err); 1817c1c69bcSCédric Le Goater error_propagate(&err, local_err); 1827c1c69bcSCédric Le Goater if (err) { 1837c1c69bcSCédric Le Goater error_propagate(errp, err); 1847c1c69bcSCédric Le Goater return; 1857c1c69bcSCédric Le Goater } 1860e5803dfSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, ASPEED_SOC_FMC_BASE); 187dcb83444SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1, 188dcb83444SCédric Le Goater s->fmc.ctrl->flash_window_base); 1890e5803dfSCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, 1907c1c69bcSCédric Le Goater qdev_get_gpio_in(DEVICE(&s->vic), 19)); 1917c1c69bcSCédric Le Goater 1927c1c69bcSCédric Le Goater /* SPI */ 1937c1c69bcSCédric Le Goater object_property_set_int(OBJECT(&s->spi), 1, "num-cs", &err); 1947c1c69bcSCédric Le Goater object_property_set_bool(OBJECT(&s->spi), true, "realized", &local_err); 1957c1c69bcSCédric Le Goater error_propagate(&err, local_err); 1967c1c69bcSCédric Le Goater if (err) { 1977c1c69bcSCédric Le Goater error_propagate(errp, err); 1987c1c69bcSCédric Le Goater return; 1997c1c69bcSCédric Le Goater } 200ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi), 0, ASPEED_SOC_SPI_BASE); 201dcb83444SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi), 1, 202dcb83444SCédric Le Goater s->spi.ctrl->flash_window_base); 203c2da8a8bSCédric Le Goater 204c2da8a8bSCédric Le Goater /* SDMC - SDRAM Memory Controller */ 205c2da8a8bSCédric Le Goater object_property_set_bool(OBJECT(&s->sdmc), true, "realized", &err); 206c2da8a8bSCédric Le Goater if (err) { 207c2da8a8bSCédric Le Goater error_propagate(errp, err); 208c2da8a8bSCédric Le Goater return; 209c2da8a8bSCédric Le Goater } 210ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, ASPEED_SOC_SDMC_BASE); 21143e3346eSAndrew Jeffery } 21243e3346eSAndrew Jeffery 213ff90606fSCédric Le Goater static void aspeed_soc_class_init(ObjectClass *oc, void *data) 21443e3346eSAndrew Jeffery { 21543e3346eSAndrew Jeffery DeviceClass *dc = DEVICE_CLASS(oc); 216b033271fSCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); 21743e3346eSAndrew Jeffery 218b033271fSCédric Le Goater sc->info = (AspeedSoCInfo *) data; 219ff90606fSCédric Le Goater dc->realize = aspeed_soc_realize; 22043e3346eSAndrew Jeffery 22143e3346eSAndrew Jeffery /* 22243e3346eSAndrew Jeffery * Reason: creates an ARM CPU, thus use after free(), see 22343e3346eSAndrew Jeffery * arm_cpu_class_init() 22443e3346eSAndrew Jeffery */ 22543e3346eSAndrew Jeffery dc->cannot_destroy_with_object_finalize_yet = true; 22643e3346eSAndrew Jeffery } 22743e3346eSAndrew Jeffery 228ff90606fSCédric Le Goater static const TypeInfo aspeed_soc_type_info = { 229ff90606fSCédric Le Goater .name = TYPE_ASPEED_SOC, 230b033271fSCédric Le Goater .parent = TYPE_DEVICE, 231ff90606fSCédric Le Goater .instance_init = aspeed_soc_init, 232b033271fSCédric Le Goater .instance_size = sizeof(AspeedSoCState), 233b033271fSCédric Le Goater .class_size = sizeof(AspeedSoCClass), 234b033271fSCédric Le Goater .abstract = true, 23543e3346eSAndrew Jeffery }; 23643e3346eSAndrew Jeffery 237ff90606fSCédric Le Goater static void aspeed_soc_register_types(void) 23843e3346eSAndrew Jeffery { 239b033271fSCédric Le Goater int i; 240b033271fSCédric Le Goater 241ff90606fSCédric Le Goater type_register_static(&aspeed_soc_type_info); 242b033271fSCédric Le Goater for (i = 0; i < ARRAY_SIZE(aspeed_socs); ++i) { 243b033271fSCédric Le Goater TypeInfo ti = { 244b033271fSCédric Le Goater .name = aspeed_socs[i].name, 245b033271fSCédric Le Goater .parent = TYPE_ASPEED_SOC, 246b033271fSCédric Le Goater .class_init = aspeed_soc_class_init, 247b033271fSCédric Le Goater .class_data = (void *) &aspeed_socs[i], 248b033271fSCédric Le Goater }; 249b033271fSCédric Le Goater type_register(&ti); 250b033271fSCédric Le Goater } 25143e3346eSAndrew Jeffery } 25243e3346eSAndrew Jeffery 253ff90606fSCédric Le Goater type_init(aspeed_soc_register_types) 254