xref: /qemu/hw/arm/aspeed_ast2400.c (revision c6c7cfb01a00be0553f6694bbe71d45fc5e068c8)
143e3346eSAndrew Jeffery /*
2ff90606fSCédric Le Goater  * ASPEED SoC family
343e3346eSAndrew Jeffery  *
443e3346eSAndrew Jeffery  * Andrew Jeffery <andrew@aj.id.au>
543e3346eSAndrew Jeffery  * Jeremy Kerr <jk@ozlabs.org>
643e3346eSAndrew Jeffery  *
743e3346eSAndrew Jeffery  * Copyright 2016 IBM Corp.
843e3346eSAndrew Jeffery  *
943e3346eSAndrew Jeffery  * This code is licensed under the GPL version 2 or later.  See
1043e3346eSAndrew Jeffery  * the COPYING file in the top-level directory.
1143e3346eSAndrew Jeffery  */
1243e3346eSAndrew Jeffery 
1343e3346eSAndrew Jeffery #include "qemu/osdep.h"
14da34e65cSMarkus Armbruster #include "qapi/error.h"
154771d756SPaolo Bonzini #include "qemu-common.h"
164771d756SPaolo Bonzini #include "cpu.h"
1743e3346eSAndrew Jeffery #include "exec/address-spaces.h"
1800442402SCédric Le Goater #include "hw/arm/aspeed_soc.h"
1943e3346eSAndrew Jeffery #include "hw/char/serial.h"
2003dd024fSPaolo Bonzini #include "qemu/log.h"
2116020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h"
2243e3346eSAndrew Jeffery 
23ff90606fSCédric Le Goater #define ASPEED_SOC_UART_5_BASE      0x00184000
24ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_SIZE       0x00200000
25ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_BASE       0x1E600000
26ff90606fSCédric Le Goater #define ASPEED_SOC_FMC_BASE         0x1E620000
27ff90606fSCédric Le Goater #define ASPEED_SOC_SPI_BASE         0x1E630000
28ff90606fSCédric Le Goater #define ASPEED_SOC_VIC_BASE         0x1E6C0000
29ff90606fSCédric Le Goater #define ASPEED_SOC_SDMC_BASE        0x1E6E0000
30ff90606fSCédric Le Goater #define ASPEED_SOC_SCU_BASE         0x1E6E2000
31ff90606fSCédric Le Goater #define ASPEED_SOC_TIMER_BASE       0x1E782000
32ff90606fSCédric Le Goater #define ASPEED_SOC_I2C_BASE         0x1E78A000
3343e3346eSAndrew Jeffery 
34ff90606fSCédric Le Goater #define ASPEED_SOC_FMC_FLASH_BASE   0x20000000
35ff90606fSCédric Le Goater #define ASPEED_SOC_SPI_FLASH_BASE   0x30000000
36924ed163SCédric Le Goater 
3743e3346eSAndrew Jeffery static const int uart_irqs[] = { 9, 32, 33, 34, 10 };
3843e3346eSAndrew Jeffery static const int timer_irqs[] = { 16, 17, 18, 35, 36, 37, 38, 39, };
3943e3346eSAndrew Jeffery 
40b033271fSCédric Le Goater #define AST2400_SDRAM_BASE       0x40000000
41365aff1eSCédric Le Goater #define AST2500_SDRAM_BASE       0x80000000
42b033271fSCédric Le Goater 
43b033271fSCédric Le Goater static const AspeedSoCInfo aspeed_socs[] = {
44b033271fSCédric Le Goater     { "ast2400-a0", "arm926", AST2400_A0_SILICON_REV, AST2400_SDRAM_BASE },
45b033271fSCédric Le Goater     { "ast2400",    "arm926", AST2400_A0_SILICON_REV, AST2400_SDRAM_BASE },
46365aff1eSCédric Le Goater     { "ast2500-a1", "arm1176", AST2500_A1_SILICON_REV, AST2500_SDRAM_BASE },
47b033271fSCédric Le Goater };
48b033271fSCédric Le Goater 
4943e3346eSAndrew Jeffery /*
5043e3346eSAndrew Jeffery  * IO handlers: simply catch any reads/writes to IO addresses that aren't
5143e3346eSAndrew Jeffery  * handled by a device mapping.
5243e3346eSAndrew Jeffery  */
5343e3346eSAndrew Jeffery 
54ff90606fSCédric Le Goater static uint64_t aspeed_soc_io_read(void *p, hwaddr offset, unsigned size)
5543e3346eSAndrew Jeffery {
5643e3346eSAndrew Jeffery     qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n",
5743e3346eSAndrew Jeffery                   __func__, offset, size);
5843e3346eSAndrew Jeffery     return 0;
5943e3346eSAndrew Jeffery }
6043e3346eSAndrew Jeffery 
61ff90606fSCédric Le Goater static void aspeed_soc_io_write(void *opaque, hwaddr offset, uint64_t value,
6243e3346eSAndrew Jeffery                 unsigned size)
6343e3346eSAndrew Jeffery {
6443e3346eSAndrew Jeffery     qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n",
6543e3346eSAndrew Jeffery                   __func__, offset, value, size);
6643e3346eSAndrew Jeffery }
6743e3346eSAndrew Jeffery 
68ff90606fSCédric Le Goater static const MemoryRegionOps aspeed_soc_io_ops = {
69ff90606fSCédric Le Goater     .read = aspeed_soc_io_read,
70ff90606fSCédric Le Goater     .write = aspeed_soc_io_write,
7143e3346eSAndrew Jeffery     .endianness = DEVICE_LITTLE_ENDIAN,
7243e3346eSAndrew Jeffery };
7343e3346eSAndrew Jeffery 
74ff90606fSCédric Le Goater static void aspeed_soc_init(Object *obj)
7543e3346eSAndrew Jeffery {
76ff90606fSCédric Le Goater     AspeedSoCState *s = ASPEED_SOC(obj);
77b033271fSCédric Le Goater     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
7843e3346eSAndrew Jeffery 
79b033271fSCédric Le Goater     s->cpu = cpu_arm_init(sc->info->cpu_model);
8043e3346eSAndrew Jeffery 
8143e3346eSAndrew Jeffery     object_initialize(&s->vic, sizeof(s->vic), TYPE_ASPEED_VIC);
8243e3346eSAndrew Jeffery     object_property_add_child(obj, "vic", OBJECT(&s->vic), NULL);
8343e3346eSAndrew Jeffery     qdev_set_parent_bus(DEVICE(&s->vic), sysbus_get_default());
8443e3346eSAndrew Jeffery 
8543e3346eSAndrew Jeffery     object_initialize(&s->timerctrl, sizeof(s->timerctrl), TYPE_ASPEED_TIMER);
8643e3346eSAndrew Jeffery     object_property_add_child(obj, "timerctrl", OBJECT(&s->timerctrl), NULL);
8743e3346eSAndrew Jeffery     qdev_set_parent_bus(DEVICE(&s->timerctrl), sysbus_get_default());
8816020011SCédric Le Goater 
8916020011SCédric Le Goater     object_initialize(&s->i2c, sizeof(s->i2c), TYPE_ASPEED_I2C);
9016020011SCédric Le Goater     object_property_add_child(obj, "i2c", OBJECT(&s->i2c), NULL);
9116020011SCédric Le Goater     qdev_set_parent_bus(DEVICE(&s->i2c), sysbus_get_default());
92334973bbSAndrew Jeffery 
93334973bbSAndrew Jeffery     object_initialize(&s->scu, sizeof(s->scu), TYPE_ASPEED_SCU);
94334973bbSAndrew Jeffery     object_property_add_child(obj, "scu", OBJECT(&s->scu), NULL);
95334973bbSAndrew Jeffery     qdev_set_parent_bus(DEVICE(&s->scu), sysbus_get_default());
96334973bbSAndrew Jeffery     qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
97b033271fSCédric Le Goater                          sc->info->silicon_rev);
98334973bbSAndrew Jeffery     object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
99334973bbSAndrew Jeffery                               "hw-strap1", &error_abort);
100334973bbSAndrew Jeffery     object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
101334973bbSAndrew Jeffery                               "hw-strap2", &error_abort);
1027c1c69bcSCédric Le Goater 
1037c1c69bcSCédric Le Goater     object_initialize(&s->smc, sizeof(s->smc), "aspeed.smc.fmc");
1047c1c69bcSCédric Le Goater     object_property_add_child(obj, "smc", OBJECT(&s->smc), NULL);
1057c1c69bcSCédric Le Goater     qdev_set_parent_bus(DEVICE(&s->smc), sysbus_get_default());
1067c1c69bcSCédric Le Goater 
1077c1c69bcSCédric Le Goater     object_initialize(&s->spi, sizeof(s->spi), "aspeed.smc.spi");
1087c1c69bcSCédric Le Goater     object_property_add_child(obj, "spi", OBJECT(&s->spi), NULL);
1097c1c69bcSCédric Le Goater     qdev_set_parent_bus(DEVICE(&s->spi), sysbus_get_default());
110c2da8a8bSCédric Le Goater 
111c2da8a8bSCédric Le Goater     object_initialize(&s->sdmc, sizeof(s->sdmc), TYPE_ASPEED_SDMC);
112c2da8a8bSCédric Le Goater     object_property_add_child(obj, "sdmc", OBJECT(&s->sdmc), NULL);
113c2da8a8bSCédric Le Goater     qdev_set_parent_bus(DEVICE(&s->sdmc), sysbus_get_default());
114c2da8a8bSCédric Le Goater     qdev_prop_set_uint32(DEVICE(&s->sdmc), "silicon-rev",
115b033271fSCédric Le Goater                          sc->info->silicon_rev);
116c6c7cfb0SCédric Le Goater     object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
117c6c7cfb0SCédric Le Goater                               "ram-size", &error_abort);
11843e3346eSAndrew Jeffery }
11943e3346eSAndrew Jeffery 
120ff90606fSCédric Le Goater static void aspeed_soc_realize(DeviceState *dev, Error **errp)
12143e3346eSAndrew Jeffery {
12243e3346eSAndrew Jeffery     int i;
123ff90606fSCédric Le Goater     AspeedSoCState *s = ASPEED_SOC(dev);
1247c1c69bcSCédric Le Goater     Error *err = NULL, *local_err = NULL;
12543e3346eSAndrew Jeffery 
12643e3346eSAndrew Jeffery     /* IO space */
127ff90606fSCédric Le Goater     memory_region_init_io(&s->iomem, NULL, &aspeed_soc_io_ops, NULL,
128ff90606fSCédric Le Goater             "aspeed_soc.io", ASPEED_SOC_IOMEM_SIZE);
129ff90606fSCédric Le Goater     memory_region_add_subregion_overlap(get_system_memory(),
130ff90606fSCédric Le Goater                                         ASPEED_SOC_IOMEM_BASE, &s->iomem, -1);
13143e3346eSAndrew Jeffery 
13243e3346eSAndrew Jeffery     /* VIC */
13343e3346eSAndrew Jeffery     object_property_set_bool(OBJECT(&s->vic), true, "realized", &err);
13443e3346eSAndrew Jeffery     if (err) {
13543e3346eSAndrew Jeffery         error_propagate(errp, err);
13643e3346eSAndrew Jeffery         return;
13743e3346eSAndrew Jeffery     }
138ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, ASPEED_SOC_VIC_BASE);
13943e3346eSAndrew Jeffery     sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0,
14043e3346eSAndrew Jeffery                        qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ));
14143e3346eSAndrew Jeffery     sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1,
14243e3346eSAndrew Jeffery                        qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ));
14343e3346eSAndrew Jeffery 
14443e3346eSAndrew Jeffery     /* Timer */
14543e3346eSAndrew Jeffery     object_property_set_bool(OBJECT(&s->timerctrl), true, "realized", &err);
14643e3346eSAndrew Jeffery     if (err) {
14743e3346eSAndrew Jeffery         error_propagate(errp, err);
14843e3346eSAndrew Jeffery         return;
14943e3346eSAndrew Jeffery     }
150ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, ASPEED_SOC_TIMER_BASE);
15143e3346eSAndrew Jeffery     for (i = 0; i < ARRAY_SIZE(timer_irqs); i++) {
15243e3346eSAndrew Jeffery         qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->vic), timer_irqs[i]);
15343e3346eSAndrew Jeffery         sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
15443e3346eSAndrew Jeffery     }
15543e3346eSAndrew Jeffery 
156334973bbSAndrew Jeffery     /* SCU */
157334973bbSAndrew Jeffery     object_property_set_bool(OBJECT(&s->scu), true, "realized", &err);
158334973bbSAndrew Jeffery     if (err) {
159334973bbSAndrew Jeffery         error_propagate(errp, err);
160334973bbSAndrew Jeffery         return;
161334973bbSAndrew Jeffery     }
162ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, ASPEED_SOC_SCU_BASE);
163334973bbSAndrew Jeffery 
16443e3346eSAndrew Jeffery     /* UART - attach an 8250 to the IO space as our UART5 */
16543e3346eSAndrew Jeffery     if (serial_hds[0]) {
16643e3346eSAndrew Jeffery         qemu_irq uart5 = qdev_get_gpio_in(DEVICE(&s->vic), uart_irqs[4]);
167ff90606fSCédric Le Goater         serial_mm_init(&s->iomem, ASPEED_SOC_UART_5_BASE, 2,
16843e3346eSAndrew Jeffery                        uart5, 38400, serial_hds[0], DEVICE_LITTLE_ENDIAN);
16943e3346eSAndrew Jeffery     }
17016020011SCédric Le Goater 
17116020011SCédric Le Goater     /* I2C */
17216020011SCédric Le Goater     object_property_set_bool(OBJECT(&s->i2c), true, "realized", &err);
17316020011SCédric Le Goater     if (err) {
17416020011SCédric Le Goater         error_propagate(errp, err);
17516020011SCédric Le Goater         return;
17616020011SCédric Le Goater     }
177ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, ASPEED_SOC_I2C_BASE);
17816020011SCédric Le Goater     sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0,
17916020011SCédric Le Goater                        qdev_get_gpio_in(DEVICE(&s->vic), 12));
1807c1c69bcSCédric Le Goater 
1817c1c69bcSCédric Le Goater     /* SMC */
1827c1c69bcSCédric Le Goater     object_property_set_int(OBJECT(&s->smc), 1, "num-cs", &err);
1837c1c69bcSCédric Le Goater     object_property_set_bool(OBJECT(&s->smc), true, "realized", &local_err);
1847c1c69bcSCédric Le Goater     error_propagate(&err, local_err);
1857c1c69bcSCédric Le Goater     if (err) {
1867c1c69bcSCédric Le Goater         error_propagate(errp, err);
1877c1c69bcSCédric Le Goater         return;
1887c1c69bcSCédric Le Goater     }
189ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->smc), 0, ASPEED_SOC_FMC_BASE);
190ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->smc), 1, ASPEED_SOC_FMC_FLASH_BASE);
1917c1c69bcSCédric Le Goater     sysbus_connect_irq(SYS_BUS_DEVICE(&s->smc), 0,
1927c1c69bcSCédric Le Goater                        qdev_get_gpio_in(DEVICE(&s->vic), 19));
1937c1c69bcSCédric Le Goater 
1947c1c69bcSCédric Le Goater     /* SPI */
1957c1c69bcSCédric Le Goater     object_property_set_int(OBJECT(&s->spi), 1, "num-cs", &err);
1967c1c69bcSCédric Le Goater     object_property_set_bool(OBJECT(&s->spi), true, "realized", &local_err);
1977c1c69bcSCédric Le Goater     error_propagate(&err, local_err);
1987c1c69bcSCédric Le Goater     if (err) {
1997c1c69bcSCédric Le Goater         error_propagate(errp, err);
2007c1c69bcSCédric Le Goater         return;
2017c1c69bcSCédric Le Goater     }
202ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi), 0, ASPEED_SOC_SPI_BASE);
203ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi), 1, ASPEED_SOC_SPI_FLASH_BASE);
204c2da8a8bSCédric Le Goater 
205c2da8a8bSCédric Le Goater     /* SDMC - SDRAM Memory Controller */
206c2da8a8bSCédric Le Goater     object_property_set_bool(OBJECT(&s->sdmc), true, "realized", &err);
207c2da8a8bSCédric Le Goater     if (err) {
208c2da8a8bSCédric Le Goater         error_propagate(errp, err);
209c2da8a8bSCédric Le Goater         return;
210c2da8a8bSCédric Le Goater     }
211ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, ASPEED_SOC_SDMC_BASE);
21243e3346eSAndrew Jeffery }
21343e3346eSAndrew Jeffery 
214ff90606fSCédric Le Goater static void aspeed_soc_class_init(ObjectClass *oc, void *data)
21543e3346eSAndrew Jeffery {
21643e3346eSAndrew Jeffery     DeviceClass *dc = DEVICE_CLASS(oc);
217b033271fSCédric Le Goater     AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
21843e3346eSAndrew Jeffery 
219b033271fSCédric Le Goater     sc->info = (AspeedSoCInfo *) data;
220ff90606fSCédric Le Goater     dc->realize = aspeed_soc_realize;
22143e3346eSAndrew Jeffery 
22243e3346eSAndrew Jeffery     /*
22343e3346eSAndrew Jeffery      * Reason: creates an ARM CPU, thus use after free(), see
22443e3346eSAndrew Jeffery      * arm_cpu_class_init()
22543e3346eSAndrew Jeffery      */
22643e3346eSAndrew Jeffery     dc->cannot_destroy_with_object_finalize_yet = true;
22743e3346eSAndrew Jeffery }
22843e3346eSAndrew Jeffery 
229ff90606fSCédric Le Goater static const TypeInfo aspeed_soc_type_info = {
230ff90606fSCédric Le Goater     .name           = TYPE_ASPEED_SOC,
231b033271fSCédric Le Goater     .parent         = TYPE_DEVICE,
232ff90606fSCédric Le Goater     .instance_init  = aspeed_soc_init,
233b033271fSCédric Le Goater     .instance_size  = sizeof(AspeedSoCState),
234b033271fSCédric Le Goater     .class_size     = sizeof(AspeedSoCClass),
235b033271fSCédric Le Goater     .abstract       = true,
23643e3346eSAndrew Jeffery };
23743e3346eSAndrew Jeffery 
238ff90606fSCédric Le Goater static void aspeed_soc_register_types(void)
23943e3346eSAndrew Jeffery {
240b033271fSCédric Le Goater     int i;
241b033271fSCédric Le Goater 
242ff90606fSCédric Le Goater     type_register_static(&aspeed_soc_type_info);
243b033271fSCédric Le Goater     for (i = 0; i < ARRAY_SIZE(aspeed_socs); ++i) {
244b033271fSCédric Le Goater         TypeInfo ti = {
245b033271fSCédric Le Goater             .name       = aspeed_socs[i].name,
246b033271fSCédric Le Goater             .parent     = TYPE_ASPEED_SOC,
247b033271fSCédric Le Goater             .class_init = aspeed_soc_class_init,
248b033271fSCédric Le Goater             .class_data = (void *) &aspeed_socs[i],
249b033271fSCédric Le Goater         };
250b033271fSCédric Le Goater         type_register(&ti);
251b033271fSCédric Le Goater     }
25243e3346eSAndrew Jeffery }
25343e3346eSAndrew Jeffery 
254ff90606fSCédric Le Goater type_init(aspeed_soc_register_types)
255