xref: /qemu/hw/arm/aspeed_ast2400.c (revision b6e70d1d7fea681306a3c8e74934b66dc9524969)
143e3346eSAndrew Jeffery /*
2ff90606fSCédric Le Goater  * ASPEED SoC family
343e3346eSAndrew Jeffery  *
443e3346eSAndrew Jeffery  * Andrew Jeffery <andrew@aj.id.au>
543e3346eSAndrew Jeffery  * Jeremy Kerr <jk@ozlabs.org>
643e3346eSAndrew Jeffery  *
743e3346eSAndrew Jeffery  * Copyright 2016 IBM Corp.
843e3346eSAndrew Jeffery  *
943e3346eSAndrew Jeffery  * This code is licensed under the GPL version 2 or later.  See
1043e3346eSAndrew Jeffery  * the COPYING file in the top-level directory.
1143e3346eSAndrew Jeffery  */
1243e3346eSAndrew Jeffery 
1343e3346eSAndrew Jeffery #include "qemu/osdep.h"
14da34e65cSMarkus Armbruster #include "qapi/error.h"
154771d756SPaolo Bonzini #include "qemu-common.h"
164771d756SPaolo Bonzini #include "cpu.h"
1743e3346eSAndrew Jeffery #include "exec/address-spaces.h"
1800442402SCédric Le Goater #include "hw/arm/aspeed_soc.h"
1943e3346eSAndrew Jeffery #include "hw/char/serial.h"
2003dd024fSPaolo Bonzini #include "qemu/log.h"
2116020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h"
22ea337c65SCédric Le Goater #include "net/net.h"
2343e3346eSAndrew Jeffery 
24ff90606fSCédric Le Goater #define ASPEED_SOC_UART_5_BASE      0x00184000
25ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_SIZE       0x00200000
26ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_BASE       0x1E600000
27ff90606fSCédric Le Goater #define ASPEED_SOC_FMC_BASE         0x1E620000
28ff90606fSCédric Le Goater #define ASPEED_SOC_SPI_BASE         0x1E630000
296dc52326SCédric Le Goater #define ASPEED_SOC_SPI2_BASE        0x1E631000
30ff90606fSCédric Le Goater #define ASPEED_SOC_VIC_BASE         0x1E6C0000
31ff90606fSCédric Le Goater #define ASPEED_SOC_SDMC_BASE        0x1E6E0000
32ff90606fSCédric Le Goater #define ASPEED_SOC_SCU_BASE         0x1E6E2000
3374af4eecSCédric Le Goater #define ASPEED_SOC_SRAM_BASE        0x1E720000
34ff90606fSCédric Le Goater #define ASPEED_SOC_TIMER_BASE       0x1E782000
35013befe1SCédric Le Goater #define ASPEED_SOC_WDT_BASE         0x1E785000
36ff90606fSCédric Le Goater #define ASPEED_SOC_I2C_BASE         0x1E78A000
37ea337c65SCédric Le Goater #define ASPEED_SOC_ETH1_BASE        0x1E660000
38ea337c65SCédric Le Goater #define ASPEED_SOC_ETH2_BASE        0x1E680000
3943e3346eSAndrew Jeffery 
4043e3346eSAndrew Jeffery static const int uart_irqs[] = { 9, 32, 33, 34, 10 };
4143e3346eSAndrew Jeffery static const int timer_irqs[] = { 16, 17, 18, 35, 36, 37, 38, 39, };
4243e3346eSAndrew Jeffery 
43b033271fSCédric Le Goater #define AST2400_SDRAM_BASE       0x40000000
44365aff1eSCédric Le Goater #define AST2500_SDRAM_BASE       0x80000000
45b033271fSCédric Le Goater 
46dbcabeebSCédric Le Goater static const hwaddr aspeed_soc_ast2400_spi_bases[] = { ASPEED_SOC_SPI_BASE };
476dc52326SCédric Le Goater static const char *aspeed_soc_ast2400_typenames[] = { "aspeed.smc.spi" };
48dbcabeebSCédric Le Goater 
496dc52326SCédric Le Goater static const hwaddr aspeed_soc_ast2500_spi_bases[] = { ASPEED_SOC_SPI_BASE,
506dc52326SCédric Le Goater                                                        ASPEED_SOC_SPI2_BASE};
516dc52326SCédric Le Goater static const char *aspeed_soc_ast2500_typenames[] = {
526dc52326SCédric Le Goater     "aspeed.smc.ast2500-spi1", "aspeed.smc.ast2500-spi2" };
53dbcabeebSCédric Le Goater 
54b033271fSCédric Le Goater static const AspeedSoCInfo aspeed_socs[] = {
5574af4eecSCédric Le Goater     {
5674af4eecSCédric Le Goater         .name         = "ast2400-a0",
57ba1ba5ccSIgor Mammedov         .cpu_type     = ARM_CPU_TYPE_NAME("arm926"),
5874af4eecSCédric Le Goater         .silicon_rev  = AST2400_A0_SILICON_REV,
5974af4eecSCédric Le Goater         .sdram_base   = AST2400_SDRAM_BASE,
6074af4eecSCédric Le Goater         .sram_size    = 0x8000,
6174af4eecSCédric Le Goater         .spis_num     = 1,
6274af4eecSCédric Le Goater         .spi_bases    = aspeed_soc_ast2400_spi_bases,
6374af4eecSCédric Le Goater         .fmc_typename = "aspeed.smc.fmc",
6474af4eecSCédric Le Goater         .spi_typename = aspeed_soc_ast2400_typenames,
65f986ee1dSJoel Stanley         .wdts_num     = 2,
6674af4eecSCédric Le Goater     }, {
676efbac90SCédric Le Goater         .name         = "ast2400-a1",
68ba1ba5ccSIgor Mammedov         .cpu_type     = ARM_CPU_TYPE_NAME("arm926"),
696efbac90SCédric Le Goater         .silicon_rev  = AST2400_A1_SILICON_REV,
706efbac90SCédric Le Goater         .sdram_base   = AST2400_SDRAM_BASE,
716efbac90SCédric Le Goater         .sram_size    = 0x8000,
726efbac90SCédric Le Goater         .spis_num     = 1,
736efbac90SCédric Le Goater         .spi_bases    = aspeed_soc_ast2400_spi_bases,
746efbac90SCédric Le Goater         .fmc_typename = "aspeed.smc.fmc",
756efbac90SCédric Le Goater         .spi_typename = aspeed_soc_ast2400_typenames,
76f986ee1dSJoel Stanley         .wdts_num     = 2,
776efbac90SCédric Le Goater     }, {
7874af4eecSCédric Le Goater         .name         = "ast2400",
79ba1ba5ccSIgor Mammedov         .cpu_type     = ARM_CPU_TYPE_NAME("arm926"),
8074af4eecSCédric Le Goater         .silicon_rev  = AST2400_A0_SILICON_REV,
8174af4eecSCédric Le Goater         .sdram_base   = AST2400_SDRAM_BASE,
8274af4eecSCédric Le Goater         .sram_size    = 0x8000,
8374af4eecSCédric Le Goater         .spis_num     = 1,
8474af4eecSCédric Le Goater         .spi_bases    = aspeed_soc_ast2400_spi_bases,
8574af4eecSCédric Le Goater         .fmc_typename = "aspeed.smc.fmc",
8674af4eecSCédric Le Goater         .spi_typename = aspeed_soc_ast2400_typenames,
87f986ee1dSJoel Stanley         .wdts_num     = 2,
8874af4eecSCédric Le Goater     }, {
8974af4eecSCédric Le Goater         .name         = "ast2500-a1",
90ba1ba5ccSIgor Mammedov         .cpu_type     = ARM_CPU_TYPE_NAME("arm1176"),
9174af4eecSCédric Le Goater         .silicon_rev  = AST2500_A1_SILICON_REV,
9274af4eecSCédric Le Goater         .sdram_base   = AST2500_SDRAM_BASE,
9374af4eecSCédric Le Goater         .sram_size    = 0x9000,
9474af4eecSCédric Le Goater         .spis_num     = 2,
9574af4eecSCédric Le Goater         .spi_bases    = aspeed_soc_ast2500_spi_bases,
9674af4eecSCédric Le Goater         .fmc_typename = "aspeed.smc.ast2500-fmc",
9774af4eecSCédric Le Goater         .spi_typename = aspeed_soc_ast2500_typenames,
98f986ee1dSJoel Stanley         .wdts_num     = 3,
9974af4eecSCédric Le Goater     },
100b033271fSCédric Le Goater };
101b033271fSCédric Le Goater 
10243e3346eSAndrew Jeffery /*
10343e3346eSAndrew Jeffery  * IO handlers: simply catch any reads/writes to IO addresses that aren't
10443e3346eSAndrew Jeffery  * handled by a device mapping.
10543e3346eSAndrew Jeffery  */
10643e3346eSAndrew Jeffery 
107ff90606fSCédric Le Goater static uint64_t aspeed_soc_io_read(void *p, hwaddr offset, unsigned size)
10843e3346eSAndrew Jeffery {
10943e3346eSAndrew Jeffery     qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n",
11043e3346eSAndrew Jeffery                   __func__, offset, size);
11143e3346eSAndrew Jeffery     return 0;
11243e3346eSAndrew Jeffery }
11343e3346eSAndrew Jeffery 
114ff90606fSCédric Le Goater static void aspeed_soc_io_write(void *opaque, hwaddr offset, uint64_t value,
11543e3346eSAndrew Jeffery                 unsigned size)
11643e3346eSAndrew Jeffery {
11743e3346eSAndrew Jeffery     qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n",
11843e3346eSAndrew Jeffery                   __func__, offset, value, size);
11943e3346eSAndrew Jeffery }
12043e3346eSAndrew Jeffery 
121ff90606fSCédric Le Goater static const MemoryRegionOps aspeed_soc_io_ops = {
122ff90606fSCédric Le Goater     .read = aspeed_soc_io_read,
123ff90606fSCédric Le Goater     .write = aspeed_soc_io_write,
12443e3346eSAndrew Jeffery     .endianness = DEVICE_LITTLE_ENDIAN,
12543e3346eSAndrew Jeffery };
12643e3346eSAndrew Jeffery 
127ff90606fSCédric Le Goater static void aspeed_soc_init(Object *obj)
12843e3346eSAndrew Jeffery {
129ff90606fSCédric Le Goater     AspeedSoCState *s = ASPEED_SOC(obj);
130b033271fSCédric Le Goater     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
131dbcabeebSCédric Le Goater     int i;
13243e3346eSAndrew Jeffery 
133ba1ba5ccSIgor Mammedov     object_initialize(&s->cpu, sizeof(s->cpu), sc->info->cpu_type);
1342d105bd6SCédric Le Goater     object_property_add_child(obj, "cpu", OBJECT(&s->cpu), NULL);
13543e3346eSAndrew Jeffery 
13643e3346eSAndrew Jeffery     object_initialize(&s->vic, sizeof(s->vic), TYPE_ASPEED_VIC);
13743e3346eSAndrew Jeffery     object_property_add_child(obj, "vic", OBJECT(&s->vic), NULL);
13843e3346eSAndrew Jeffery     qdev_set_parent_bus(DEVICE(&s->vic), sysbus_get_default());
13943e3346eSAndrew Jeffery 
14043e3346eSAndrew Jeffery     object_initialize(&s->timerctrl, sizeof(s->timerctrl), TYPE_ASPEED_TIMER);
14143e3346eSAndrew Jeffery     object_property_add_child(obj, "timerctrl", OBJECT(&s->timerctrl), NULL);
14243e3346eSAndrew Jeffery     qdev_set_parent_bus(DEVICE(&s->timerctrl), sysbus_get_default());
14316020011SCédric Le Goater 
14416020011SCédric Le Goater     object_initialize(&s->i2c, sizeof(s->i2c), TYPE_ASPEED_I2C);
14516020011SCédric Le Goater     object_property_add_child(obj, "i2c", OBJECT(&s->i2c), NULL);
14616020011SCédric Le Goater     qdev_set_parent_bus(DEVICE(&s->i2c), sysbus_get_default());
147334973bbSAndrew Jeffery 
148334973bbSAndrew Jeffery     object_initialize(&s->scu, sizeof(s->scu), TYPE_ASPEED_SCU);
149334973bbSAndrew Jeffery     object_property_add_child(obj, "scu", OBJECT(&s->scu), NULL);
150334973bbSAndrew Jeffery     qdev_set_parent_bus(DEVICE(&s->scu), sysbus_get_default());
151334973bbSAndrew Jeffery     qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
152b033271fSCédric Le Goater                          sc->info->silicon_rev);
153334973bbSAndrew Jeffery     object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
154334973bbSAndrew Jeffery                               "hw-strap1", &error_abort);
155334973bbSAndrew Jeffery     object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
156334973bbSAndrew Jeffery                               "hw-strap2", &error_abort);
157b6e70d1dSJoel Stanley     object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu),
158b6e70d1dSJoel Stanley                               "hw-prot-key", &error_abort);
1597c1c69bcSCédric Le Goater 
1606dc52326SCédric Le Goater     object_initialize(&s->fmc, sizeof(s->fmc), sc->info->fmc_typename);
1610e5803dfSCédric Le Goater     object_property_add_child(obj, "fmc", OBJECT(&s->fmc), NULL);
1620e5803dfSCédric Le Goater     qdev_set_parent_bus(DEVICE(&s->fmc), sysbus_get_default());
16326d5df95SCédric Le Goater     object_property_add_alias(obj, "num-cs", OBJECT(&s->fmc), "num-cs",
16426d5df95SCédric Le Goater                               &error_abort);
1657c1c69bcSCédric Le Goater 
166dbcabeebSCédric Le Goater     for (i = 0; i < sc->info->spis_num; i++) {
1676dc52326SCédric Le Goater         object_initialize(&s->spi[i], sizeof(s->spi[i]),
1686dc52326SCédric Le Goater                           sc->info->spi_typename[i]);
169bd673bd8SCédric Le Goater         object_property_add_child(obj, "spi[*]", OBJECT(&s->spi[i]), NULL);
170dbcabeebSCédric Le Goater         qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default());
171dbcabeebSCédric Le Goater     }
172c2da8a8bSCédric Le Goater 
173c2da8a8bSCédric Le Goater     object_initialize(&s->sdmc, sizeof(s->sdmc), TYPE_ASPEED_SDMC);
174c2da8a8bSCédric Le Goater     object_property_add_child(obj, "sdmc", OBJECT(&s->sdmc), NULL);
175c2da8a8bSCédric Le Goater     qdev_set_parent_bus(DEVICE(&s->sdmc), sysbus_get_default());
176c2da8a8bSCédric Le Goater     qdev_prop_set_uint32(DEVICE(&s->sdmc), "silicon-rev",
177b033271fSCédric Le Goater                          sc->info->silicon_rev);
178c6c7cfb0SCédric Le Goater     object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
179c6c7cfb0SCédric Le Goater                               "ram-size", &error_abort);
180013befe1SCédric Le Goater 
181f986ee1dSJoel Stanley     for (i = 0; i < sc->info->wdts_num; i++) {
182f986ee1dSJoel Stanley         object_initialize(&s->wdt[i], sizeof(s->wdt[i]), TYPE_ASPEED_WDT);
183f986ee1dSJoel Stanley         object_property_add_child(obj, "wdt[*]", OBJECT(&s->wdt[i]), NULL);
184f986ee1dSJoel Stanley         qdev_set_parent_bus(DEVICE(&s->wdt[i]), sysbus_get_default());
185429789ccSAndrew Jeffery         qdev_prop_set_uint32(DEVICE(&s->wdt[i]), "silicon-rev",
186429789ccSAndrew Jeffery                                     sc->info->silicon_rev);
187f986ee1dSJoel Stanley     }
188ea337c65SCédric Le Goater 
189ea337c65SCédric Le Goater     object_initialize(&s->ftgmac100, sizeof(s->ftgmac100), TYPE_FTGMAC100);
190ea337c65SCédric Le Goater     object_property_add_child(obj, "ftgmac100", OBJECT(&s->ftgmac100), NULL);
191ea337c65SCédric Le Goater     qdev_set_parent_bus(DEVICE(&s->ftgmac100), sysbus_get_default());
19243e3346eSAndrew Jeffery }
19343e3346eSAndrew Jeffery 
194ff90606fSCédric Le Goater static void aspeed_soc_realize(DeviceState *dev, Error **errp)
19543e3346eSAndrew Jeffery {
19643e3346eSAndrew Jeffery     int i;
197ff90606fSCédric Le Goater     AspeedSoCState *s = ASPEED_SOC(dev);
198dbcabeebSCédric Le Goater     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
1997c1c69bcSCédric Le Goater     Error *err = NULL, *local_err = NULL;
20043e3346eSAndrew Jeffery 
20143e3346eSAndrew Jeffery     /* IO space */
202ff90606fSCédric Le Goater     memory_region_init_io(&s->iomem, NULL, &aspeed_soc_io_ops, NULL,
203ff90606fSCédric Le Goater             "aspeed_soc.io", ASPEED_SOC_IOMEM_SIZE);
204ff90606fSCédric Le Goater     memory_region_add_subregion_overlap(get_system_memory(),
205ff90606fSCédric Le Goater                                         ASPEED_SOC_IOMEM_BASE, &s->iomem, -1);
20643e3346eSAndrew Jeffery 
2072d105bd6SCédric Le Goater     /* CPU */
2082d105bd6SCédric Le Goater     object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err);
2092d105bd6SCédric Le Goater     if (err) {
2102d105bd6SCédric Le Goater         error_propagate(errp, err);
2112d105bd6SCédric Le Goater         return;
2122d105bd6SCédric Le Goater     }
2132d105bd6SCédric Le Goater 
21474af4eecSCédric Le Goater     /* SRAM */
2151cfe48c1SPeter Maydell     memory_region_init_ram_nomigrate(&s->sram, OBJECT(dev), "aspeed.sram",
21674af4eecSCédric Le Goater                            sc->info->sram_size, &err);
21774af4eecSCédric Le Goater     if (err) {
21874af4eecSCédric Le Goater         error_propagate(errp, err);
21974af4eecSCédric Le Goater         return;
22074af4eecSCédric Le Goater     }
22174af4eecSCédric Le Goater     vmstate_register_ram_global(&s->sram);
22274af4eecSCédric Le Goater     memory_region_add_subregion(get_system_memory(), ASPEED_SOC_SRAM_BASE,
22374af4eecSCédric Le Goater                                 &s->sram);
22474af4eecSCédric Le Goater 
22543e3346eSAndrew Jeffery     /* VIC */
22643e3346eSAndrew Jeffery     object_property_set_bool(OBJECT(&s->vic), true, "realized", &err);
22743e3346eSAndrew Jeffery     if (err) {
22843e3346eSAndrew Jeffery         error_propagate(errp, err);
22943e3346eSAndrew Jeffery         return;
23043e3346eSAndrew Jeffery     }
231ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, ASPEED_SOC_VIC_BASE);
23243e3346eSAndrew Jeffery     sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0,
2332d105bd6SCédric Le Goater                        qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
23443e3346eSAndrew Jeffery     sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1,
2352d105bd6SCédric Le Goater                        qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
23643e3346eSAndrew Jeffery 
23743e3346eSAndrew Jeffery     /* Timer */
23843e3346eSAndrew Jeffery     object_property_set_bool(OBJECT(&s->timerctrl), true, "realized", &err);
23943e3346eSAndrew Jeffery     if (err) {
24043e3346eSAndrew Jeffery         error_propagate(errp, err);
24143e3346eSAndrew Jeffery         return;
24243e3346eSAndrew Jeffery     }
243ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, ASPEED_SOC_TIMER_BASE);
24443e3346eSAndrew Jeffery     for (i = 0; i < ARRAY_SIZE(timer_irqs); i++) {
24543e3346eSAndrew Jeffery         qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->vic), timer_irqs[i]);
24643e3346eSAndrew Jeffery         sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
24743e3346eSAndrew Jeffery     }
24843e3346eSAndrew Jeffery 
249334973bbSAndrew Jeffery     /* SCU */
250334973bbSAndrew Jeffery     object_property_set_bool(OBJECT(&s->scu), true, "realized", &err);
251334973bbSAndrew Jeffery     if (err) {
252334973bbSAndrew Jeffery         error_propagate(errp, err);
253334973bbSAndrew Jeffery         return;
254334973bbSAndrew Jeffery     }
255ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, ASPEED_SOC_SCU_BASE);
256334973bbSAndrew Jeffery 
25743e3346eSAndrew Jeffery     /* UART - attach an 8250 to the IO space as our UART5 */
25843e3346eSAndrew Jeffery     if (serial_hds[0]) {
25943e3346eSAndrew Jeffery         qemu_irq uart5 = qdev_get_gpio_in(DEVICE(&s->vic), uart_irqs[4]);
260ff90606fSCédric Le Goater         serial_mm_init(&s->iomem, ASPEED_SOC_UART_5_BASE, 2,
26143e3346eSAndrew Jeffery                        uart5, 38400, serial_hds[0], DEVICE_LITTLE_ENDIAN);
26243e3346eSAndrew Jeffery     }
26316020011SCédric Le Goater 
26416020011SCédric Le Goater     /* I2C */
26516020011SCédric Le Goater     object_property_set_bool(OBJECT(&s->i2c), true, "realized", &err);
26616020011SCédric Le Goater     if (err) {
26716020011SCédric Le Goater         error_propagate(errp, err);
26816020011SCédric Le Goater         return;
26916020011SCédric Le Goater     }
270ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, ASPEED_SOC_I2C_BASE);
27116020011SCédric Le Goater     sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0,
27216020011SCédric Le Goater                        qdev_get_gpio_in(DEVICE(&s->vic), 12));
2737c1c69bcSCédric Le Goater 
27426d5df95SCédric Le Goater     /* FMC, The number of CS is set at the board level */
27526d5df95SCédric Le Goater     object_property_set_bool(OBJECT(&s->fmc), true, "realized", &err);
2767c1c69bcSCédric Le Goater     if (err) {
2777c1c69bcSCédric Le Goater         error_propagate(errp, err);
2787c1c69bcSCédric Le Goater         return;
2797c1c69bcSCédric Le Goater     }
2800e5803dfSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, ASPEED_SOC_FMC_BASE);
281dcb83444SCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1,
282dcb83444SCédric Le Goater                     s->fmc.ctrl->flash_window_base);
2830e5803dfSCédric Le Goater     sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
2847c1c69bcSCédric Le Goater                        qdev_get_gpio_in(DEVICE(&s->vic), 19));
2857c1c69bcSCédric Le Goater 
2867c1c69bcSCédric Le Goater     /* SPI */
287dbcabeebSCédric Le Goater     for (i = 0; i < sc->info->spis_num; i++) {
288dbcabeebSCédric Le Goater         object_property_set_int(OBJECT(&s->spi[i]), 1, "num-cs", &err);
289dbcabeebSCédric Le Goater         object_property_set_bool(OBJECT(&s->spi[i]), true, "realized",
290dbcabeebSCédric Le Goater                                  &local_err);
2917c1c69bcSCédric Le Goater         error_propagate(&err, local_err);
2927c1c69bcSCédric Le Goater         if (err) {
2937c1c69bcSCédric Le Goater             error_propagate(errp, err);
2947c1c69bcSCédric Le Goater             return;
2957c1c69bcSCédric Le Goater         }
296dbcabeebSCédric Le Goater         sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, sc->info->spi_bases[i]);
297dbcabeebSCédric Le Goater         sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1,
298dbcabeebSCédric Le Goater                         s->spi[i].ctrl->flash_window_base);
299dbcabeebSCédric Le Goater     }
300c2da8a8bSCédric Le Goater 
301c2da8a8bSCédric Le Goater     /* SDMC - SDRAM Memory Controller */
302c2da8a8bSCédric Le Goater     object_property_set_bool(OBJECT(&s->sdmc), true, "realized", &err);
303c2da8a8bSCédric Le Goater     if (err) {
304c2da8a8bSCédric Le Goater         error_propagate(errp, err);
305c2da8a8bSCédric Le Goater         return;
306c2da8a8bSCédric Le Goater     }
307ff90606fSCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, ASPEED_SOC_SDMC_BASE);
308013befe1SCédric Le Goater 
309013befe1SCédric Le Goater     /* Watch dog */
310f986ee1dSJoel Stanley     for (i = 0; i < sc->info->wdts_num; i++) {
311f986ee1dSJoel Stanley         object_property_set_bool(OBJECT(&s->wdt[i]), true, "realized", &err);
312013befe1SCédric Le Goater         if (err) {
313013befe1SCédric Le Goater             error_propagate(errp, err);
314013befe1SCédric Le Goater             return;
315013befe1SCédric Le Goater         }
316f986ee1dSJoel Stanley         sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0,
317f986ee1dSJoel Stanley                         ASPEED_SOC_WDT_BASE + i * 0x20);
318f986ee1dSJoel Stanley     }
319ea337c65SCédric Le Goater 
320ea337c65SCédric Le Goater     /* Net */
321ea337c65SCédric Le Goater     qdev_set_nic_properties(DEVICE(&s->ftgmac100), &nd_table[0]);
322ea337c65SCédric Le Goater     object_property_set_bool(OBJECT(&s->ftgmac100), true, "aspeed", &err);
323ea337c65SCédric Le Goater     object_property_set_bool(OBJECT(&s->ftgmac100), true, "realized",
324ea337c65SCédric Le Goater                              &local_err);
325ea337c65SCédric Le Goater     error_propagate(&err, local_err);
326ea337c65SCédric Le Goater     if (err) {
327ea337c65SCédric Le Goater         error_propagate(errp, err);
328ea337c65SCédric Le Goater         return;
329ea337c65SCédric Le Goater     }
330ea337c65SCédric Le Goater     sysbus_mmio_map(SYS_BUS_DEVICE(&s->ftgmac100), 0, ASPEED_SOC_ETH1_BASE);
331ea337c65SCédric Le Goater     sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100), 0,
332ea337c65SCédric Le Goater                        qdev_get_gpio_in(DEVICE(&s->vic), 2));
33343e3346eSAndrew Jeffery }
33443e3346eSAndrew Jeffery 
335ff90606fSCédric Le Goater static void aspeed_soc_class_init(ObjectClass *oc, void *data)
33643e3346eSAndrew Jeffery {
33743e3346eSAndrew Jeffery     DeviceClass *dc = DEVICE_CLASS(oc);
338b033271fSCédric Le Goater     AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
33943e3346eSAndrew Jeffery 
340b033271fSCédric Le Goater     sc->info = (AspeedSoCInfo *) data;
341ff90606fSCédric Le Goater     dc->realize = aspeed_soc_realize;
342469f3da4SThomas Huth     /* Reason: Uses serial_hds and nd_table in realize() directly */
343469f3da4SThomas Huth     dc->user_creatable = false;
34443e3346eSAndrew Jeffery }
34543e3346eSAndrew Jeffery 
346ff90606fSCédric Le Goater static const TypeInfo aspeed_soc_type_info = {
347ff90606fSCédric Le Goater     .name           = TYPE_ASPEED_SOC,
348b033271fSCédric Le Goater     .parent         = TYPE_DEVICE,
349ff90606fSCédric Le Goater     .instance_init  = aspeed_soc_init,
350b033271fSCédric Le Goater     .instance_size  = sizeof(AspeedSoCState),
351b033271fSCédric Le Goater     .class_size     = sizeof(AspeedSoCClass),
352b033271fSCédric Le Goater     .abstract       = true,
35343e3346eSAndrew Jeffery };
35443e3346eSAndrew Jeffery 
355ff90606fSCédric Le Goater static void aspeed_soc_register_types(void)
35643e3346eSAndrew Jeffery {
357b033271fSCédric Le Goater     int i;
358b033271fSCédric Le Goater 
359ff90606fSCédric Le Goater     type_register_static(&aspeed_soc_type_info);
360b033271fSCédric Le Goater     for (i = 0; i < ARRAY_SIZE(aspeed_socs); ++i) {
361b033271fSCédric Le Goater         TypeInfo ti = {
362b033271fSCédric Le Goater             .name       = aspeed_socs[i].name,
363b033271fSCédric Le Goater             .parent     = TYPE_ASPEED_SOC,
364b033271fSCédric Le Goater             .class_init = aspeed_soc_class_init,
365b033271fSCédric Le Goater             .class_data = (void *) &aspeed_socs[i],
366b033271fSCédric Le Goater         };
367b033271fSCédric Le Goater         type_register(&ti);
368b033271fSCédric Le Goater     }
36943e3346eSAndrew Jeffery }
37043e3346eSAndrew Jeffery 
371ff90606fSCédric Le Goater type_init(aspeed_soc_register_types)
372