143e3346eSAndrew Jeffery /* 2ff90606fSCédric Le Goater * ASPEED SoC family 343e3346eSAndrew Jeffery * 443e3346eSAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 543e3346eSAndrew Jeffery * Jeremy Kerr <jk@ozlabs.org> 643e3346eSAndrew Jeffery * 743e3346eSAndrew Jeffery * Copyright 2016 IBM Corp. 843e3346eSAndrew Jeffery * 943e3346eSAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 1043e3346eSAndrew Jeffery * the COPYING file in the top-level directory. 1143e3346eSAndrew Jeffery */ 1243e3346eSAndrew Jeffery 1343e3346eSAndrew Jeffery #include "qemu/osdep.h" 14da34e65cSMarkus Armbruster #include "qapi/error.h" 154771d756SPaolo Bonzini #include "qemu-common.h" 164771d756SPaolo Bonzini #include "cpu.h" 1743e3346eSAndrew Jeffery #include "exec/address-spaces.h" 1800442402SCédric Le Goater #include "hw/arm/aspeed_soc.h" 1943e3346eSAndrew Jeffery #include "hw/char/serial.h" 2003dd024fSPaolo Bonzini #include "qemu/log.h" 2116020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 2243e3346eSAndrew Jeffery 23ff90606fSCédric Le Goater #define ASPEED_SOC_UART_5_BASE 0x00184000 24ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_SIZE 0x00200000 25ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_BASE 0x1E600000 26ff90606fSCédric Le Goater #define ASPEED_SOC_FMC_BASE 0x1E620000 27ff90606fSCédric Le Goater #define ASPEED_SOC_SPI_BASE 0x1E630000 286dc52326SCédric Le Goater #define ASPEED_SOC_SPI2_BASE 0x1E631000 29ff90606fSCédric Le Goater #define ASPEED_SOC_VIC_BASE 0x1E6C0000 30ff90606fSCédric Le Goater #define ASPEED_SOC_SDMC_BASE 0x1E6E0000 31ff90606fSCédric Le Goater #define ASPEED_SOC_SCU_BASE 0x1E6E2000 3274af4eecSCédric Le Goater #define ASPEED_SOC_SRAM_BASE 0x1E720000 33ff90606fSCédric Le Goater #define ASPEED_SOC_TIMER_BASE 0x1E782000 34ff90606fSCédric Le Goater #define ASPEED_SOC_I2C_BASE 0x1E78A000 3543e3346eSAndrew Jeffery 3643e3346eSAndrew Jeffery static const int uart_irqs[] = { 9, 32, 33, 34, 10 }; 3743e3346eSAndrew Jeffery static const int timer_irqs[] = { 16, 17, 18, 35, 36, 37, 38, 39, }; 3843e3346eSAndrew Jeffery 39b033271fSCédric Le Goater #define AST2400_SDRAM_BASE 0x40000000 40365aff1eSCédric Le Goater #define AST2500_SDRAM_BASE 0x80000000 41b033271fSCédric Le Goater 42dbcabeebSCédric Le Goater static const hwaddr aspeed_soc_ast2400_spi_bases[] = { ASPEED_SOC_SPI_BASE }; 436dc52326SCédric Le Goater static const char *aspeed_soc_ast2400_typenames[] = { "aspeed.smc.spi" }; 44dbcabeebSCédric Le Goater 456dc52326SCédric Le Goater static const hwaddr aspeed_soc_ast2500_spi_bases[] = { ASPEED_SOC_SPI_BASE, 466dc52326SCédric Le Goater ASPEED_SOC_SPI2_BASE}; 476dc52326SCédric Le Goater static const char *aspeed_soc_ast2500_typenames[] = { 486dc52326SCédric Le Goater "aspeed.smc.ast2500-spi1", "aspeed.smc.ast2500-spi2" }; 49dbcabeebSCédric Le Goater 50b033271fSCédric Le Goater static const AspeedSoCInfo aspeed_socs[] = { 5174af4eecSCédric Le Goater { 5274af4eecSCédric Le Goater .name = "ast2400-a0", 5374af4eecSCédric Le Goater .cpu_model = "arm926", 5474af4eecSCédric Le Goater .silicon_rev = AST2400_A0_SILICON_REV, 5574af4eecSCédric Le Goater .sdram_base = AST2400_SDRAM_BASE, 5674af4eecSCédric Le Goater .sram_size = 0x8000, 5774af4eecSCédric Le Goater .spis_num = 1, 5874af4eecSCédric Le Goater .spi_bases = aspeed_soc_ast2400_spi_bases, 5974af4eecSCédric Le Goater .fmc_typename = "aspeed.smc.fmc", 6074af4eecSCédric Le Goater .spi_typename = aspeed_soc_ast2400_typenames, 6174af4eecSCédric Le Goater }, { 6274af4eecSCédric Le Goater .name = "ast2400", 6374af4eecSCédric Le Goater .cpu_model = "arm926", 6474af4eecSCédric Le Goater .silicon_rev = AST2400_A0_SILICON_REV, 6574af4eecSCédric Le Goater .sdram_base = AST2400_SDRAM_BASE, 6674af4eecSCédric Le Goater .sram_size = 0x8000, 6774af4eecSCédric Le Goater .spis_num = 1, 6874af4eecSCédric Le Goater .spi_bases = aspeed_soc_ast2400_spi_bases, 6974af4eecSCédric Le Goater .fmc_typename = "aspeed.smc.fmc", 7074af4eecSCédric Le Goater .spi_typename = aspeed_soc_ast2400_typenames, 7174af4eecSCédric Le Goater }, { 7274af4eecSCédric Le Goater .name = "ast2500-a1", 7374af4eecSCédric Le Goater .cpu_model = "arm1176", 7474af4eecSCédric Le Goater .silicon_rev = AST2500_A1_SILICON_REV, 7574af4eecSCédric Le Goater .sdram_base = AST2500_SDRAM_BASE, 7674af4eecSCédric Le Goater .sram_size = 0x9000, 7774af4eecSCédric Le Goater .spis_num = 2, 7874af4eecSCédric Le Goater .spi_bases = aspeed_soc_ast2500_spi_bases, 7974af4eecSCédric Le Goater .fmc_typename = "aspeed.smc.ast2500-fmc", 8074af4eecSCédric Le Goater .spi_typename = aspeed_soc_ast2500_typenames, 8174af4eecSCédric Le Goater }, 82b033271fSCédric Le Goater }; 83b033271fSCédric Le Goater 8443e3346eSAndrew Jeffery /* 8543e3346eSAndrew Jeffery * IO handlers: simply catch any reads/writes to IO addresses that aren't 8643e3346eSAndrew Jeffery * handled by a device mapping. 8743e3346eSAndrew Jeffery */ 8843e3346eSAndrew Jeffery 89ff90606fSCédric Le Goater static uint64_t aspeed_soc_io_read(void *p, hwaddr offset, unsigned size) 9043e3346eSAndrew Jeffery { 9143e3346eSAndrew Jeffery qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n", 9243e3346eSAndrew Jeffery __func__, offset, size); 9343e3346eSAndrew Jeffery return 0; 9443e3346eSAndrew Jeffery } 9543e3346eSAndrew Jeffery 96ff90606fSCédric Le Goater static void aspeed_soc_io_write(void *opaque, hwaddr offset, uint64_t value, 9743e3346eSAndrew Jeffery unsigned size) 9843e3346eSAndrew Jeffery { 9943e3346eSAndrew Jeffery qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n", 10043e3346eSAndrew Jeffery __func__, offset, value, size); 10143e3346eSAndrew Jeffery } 10243e3346eSAndrew Jeffery 103ff90606fSCédric Le Goater static const MemoryRegionOps aspeed_soc_io_ops = { 104ff90606fSCédric Le Goater .read = aspeed_soc_io_read, 105ff90606fSCédric Le Goater .write = aspeed_soc_io_write, 10643e3346eSAndrew Jeffery .endianness = DEVICE_LITTLE_ENDIAN, 10743e3346eSAndrew Jeffery }; 10843e3346eSAndrew Jeffery 109ff90606fSCédric Le Goater static void aspeed_soc_init(Object *obj) 11043e3346eSAndrew Jeffery { 111ff90606fSCédric Le Goater AspeedSoCState *s = ASPEED_SOC(obj); 112b033271fSCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 1132d105bd6SCédric Le Goater char *cpu_typename; 114dbcabeebSCédric Le Goater int i; 11543e3346eSAndrew Jeffery 1162d105bd6SCédric Le Goater cpu_typename = g_strdup_printf("%s-" TYPE_ARM_CPU, sc->info->cpu_model); 1172d105bd6SCédric Le Goater object_initialize(&s->cpu, sizeof(s->cpu), cpu_typename); 1182d105bd6SCédric Le Goater object_property_add_child(obj, "cpu", OBJECT(&s->cpu), NULL); 1192d105bd6SCédric Le Goater g_free(cpu_typename); 12043e3346eSAndrew Jeffery 12143e3346eSAndrew Jeffery object_initialize(&s->vic, sizeof(s->vic), TYPE_ASPEED_VIC); 12243e3346eSAndrew Jeffery object_property_add_child(obj, "vic", OBJECT(&s->vic), NULL); 12343e3346eSAndrew Jeffery qdev_set_parent_bus(DEVICE(&s->vic), sysbus_get_default()); 12443e3346eSAndrew Jeffery 12543e3346eSAndrew Jeffery object_initialize(&s->timerctrl, sizeof(s->timerctrl), TYPE_ASPEED_TIMER); 12643e3346eSAndrew Jeffery object_property_add_child(obj, "timerctrl", OBJECT(&s->timerctrl), NULL); 12743e3346eSAndrew Jeffery qdev_set_parent_bus(DEVICE(&s->timerctrl), sysbus_get_default()); 12816020011SCédric Le Goater 12916020011SCédric Le Goater object_initialize(&s->i2c, sizeof(s->i2c), TYPE_ASPEED_I2C); 13016020011SCédric Le Goater object_property_add_child(obj, "i2c", OBJECT(&s->i2c), NULL); 13116020011SCédric Le Goater qdev_set_parent_bus(DEVICE(&s->i2c), sysbus_get_default()); 132334973bbSAndrew Jeffery 133334973bbSAndrew Jeffery object_initialize(&s->scu, sizeof(s->scu), TYPE_ASPEED_SCU); 134334973bbSAndrew Jeffery object_property_add_child(obj, "scu", OBJECT(&s->scu), NULL); 135334973bbSAndrew Jeffery qdev_set_parent_bus(DEVICE(&s->scu), sysbus_get_default()); 136334973bbSAndrew Jeffery qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", 137b033271fSCédric Le Goater sc->info->silicon_rev); 138334973bbSAndrew Jeffery object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), 139334973bbSAndrew Jeffery "hw-strap1", &error_abort); 140334973bbSAndrew Jeffery object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), 141334973bbSAndrew Jeffery "hw-strap2", &error_abort); 1427c1c69bcSCédric Le Goater 1436dc52326SCédric Le Goater object_initialize(&s->fmc, sizeof(s->fmc), sc->info->fmc_typename); 1440e5803dfSCédric Le Goater object_property_add_child(obj, "fmc", OBJECT(&s->fmc), NULL); 1450e5803dfSCédric Le Goater qdev_set_parent_bus(DEVICE(&s->fmc), sysbus_get_default()); 1467c1c69bcSCédric Le Goater 147dbcabeebSCédric Le Goater for (i = 0; i < sc->info->spis_num; i++) { 1486dc52326SCédric Le Goater object_initialize(&s->spi[i], sizeof(s->spi[i]), 1496dc52326SCédric Le Goater sc->info->spi_typename[i]); 150bd673bd8SCédric Le Goater object_property_add_child(obj, "spi[*]", OBJECT(&s->spi[i]), NULL); 151dbcabeebSCédric Le Goater qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default()); 152dbcabeebSCédric Le Goater } 153c2da8a8bSCédric Le Goater 154c2da8a8bSCédric Le Goater object_initialize(&s->sdmc, sizeof(s->sdmc), TYPE_ASPEED_SDMC); 155c2da8a8bSCédric Le Goater object_property_add_child(obj, "sdmc", OBJECT(&s->sdmc), NULL); 156c2da8a8bSCédric Le Goater qdev_set_parent_bus(DEVICE(&s->sdmc), sysbus_get_default()); 157c2da8a8bSCédric Le Goater qdev_prop_set_uint32(DEVICE(&s->sdmc), "silicon-rev", 158b033271fSCédric Le Goater sc->info->silicon_rev); 159c6c7cfb0SCédric Le Goater object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc), 160c6c7cfb0SCédric Le Goater "ram-size", &error_abort); 16143e3346eSAndrew Jeffery } 16243e3346eSAndrew Jeffery 163ff90606fSCédric Le Goater static void aspeed_soc_realize(DeviceState *dev, Error **errp) 16443e3346eSAndrew Jeffery { 16543e3346eSAndrew Jeffery int i; 166ff90606fSCédric Le Goater AspeedSoCState *s = ASPEED_SOC(dev); 167dbcabeebSCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 1687c1c69bcSCédric Le Goater Error *err = NULL, *local_err = NULL; 16943e3346eSAndrew Jeffery 17043e3346eSAndrew Jeffery /* IO space */ 171ff90606fSCédric Le Goater memory_region_init_io(&s->iomem, NULL, &aspeed_soc_io_ops, NULL, 172ff90606fSCédric Le Goater "aspeed_soc.io", ASPEED_SOC_IOMEM_SIZE); 173ff90606fSCédric Le Goater memory_region_add_subregion_overlap(get_system_memory(), 174ff90606fSCédric Le Goater ASPEED_SOC_IOMEM_BASE, &s->iomem, -1); 17543e3346eSAndrew Jeffery 1762d105bd6SCédric Le Goater /* CPU */ 1772d105bd6SCédric Le Goater object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err); 1782d105bd6SCédric Le Goater if (err) { 1792d105bd6SCédric Le Goater error_propagate(errp, err); 1802d105bd6SCédric Le Goater return; 1812d105bd6SCédric Le Goater } 1822d105bd6SCédric Le Goater 18374af4eecSCédric Le Goater /* SRAM */ 18474af4eecSCédric Le Goater memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram", 18574af4eecSCédric Le Goater sc->info->sram_size, &err); 18674af4eecSCédric Le Goater if (err) { 18774af4eecSCédric Le Goater error_propagate(errp, err); 18874af4eecSCédric Le Goater return; 18974af4eecSCédric Le Goater } 19074af4eecSCédric Le Goater vmstate_register_ram_global(&s->sram); 19174af4eecSCédric Le Goater memory_region_add_subregion(get_system_memory(), ASPEED_SOC_SRAM_BASE, 19274af4eecSCédric Le Goater &s->sram); 19374af4eecSCédric Le Goater 19443e3346eSAndrew Jeffery /* VIC */ 19543e3346eSAndrew Jeffery object_property_set_bool(OBJECT(&s->vic), true, "realized", &err); 19643e3346eSAndrew Jeffery if (err) { 19743e3346eSAndrew Jeffery error_propagate(errp, err); 19843e3346eSAndrew Jeffery return; 19943e3346eSAndrew Jeffery } 200ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, ASPEED_SOC_VIC_BASE); 20143e3346eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0, 2022d105bd6SCédric Le Goater qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ)); 20343e3346eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1, 2042d105bd6SCédric Le Goater qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ)); 20543e3346eSAndrew Jeffery 20643e3346eSAndrew Jeffery /* Timer */ 20743e3346eSAndrew Jeffery object_property_set_bool(OBJECT(&s->timerctrl), true, "realized", &err); 20843e3346eSAndrew Jeffery if (err) { 20943e3346eSAndrew Jeffery error_propagate(errp, err); 21043e3346eSAndrew Jeffery return; 21143e3346eSAndrew Jeffery } 212ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, ASPEED_SOC_TIMER_BASE); 21343e3346eSAndrew Jeffery for (i = 0; i < ARRAY_SIZE(timer_irqs); i++) { 21443e3346eSAndrew Jeffery qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->vic), timer_irqs[i]); 21543e3346eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); 21643e3346eSAndrew Jeffery } 21743e3346eSAndrew Jeffery 218334973bbSAndrew Jeffery /* SCU */ 219334973bbSAndrew Jeffery object_property_set_bool(OBJECT(&s->scu), true, "realized", &err); 220334973bbSAndrew Jeffery if (err) { 221334973bbSAndrew Jeffery error_propagate(errp, err); 222334973bbSAndrew Jeffery return; 223334973bbSAndrew Jeffery } 224ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, ASPEED_SOC_SCU_BASE); 225334973bbSAndrew Jeffery 22643e3346eSAndrew Jeffery /* UART - attach an 8250 to the IO space as our UART5 */ 22743e3346eSAndrew Jeffery if (serial_hds[0]) { 22843e3346eSAndrew Jeffery qemu_irq uart5 = qdev_get_gpio_in(DEVICE(&s->vic), uart_irqs[4]); 229ff90606fSCédric Le Goater serial_mm_init(&s->iomem, ASPEED_SOC_UART_5_BASE, 2, 23043e3346eSAndrew Jeffery uart5, 38400, serial_hds[0], DEVICE_LITTLE_ENDIAN); 23143e3346eSAndrew Jeffery } 23216020011SCédric Le Goater 23316020011SCédric Le Goater /* I2C */ 23416020011SCédric Le Goater object_property_set_bool(OBJECT(&s->i2c), true, "realized", &err); 23516020011SCédric Le Goater if (err) { 23616020011SCédric Le Goater error_propagate(errp, err); 23716020011SCédric Le Goater return; 23816020011SCédric Le Goater } 239ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, ASPEED_SOC_I2C_BASE); 24016020011SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0, 24116020011SCédric Le Goater qdev_get_gpio_in(DEVICE(&s->vic), 12)); 2427c1c69bcSCédric Le Goater 2430e5803dfSCédric Le Goater /* FMC */ 2440e5803dfSCédric Le Goater object_property_set_int(OBJECT(&s->fmc), 1, "num-cs", &err); 2450e5803dfSCédric Le Goater object_property_set_bool(OBJECT(&s->fmc), true, "realized", &local_err); 2467c1c69bcSCédric Le Goater error_propagate(&err, local_err); 2477c1c69bcSCédric Le Goater if (err) { 2487c1c69bcSCédric Le Goater error_propagate(errp, err); 2497c1c69bcSCédric Le Goater return; 2507c1c69bcSCédric Le Goater } 2510e5803dfSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, ASPEED_SOC_FMC_BASE); 252dcb83444SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1, 253dcb83444SCédric Le Goater s->fmc.ctrl->flash_window_base); 2540e5803dfSCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, 2557c1c69bcSCédric Le Goater qdev_get_gpio_in(DEVICE(&s->vic), 19)); 2567c1c69bcSCédric Le Goater 2577c1c69bcSCédric Le Goater /* SPI */ 258dbcabeebSCédric Le Goater for (i = 0; i < sc->info->spis_num; i++) { 259dbcabeebSCédric Le Goater object_property_set_int(OBJECT(&s->spi[i]), 1, "num-cs", &err); 260dbcabeebSCédric Le Goater object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", 261dbcabeebSCédric Le Goater &local_err); 2627c1c69bcSCédric Le Goater error_propagate(&err, local_err); 2637c1c69bcSCédric Le Goater if (err) { 2647c1c69bcSCédric Le Goater error_propagate(errp, err); 2657c1c69bcSCédric Le Goater return; 2667c1c69bcSCédric Le Goater } 267dbcabeebSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, sc->info->spi_bases[i]); 268dbcabeebSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1, 269dbcabeebSCédric Le Goater s->spi[i].ctrl->flash_window_base); 270dbcabeebSCédric Le Goater } 271c2da8a8bSCédric Le Goater 272c2da8a8bSCédric Le Goater /* SDMC - SDRAM Memory Controller */ 273c2da8a8bSCédric Le Goater object_property_set_bool(OBJECT(&s->sdmc), true, "realized", &err); 274c2da8a8bSCédric Le Goater if (err) { 275c2da8a8bSCédric Le Goater error_propagate(errp, err); 276c2da8a8bSCédric Le Goater return; 277c2da8a8bSCédric Le Goater } 278ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, ASPEED_SOC_SDMC_BASE); 27943e3346eSAndrew Jeffery } 28043e3346eSAndrew Jeffery 281ff90606fSCédric Le Goater static void aspeed_soc_class_init(ObjectClass *oc, void *data) 28243e3346eSAndrew Jeffery { 28343e3346eSAndrew Jeffery DeviceClass *dc = DEVICE_CLASS(oc); 284b033271fSCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); 28543e3346eSAndrew Jeffery 286b033271fSCédric Le Goater sc->info = (AspeedSoCInfo *) data; 287ff90606fSCédric Le Goater dc->realize = aspeed_soc_realize; 28843e3346eSAndrew Jeffery } 28943e3346eSAndrew Jeffery 290ff90606fSCédric Le Goater static const TypeInfo aspeed_soc_type_info = { 291ff90606fSCédric Le Goater .name = TYPE_ASPEED_SOC, 292b033271fSCédric Le Goater .parent = TYPE_DEVICE, 293ff90606fSCédric Le Goater .instance_init = aspeed_soc_init, 294b033271fSCédric Le Goater .instance_size = sizeof(AspeedSoCState), 295b033271fSCédric Le Goater .class_size = sizeof(AspeedSoCClass), 296b033271fSCédric Le Goater .abstract = true, 29743e3346eSAndrew Jeffery }; 29843e3346eSAndrew Jeffery 299ff90606fSCédric Le Goater static void aspeed_soc_register_types(void) 30043e3346eSAndrew Jeffery { 301b033271fSCédric Le Goater int i; 302b033271fSCédric Le Goater 303ff90606fSCédric Le Goater type_register_static(&aspeed_soc_type_info); 304b033271fSCédric Le Goater for (i = 0; i < ARRAY_SIZE(aspeed_socs); ++i) { 305b033271fSCédric Le Goater TypeInfo ti = { 306b033271fSCédric Le Goater .name = aspeed_socs[i].name, 307b033271fSCédric Le Goater .parent = TYPE_ASPEED_SOC, 308b033271fSCédric Le Goater .class_init = aspeed_soc_class_init, 309b033271fSCédric Le Goater .class_data = (void *) &aspeed_socs[i], 310b033271fSCédric Le Goater }; 311b033271fSCédric Le Goater type_register(&ti); 312b033271fSCédric Le Goater } 31343e3346eSAndrew Jeffery } 31443e3346eSAndrew Jeffery 315ff90606fSCédric Le Goater type_init(aspeed_soc_register_types) 316