xref: /qemu/hw/arm/aspeed_ast2400.c (revision 5aa281d757960ea79190bcfb25294e2499de165e)
143e3346eSAndrew Jeffery /*
2ff90606fSCédric Le Goater  * ASPEED SoC family
343e3346eSAndrew Jeffery  *
443e3346eSAndrew Jeffery  * Andrew Jeffery <andrew@aj.id.au>
543e3346eSAndrew Jeffery  * Jeremy Kerr <jk@ozlabs.org>
643e3346eSAndrew Jeffery  *
743e3346eSAndrew Jeffery  * Copyright 2016 IBM Corp.
843e3346eSAndrew Jeffery  *
943e3346eSAndrew Jeffery  * This code is licensed under the GPL version 2 or later.  See
1043e3346eSAndrew Jeffery  * the COPYING file in the top-level directory.
1143e3346eSAndrew Jeffery  */
1243e3346eSAndrew Jeffery 
1343e3346eSAndrew Jeffery #include "qemu/osdep.h"
14346160cbSCédric Le Goater #include "qemu/units.h"
15da34e65cSMarkus Armbruster #include "qapi/error.h"
16c7c3c9f8SPhilippe Mathieu-Daudé #include "hw/misc/unimp.h"
1700442402SCédric Le Goater #include "hw/arm/aspeed_soc.h"
1843e3346eSAndrew Jeffery #include "hw/char/serial.h"
190b8fa32fSMarkus Armbruster #include "qemu/module.h"
20ece09beeSCédric Le Goater #include "qemu/error-report.h"
2116020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h"
22ea337c65SCédric Le Goater #include "net/net.h"
2346517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
2443e3346eSAndrew Jeffery 
25ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_SIZE       0x00200000
26d783d1feSCédric Le Goater 
27d783d1feSCédric Le Goater static const hwaddr aspeed_soc_ast2400_memmap[] = {
285aa281d7SCédric Le Goater     [ASPEED_DEV_SPI_BOOT]  =  ASPEED_SOC_SPI_BOOT_ADDR,
29347df6f8SEduardo Habkost     [ASPEED_DEV_IOMEM]  = 0x1E600000,
30347df6f8SEduardo Habkost     [ASPEED_DEV_FMC]    = 0x1E620000,
31347df6f8SEduardo Habkost     [ASPEED_DEV_SPI1]   = 0x1E630000,
32347df6f8SEduardo Habkost     [ASPEED_DEV_EHCI1]  = 0x1E6A1000,
33347df6f8SEduardo Habkost     [ASPEED_DEV_VIC]    = 0x1E6C0000,
34347df6f8SEduardo Habkost     [ASPEED_DEV_SDMC]   = 0x1E6E0000,
35347df6f8SEduardo Habkost     [ASPEED_DEV_SCU]    = 0x1E6E2000,
36a3888d75SJoel Stanley     [ASPEED_DEV_HACE]   = 0x1E6E3000,
37347df6f8SEduardo Habkost     [ASPEED_DEV_XDMA]   = 0x1E6E7000,
38347df6f8SEduardo Habkost     [ASPEED_DEV_VIDEO]  = 0x1E700000,
39347df6f8SEduardo Habkost     [ASPEED_DEV_ADC]    = 0x1E6E9000,
40347df6f8SEduardo Habkost     [ASPEED_DEV_SRAM]   = 0x1E720000,
41347df6f8SEduardo Habkost     [ASPEED_DEV_SDHCI]  = 0x1E740000,
42347df6f8SEduardo Habkost     [ASPEED_DEV_GPIO]   = 0x1E780000,
43347df6f8SEduardo Habkost     [ASPEED_DEV_RTC]    = 0x1E781000,
44347df6f8SEduardo Habkost     [ASPEED_DEV_TIMER1] = 0x1E782000,
45347df6f8SEduardo Habkost     [ASPEED_DEV_WDT]    = 0x1E785000,
46347df6f8SEduardo Habkost     [ASPEED_DEV_PWM]    = 0x1E786000,
47347df6f8SEduardo Habkost     [ASPEED_DEV_LPC]    = 0x1E789000,
48347df6f8SEduardo Habkost     [ASPEED_DEV_IBT]    = 0x1E789140,
49347df6f8SEduardo Habkost     [ASPEED_DEV_I2C]    = 0x1E78A000,
5055c57023SPeter Delevoryas     [ASPEED_DEV_PECI]   = 0x1E78B000,
51347df6f8SEduardo Habkost     [ASPEED_DEV_ETH1]   = 0x1E660000,
52347df6f8SEduardo Habkost     [ASPEED_DEV_ETH2]   = 0x1E680000,
53347df6f8SEduardo Habkost     [ASPEED_DEV_UART1]  = 0x1E783000,
54ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART2]  = 0x1E78D000,
55ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART3]  = 0x1E78E000,
56ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART4]  = 0x1E78F000,
57347df6f8SEduardo Habkost     [ASPEED_DEV_UART5]  = 0x1E784000,
58347df6f8SEduardo Habkost     [ASPEED_DEV_VUART]  = 0x1E787000,
59347df6f8SEduardo Habkost     [ASPEED_DEV_SDRAM]  = 0x40000000,
60d783d1feSCédric Le Goater };
61d783d1feSCédric Le Goater 
62d783d1feSCédric Le Goater static const hwaddr aspeed_soc_ast2500_memmap[] = {
635aa281d7SCédric Le Goater     [ASPEED_DEV_SPI_BOOT]  = ASPEED_SOC_SPI_BOOT_ADDR,
64347df6f8SEduardo Habkost     [ASPEED_DEV_IOMEM]  = 0x1E600000,
65347df6f8SEduardo Habkost     [ASPEED_DEV_FMC]    = 0x1E620000,
66347df6f8SEduardo Habkost     [ASPEED_DEV_SPI1]   = 0x1E630000,
67347df6f8SEduardo Habkost     [ASPEED_DEV_SPI2]   = 0x1E631000,
68347df6f8SEduardo Habkost     [ASPEED_DEV_EHCI1]  = 0x1E6A1000,
69347df6f8SEduardo Habkost     [ASPEED_DEV_EHCI2]  = 0x1E6A3000,
70347df6f8SEduardo Habkost     [ASPEED_DEV_VIC]    = 0x1E6C0000,
71347df6f8SEduardo Habkost     [ASPEED_DEV_SDMC]   = 0x1E6E0000,
72347df6f8SEduardo Habkost     [ASPEED_DEV_SCU]    = 0x1E6E2000,
73a3888d75SJoel Stanley     [ASPEED_DEV_HACE]   = 0x1E6E3000,
74347df6f8SEduardo Habkost     [ASPEED_DEV_XDMA]   = 0x1E6E7000,
75347df6f8SEduardo Habkost     [ASPEED_DEV_ADC]    = 0x1E6E9000,
76347df6f8SEduardo Habkost     [ASPEED_DEV_VIDEO]  = 0x1E700000,
77347df6f8SEduardo Habkost     [ASPEED_DEV_SRAM]   = 0x1E720000,
78347df6f8SEduardo Habkost     [ASPEED_DEV_SDHCI]  = 0x1E740000,
79347df6f8SEduardo Habkost     [ASPEED_DEV_GPIO]   = 0x1E780000,
80347df6f8SEduardo Habkost     [ASPEED_DEV_RTC]    = 0x1E781000,
81347df6f8SEduardo Habkost     [ASPEED_DEV_TIMER1] = 0x1E782000,
82347df6f8SEduardo Habkost     [ASPEED_DEV_WDT]    = 0x1E785000,
83347df6f8SEduardo Habkost     [ASPEED_DEV_PWM]    = 0x1E786000,
84347df6f8SEduardo Habkost     [ASPEED_DEV_LPC]    = 0x1E789000,
85347df6f8SEduardo Habkost     [ASPEED_DEV_IBT]    = 0x1E789140,
86347df6f8SEduardo Habkost     [ASPEED_DEV_I2C]    = 0x1E78A000,
8755c57023SPeter Delevoryas     [ASPEED_DEV_PECI]   = 0x1E78B000,
88347df6f8SEduardo Habkost     [ASPEED_DEV_ETH1]   = 0x1E660000,
89347df6f8SEduardo Habkost     [ASPEED_DEV_ETH2]   = 0x1E680000,
90347df6f8SEduardo Habkost     [ASPEED_DEV_UART1]  = 0x1E783000,
91ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART2]  = 0x1E78D000,
92ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART3]  = 0x1E78E000,
93ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART4]  = 0x1E78F000,
94347df6f8SEduardo Habkost     [ASPEED_DEV_UART5]  = 0x1E784000,
95347df6f8SEduardo Habkost     [ASPEED_DEV_VUART]  = 0x1E787000,
96347df6f8SEduardo Habkost     [ASPEED_DEV_SDRAM]  = 0x80000000,
97d783d1feSCédric Le Goater };
9843e3346eSAndrew Jeffery 
99b456b113SCédric Le Goater static const int aspeed_soc_ast2400_irqmap[] = {
100347df6f8SEduardo Habkost     [ASPEED_DEV_UART1]  = 9,
101347df6f8SEduardo Habkost     [ASPEED_DEV_UART2]  = 32,
102347df6f8SEduardo Habkost     [ASPEED_DEV_UART3]  = 33,
103347df6f8SEduardo Habkost     [ASPEED_DEV_UART4]  = 34,
104347df6f8SEduardo Habkost     [ASPEED_DEV_UART5]  = 10,
105347df6f8SEduardo Habkost     [ASPEED_DEV_VUART]  = 8,
106347df6f8SEduardo Habkost     [ASPEED_DEV_FMC]    = 19,
107347df6f8SEduardo Habkost     [ASPEED_DEV_EHCI1]  = 5,
108347df6f8SEduardo Habkost     [ASPEED_DEV_EHCI2]  = 13,
109347df6f8SEduardo Habkost     [ASPEED_DEV_SDMC]   = 0,
110347df6f8SEduardo Habkost     [ASPEED_DEV_SCU]    = 21,
111347df6f8SEduardo Habkost     [ASPEED_DEV_ADC]    = 31,
112347df6f8SEduardo Habkost     [ASPEED_DEV_GPIO]   = 20,
113347df6f8SEduardo Habkost     [ASPEED_DEV_RTC]    = 22,
114347df6f8SEduardo Habkost     [ASPEED_DEV_TIMER1] = 16,
115347df6f8SEduardo Habkost     [ASPEED_DEV_TIMER2] = 17,
116347df6f8SEduardo Habkost     [ASPEED_DEV_TIMER3] = 18,
117347df6f8SEduardo Habkost     [ASPEED_DEV_TIMER4] = 35,
118347df6f8SEduardo Habkost     [ASPEED_DEV_TIMER5] = 36,
119347df6f8SEduardo Habkost     [ASPEED_DEV_TIMER6] = 37,
120347df6f8SEduardo Habkost     [ASPEED_DEV_TIMER7] = 38,
121347df6f8SEduardo Habkost     [ASPEED_DEV_TIMER8] = 39,
122347df6f8SEduardo Habkost     [ASPEED_DEV_WDT]    = 27,
123347df6f8SEduardo Habkost     [ASPEED_DEV_PWM]    = 28,
124347df6f8SEduardo Habkost     [ASPEED_DEV_LPC]    = 8,
125347df6f8SEduardo Habkost     [ASPEED_DEV_I2C]    = 12,
12655c57023SPeter Delevoryas     [ASPEED_DEV_PECI]   = 15,
127347df6f8SEduardo Habkost     [ASPEED_DEV_ETH1]   = 2,
128347df6f8SEduardo Habkost     [ASPEED_DEV_ETH2]   = 3,
129347df6f8SEduardo Habkost     [ASPEED_DEV_XDMA]   = 6,
130347df6f8SEduardo Habkost     [ASPEED_DEV_SDHCI]  = 26,
131a3888d75SJoel Stanley     [ASPEED_DEV_HACE]   = 4,
132b456b113SCédric Le Goater };
13343e3346eSAndrew Jeffery 
134b456b113SCédric Le Goater #define aspeed_soc_ast2500_irqmap aspeed_soc_ast2400_irqmap
135b456b113SCédric Le Goater 
136699db715SCédric Le Goater static qemu_irq aspeed_soc_ast2400_get_irq(AspeedSoCState *s, int dev)
137b456b113SCédric Le Goater {
138b456b113SCédric Le Goater     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
139b456b113SCédric Le Goater 
140699db715SCédric Le Goater     return qdev_get_gpio_in(DEVICE(&s->vic), sc->irqmap[dev]);
141b456b113SCédric Le Goater }
142b456b113SCédric Le Goater 
143ff90606fSCédric Le Goater static void aspeed_soc_init(Object *obj)
14443e3346eSAndrew Jeffery {
145ff90606fSCédric Le Goater     AspeedSoCState *s = ASPEED_SOC(obj);
146b033271fSCédric Le Goater     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
147dbcabeebSCédric Le Goater     int i;
148811a5b1dSCédric Le Goater     char socname[8];
149811a5b1dSCédric Le Goater     char typename[64];
150811a5b1dSCédric Le Goater 
15154ecafb7SCédric Le Goater     if (sscanf(sc->name, "%7s", socname) != 1) {
152811a5b1dSCédric Le Goater         g_assert_not_reached();
153811a5b1dSCédric Le Goater     }
15443e3346eSAndrew Jeffery 
15554ecafb7SCédric Le Goater     for (i = 0; i < sc->num_cpus; i++) {
1569fc7fc4dSMarkus Armbruster         object_initialize_child(obj, "cpu[*]", &s->cpu[i], sc->cpu_type);
157ece09beeSCédric Le Goater     }
15843e3346eSAndrew Jeffery 
1599a937f6cSCédric Le Goater     snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
160db873cc5SMarkus Armbruster     object_initialize_child(obj, "scu", &s->scu, typename);
161334973bbSAndrew Jeffery     qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
16254ecafb7SCédric Le Goater                          sc->silicon_rev);
163334973bbSAndrew Jeffery     object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
164d2623129SMarkus Armbruster                               "hw-strap1");
165334973bbSAndrew Jeffery     object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
166d2623129SMarkus Armbruster                               "hw-strap2");
167b6e70d1dSJoel Stanley     object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu),
168d2623129SMarkus Armbruster                               "hw-prot-key");
1697c1c69bcSCédric Le Goater 
170db873cc5SMarkus Armbruster     object_initialize_child(obj, "vic", &s->vic, TYPE_ASPEED_VIC);
171e2a11ca8SCédric Le Goater 
172db873cc5SMarkus Armbruster     object_initialize_child(obj, "rtc", &s->rtc, TYPE_ASPEED_RTC);
17375fb4577SJoel Stanley 
17472d96f8eSCédric Le Goater     snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
175db873cc5SMarkus Armbruster     object_initialize_child(obj, "timerctrl", &s->timerctrl, typename);
176e2a11ca8SCédric Le Goater 
177199fd623SAndrew Jeffery     snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname);
178199fd623SAndrew Jeffery     object_initialize_child(obj, "adc", &s->adc, typename);
179199fd623SAndrew Jeffery 
180f7da1aa8SCédric Le Goater     snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
181db873cc5SMarkus Armbruster     object_initialize_child(obj, "i2c", &s->i2c, typename);
182e2a11ca8SCédric Le Goater 
18355c57023SPeter Delevoryas     object_initialize_child(obj, "peci", &s->peci, TYPE_ASPEED_PECI);
18455c57023SPeter Delevoryas 
185811a5b1dSCédric Le Goater     snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
186db873cc5SMarkus Armbruster     object_initialize_child(obj, "fmc", &s->fmc, typename);
1877c1c69bcSCédric Le Goater 
18854ecafb7SCédric Le Goater     for (i = 0; i < sc->spis_num; i++) {
189811a5b1dSCédric Le Goater         snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
190db873cc5SMarkus Armbruster         object_initialize_child(obj, "spi[*]", &s->spi[i], typename);
191dbcabeebSCédric Le Goater     }
192c2da8a8bSCédric Le Goater 
193bfdd34f1SGuenter Roeck     for (i = 0; i < sc->ehcis_num; i++) {
194db873cc5SMarkus Armbruster         object_initialize_child(obj, "ehci[*]", &s->ehci[i],
195db873cc5SMarkus Armbruster                                 TYPE_PLATFORM_EHCI);
196bfdd34f1SGuenter Roeck     }
197bfdd34f1SGuenter Roeck 
1988e00d1a9SCédric Le Goater     snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname);
199db873cc5SMarkus Armbruster     object_initialize_child(obj, "sdmc", &s->sdmc, typename);
200c6c7cfb0SCédric Le Goater     object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
201d2623129SMarkus Armbruster                               "ram-size");
202013befe1SCédric Le Goater 
20354ecafb7SCédric Le Goater     for (i = 0; i < sc->wdts_num; i++) {
2046112bd6dSCédric Le Goater         snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
205db873cc5SMarkus Armbruster         object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename);
206f986ee1dSJoel Stanley     }
207ea337c65SCédric Le Goater 
208d300db02SJoel Stanley     for (i = 0; i < sc->macs_num; i++) {
209db873cc5SMarkus Armbruster         object_initialize_child(obj, "ftgmac100[*]", &s->ftgmac100[i],
210db873cc5SMarkus Armbruster                                 TYPE_FTGMAC100);
21167340990SCédric Le Goater     }
212118c82e7SEddie James 
213d2b3eaefSPeter Delevoryas     for (i = 0; i < sc->uarts_num; i++) {
214d2b3eaefSPeter Delevoryas         object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_SERIAL_MM);
215d2b3eaefSPeter Delevoryas     }
216d2b3eaefSPeter Delevoryas 
2178efbee28SCédric Le Goater     snprintf(typename, sizeof(typename), TYPE_ASPEED_XDMA "-%s", socname);
2188efbee28SCédric Le Goater     object_initialize_child(obj, "xdma", &s->xdma, typename);
219fdcc7c06SRashmica Gupta 
220811a5b1dSCédric Le Goater     snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
221db873cc5SMarkus Armbruster     object_initialize_child(obj, "gpio", &s->gpio, typename);
2222bea128cSEddie James 
223db873cc5SMarkus Armbruster     object_initialize_child(obj, "sdc", &s->sdhci, TYPE_ASPEED_SDHCI);
2242bea128cSEddie James 
2255325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->sdhci), "num-slots", 2, &error_abort);
2260e2c24c6SAndrew Jeffery 
2272bea128cSEddie James     /* Init sd card slot class here so that they're under the correct parent */
2282bea128cSEddie James     for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
2297089e0ccSMarkus Armbruster         object_initialize_child(obj, "sdhci[*]", &s->sdhci.slots[i],
2307089e0ccSMarkus Armbruster                                 TYPE_SYSBUS_SDHCI);
2312bea128cSEddie James     }
2322ecf1726SCédric Le Goater 
2332ecf1726SCédric Le Goater     object_initialize_child(obj, "lpc", &s->lpc, TYPE_ASPEED_LPC);
234a3888d75SJoel Stanley 
235a3888d75SJoel Stanley     snprintf(typename, sizeof(typename), "aspeed.hace-%s", socname);
236a3888d75SJoel Stanley     object_initialize_child(obj, "hace", &s->hace, typename);
23780beb085SPeter Delevoryas 
23880beb085SPeter Delevoryas     object_initialize_child(obj, "iomem", &s->iomem, TYPE_UNIMPLEMENTED_DEVICE);
23980beb085SPeter Delevoryas     object_initialize_child(obj, "video", &s->video, TYPE_UNIMPLEMENTED_DEVICE);
24043e3346eSAndrew Jeffery }
24143e3346eSAndrew Jeffery 
242ff90606fSCédric Le Goater static void aspeed_soc_realize(DeviceState *dev, Error **errp)
24343e3346eSAndrew Jeffery {
24443e3346eSAndrew Jeffery     int i;
245ff90606fSCédric Le Goater     AspeedSoCState *s = ASPEED_SOC(dev);
246dbcabeebSCédric Le Goater     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
247123327d1SMarkus Armbruster     Error *err = NULL;
24872a7c473SPeter Delevoryas     g_autofree char *sram_name = NULL;
24943e3346eSAndrew Jeffery 
2505aa281d7SCédric Le Goater     /* Default boot region (SPI memory or ROMs) */
2515aa281d7SCédric Le Goater     memory_region_init(&s->spi_boot_container, OBJECT(s),
2525aa281d7SCédric Le Goater                        "aspeed.spi_boot_container", 0x10000000);
2535aa281d7SCédric Le Goater     memory_region_add_subregion(s->memory, sc->memmap[ASPEED_DEV_SPI_BOOT],
2545aa281d7SCédric Le Goater                                 &s->spi_boot_container);
2555aa281d7SCédric Le Goater 
25643e3346eSAndrew Jeffery     /* IO space */
25780beb085SPeter Delevoryas     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->iomem), "aspeed.io",
25880beb085SPeter Delevoryas                                   sc->memmap[ASPEED_DEV_IOMEM],
259d783d1feSCédric Le Goater                                   ASPEED_SOC_IOMEM_SIZE);
26043e3346eSAndrew Jeffery 
261514bcf6fSJoel Stanley     /* Video engine stub */
26280beb085SPeter Delevoryas     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->video), "aspeed.video",
26380beb085SPeter Delevoryas                                   sc->memmap[ASPEED_DEV_VIDEO], 0x1000);
264514bcf6fSJoel Stanley 
2652d105bd6SCédric Le Goater     /* CPU */
266b7f1a0cbSCédric Le Goater     for (i = 0; i < sc->num_cpus; i++) {
267e37976d7SPeter Delevoryas         object_property_set_link(OBJECT(&s->cpu[i]), "memory",
2684dd9d554SPeter Delevoryas                                  OBJECT(s->memory), &error_abort);
269668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, errp)) {
2702d105bd6SCédric Le Goater             return;
2712d105bd6SCédric Le Goater         }
272ece09beeSCédric Le Goater     }
2732d105bd6SCédric Le Goater 
27474af4eecSCédric Le Goater     /* SRAM */
27572a7c473SPeter Delevoryas     sram_name = g_strdup_printf("aspeed.sram.%d", CPU(&s->cpu[0])->cpu_index);
27672a7c473SPeter Delevoryas     memory_region_init_ram(&s->sram, OBJECT(s), sram_name, sc->sram_size, &err);
27774af4eecSCédric Le Goater     if (err) {
27874af4eecSCédric Le Goater         error_propagate(errp, err);
27974af4eecSCédric Le Goater         return;
28074af4eecSCédric Le Goater     }
2814dd9d554SPeter Delevoryas     memory_region_add_subregion(s->memory,
282347df6f8SEduardo Habkost                                 sc->memmap[ASPEED_DEV_SRAM], &s->sram);
28374af4eecSCédric Le Goater 
284e2a11ca8SCédric Le Goater     /* SCU */
285668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) {
286e2a11ca8SCédric Le Goater         return;
287e2a11ca8SCédric Le Goater     }
2885bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]);
289e2a11ca8SCédric Le Goater 
29043e3346eSAndrew Jeffery     /* VIC */
291668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->vic), errp)) {
29243e3346eSAndrew Jeffery         return;
29343e3346eSAndrew Jeffery     }
2945bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->vic), 0, sc->memmap[ASPEED_DEV_VIC]);
29543e3346eSAndrew Jeffery     sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0,
2962d105bd6SCédric Le Goater                        qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
29743e3346eSAndrew Jeffery     sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1,
2982d105bd6SCédric Le Goater                        qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
29943e3346eSAndrew Jeffery 
30075fb4577SJoel Stanley     /* RTC */
301668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) {
30275fb4577SJoel Stanley         return;
30375fb4577SJoel Stanley     }
3045bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_DEV_RTC]);
30575fb4577SJoel Stanley     sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0,
306347df6f8SEduardo Habkost                        aspeed_soc_get_irq(s, ASPEED_DEV_RTC));
30775fb4577SJoel Stanley 
30843e3346eSAndrew Jeffery     /* Timer */
3095325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu),
3105325cc34SMarkus Armbruster                              &error_abort);
311668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) {
31243e3346eSAndrew Jeffery         return;
31343e3346eSAndrew Jeffery     }
3145bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->timerctrl), 0,
315347df6f8SEduardo Habkost                     sc->memmap[ASPEED_DEV_TIMER1]);
316b456b113SCédric Le Goater     for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
317347df6f8SEduardo Habkost         qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i);
31843e3346eSAndrew Jeffery         sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
31943e3346eSAndrew Jeffery     }
32043e3346eSAndrew Jeffery 
321199fd623SAndrew Jeffery     /* ADC */
322199fd623SAndrew Jeffery     if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) {
323199fd623SAndrew Jeffery         return;
324199fd623SAndrew Jeffery     }
3255bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]);
326199fd623SAndrew Jeffery     sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0,
327199fd623SAndrew Jeffery                        aspeed_soc_get_irq(s, ASPEED_DEV_ADC));
328199fd623SAndrew Jeffery 
329470253b6SPeter Delevoryas     /* UART */
330d2b3eaefSPeter Delevoryas     if (!aspeed_soc_uart_realize(s, errp)) {
331d2b3eaefSPeter Delevoryas         return;
332d2b3eaefSPeter Delevoryas     }
33316020011SCédric Le Goater 
33416020011SCédric Le Goater     /* I2C */
3355325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(s->dram_mr),
336c24d9716SMarkus Armbruster                              &error_abort);
337668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) {
33816020011SCédric Le Goater         return;
33916020011SCédric Le Goater     }
3405bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]);
34116020011SCédric Le Goater     sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0,
342347df6f8SEduardo Habkost                        aspeed_soc_get_irq(s, ASPEED_DEV_I2C));
3437c1c69bcSCédric Le Goater 
34455c57023SPeter Delevoryas     /* PECI */
34555c57023SPeter Delevoryas     if (!sysbus_realize(SYS_BUS_DEVICE(&s->peci), errp)) {
34655c57023SPeter Delevoryas         return;
34755c57023SPeter Delevoryas     }
34855c57023SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->peci), 0,
34955c57023SPeter Delevoryas                     sc->memmap[ASPEED_DEV_PECI]);
35055c57023SPeter Delevoryas     sysbus_connect_irq(SYS_BUS_DEVICE(&s->peci), 0,
35155c57023SPeter Delevoryas                        aspeed_soc_get_irq(s, ASPEED_DEV_PECI));
35255c57023SPeter Delevoryas 
35326d5df95SCédric Le Goater     /* FMC, The number of CS is set at the board level */
3545325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(s->dram_mr),
355c24d9716SMarkus Armbruster                              &error_abort);
356668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) {
3577c1c69bcSCédric Le Goater         return;
3587c1c69bcSCédric Le Goater     }
3595bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]);
3605bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 1,
36130b6852cSCédric Le Goater                     ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base);
3620e5803dfSCédric Le Goater     sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
363347df6f8SEduardo Habkost                        aspeed_soc_get_irq(s, ASPEED_DEV_FMC));
3647c1c69bcSCédric Le Goater 
3655aa281d7SCédric Le Goater     /* Set up an alias on the FMC CE0 region (boot default) */
3665aa281d7SCédric Le Goater     MemoryRegion *fmc0_mmio = &s->fmc.flashes[0].mmio;
3675aa281d7SCédric Le Goater     memory_region_init_alias(&s->spi_boot, OBJECT(s), "aspeed.spi_boot",
3685aa281d7SCédric Le Goater                              fmc0_mmio, 0, memory_region_size(fmc0_mmio));
3695aa281d7SCédric Le Goater     memory_region_add_subregion(&s->spi_boot_container, 0x0, &s->spi_boot);
3705aa281d7SCédric Le Goater 
3717c1c69bcSCédric Le Goater     /* SPI */
37254ecafb7SCédric Le Goater     for (i = 0; i < sc->spis_num; i++) {
373668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
3747c1c69bcSCédric Le Goater             return;
3757c1c69bcSCédric Le Goater         }
3765bfcbda7SPeter Delevoryas         aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 0,
377347df6f8SEduardo Habkost                         sc->memmap[ASPEED_DEV_SPI1 + i]);
3785bfcbda7SPeter Delevoryas         aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 1,
37930b6852cSCédric Le Goater                         ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base);
380dbcabeebSCédric Le Goater     }
381c2da8a8bSCédric Le Goater 
382bfdd34f1SGuenter Roeck     /* EHCI */
383bfdd34f1SGuenter Roeck     for (i = 0; i < sc->ehcis_num; i++) {
384668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), errp)) {
385bfdd34f1SGuenter Roeck             return;
386bfdd34f1SGuenter Roeck         }
3875bfcbda7SPeter Delevoryas         aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ehci[i]), 0,
388347df6f8SEduardo Habkost                         sc->memmap[ASPEED_DEV_EHCI1 + i]);
389bfdd34f1SGuenter Roeck         sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0,
390347df6f8SEduardo Habkost                            aspeed_soc_get_irq(s, ASPEED_DEV_EHCI1 + i));
391bfdd34f1SGuenter Roeck     }
392bfdd34f1SGuenter Roeck 
393c2da8a8bSCédric Le Goater     /* SDMC - SDRAM Memory Controller */
394668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdmc), errp)) {
395c2da8a8bSCédric Le Goater         return;
396c2da8a8bSCédric Le Goater     }
3975bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdmc), 0,
3985bfcbda7SPeter Delevoryas                     sc->memmap[ASPEED_DEV_SDMC]);
399013befe1SCédric Le Goater 
400013befe1SCédric Le Goater     /* Watch dog */
40154ecafb7SCédric Le Goater     for (i = 0; i < sc->wdts_num; i++) {
4026112bd6dSCédric Le Goater         AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
4036fdb4381SPhilippe Mathieu-Daudé         hwaddr wdt_offset = sc->memmap[ASPEED_DEV_WDT] + i * awc->iosize;
4046112bd6dSCédric Le Goater 
4055325cc34SMarkus Armbruster         object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu),
4065325cc34SMarkus Armbruster                                  &error_abort);
407668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) {
408013befe1SCédric Le Goater             return;
409013befe1SCédric Le Goater         }
4106fdb4381SPhilippe Mathieu-Daudé         aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->wdt[i]), 0, wdt_offset);
411f986ee1dSJoel Stanley     }
412ea337c65SCédric Le Goater 
413346160cbSCédric Le Goater     /* RAM  */
414346160cbSCédric Le Goater     if (!aspeed_soc_dram_init(s, errp)) {
415346160cbSCédric Le Goater         return;
416346160cbSCédric Le Goater     }
417346160cbSCédric Le Goater 
418ea337c65SCédric Le Goater     /* Net */
419d3bad7e7SCédric Le Goater     for (i = 0; i < sc->macs_num; i++) {
4205325cc34SMarkus Armbruster         object_property_set_bool(OBJECT(&s->ftgmac100[i]), "aspeed", true,
4212255f6b7SMarkus Armbruster                                  &error_abort);
422668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->ftgmac100[i]), errp)) {
423ea337c65SCédric Le Goater             return;
424ea337c65SCédric Le Goater         }
4255bfcbda7SPeter Delevoryas         aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
426347df6f8SEduardo Habkost                         sc->memmap[ASPEED_DEV_ETH1 + i]);
42767340990SCédric Le Goater         sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
428347df6f8SEduardo Habkost                            aspeed_soc_get_irq(s, ASPEED_DEV_ETH1 + i));
42967340990SCédric Le Goater     }
430118c82e7SEddie James 
431118c82e7SEddie James     /* XDMA */
432668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->xdma), errp)) {
433118c82e7SEddie James         return;
434118c82e7SEddie James     }
4355bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->xdma), 0,
436347df6f8SEduardo Habkost                     sc->memmap[ASPEED_DEV_XDMA]);
437118c82e7SEddie James     sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0,
438347df6f8SEduardo Habkost                        aspeed_soc_get_irq(s, ASPEED_DEV_XDMA));
439fdcc7c06SRashmica Gupta 
440fdcc7c06SRashmica Gupta     /* GPIO */
441668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
442fdcc7c06SRashmica Gupta         return;
443fdcc7c06SRashmica Gupta     }
4445bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->gpio), 0,
4455bfcbda7SPeter Delevoryas                     sc->memmap[ASPEED_DEV_GPIO]);
446fdcc7c06SRashmica Gupta     sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
447347df6f8SEduardo Habkost                        aspeed_soc_get_irq(s, ASPEED_DEV_GPIO));
4482bea128cSEddie James 
4492bea128cSEddie James     /* SDHCI */
450668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) {
4512bea128cSEddie James         return;
4522bea128cSEddie James     }
4535bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdhci), 0,
454347df6f8SEduardo Habkost                     sc->memmap[ASPEED_DEV_SDHCI]);
4552bea128cSEddie James     sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
456347df6f8SEduardo Habkost                        aspeed_soc_get_irq(s, ASPEED_DEV_SDHCI));
4572ecf1726SCédric Le Goater 
4582ecf1726SCédric Le Goater     /* LPC */
4592ecf1726SCédric Le Goater     if (!sysbus_realize(SYS_BUS_DEVICE(&s->lpc), errp)) {
4602ecf1726SCédric Le Goater         return;
4612ecf1726SCédric Le Goater     }
4625bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->lpc), 0, sc->memmap[ASPEED_DEV_LPC]);
463c59f781eSAndrew Jeffery 
464c59f781eSAndrew Jeffery     /* Connect the LPC IRQ to the VIC */
4652ecf1726SCédric Le Goater     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 0,
4662ecf1726SCédric Le Goater                        aspeed_soc_get_irq(s, ASPEED_DEV_LPC));
467c59f781eSAndrew Jeffery 
468c59f781eSAndrew Jeffery     /*
469c59f781eSAndrew Jeffery      * On the AST2400 and AST2500 the one LPC IRQ is shared between all of the
470c59f781eSAndrew Jeffery      * subdevices. Connect the LPC subdevice IRQs to the LPC controller IRQ (by
471c59f781eSAndrew Jeffery      * contrast, on the AST2600, the subdevice IRQs are connected straight to
472c59f781eSAndrew Jeffery      * the GIC).
473c59f781eSAndrew Jeffery      *
474c59f781eSAndrew Jeffery      * LPC subdevice IRQ sources are offset from 1 because the shared IRQ output
475c59f781eSAndrew Jeffery      * to the VIC is at offset 0.
476c59f781eSAndrew Jeffery      */
477c59f781eSAndrew Jeffery     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_1,
478c59f781eSAndrew Jeffery                        qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_1));
479c59f781eSAndrew Jeffery 
480c59f781eSAndrew Jeffery     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_2,
481c59f781eSAndrew Jeffery                        qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_2));
482c59f781eSAndrew Jeffery 
483c59f781eSAndrew Jeffery     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_3,
484c59f781eSAndrew Jeffery                        qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_3));
485c59f781eSAndrew Jeffery 
486c59f781eSAndrew Jeffery     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_4,
487c59f781eSAndrew Jeffery                        qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_4));
488a3888d75SJoel Stanley 
489a3888d75SJoel Stanley     /* HACE */
490a3888d75SJoel Stanley     object_property_set_link(OBJECT(&s->hace), "dram", OBJECT(s->dram_mr),
491a3888d75SJoel Stanley                              &error_abort);
492a3888d75SJoel Stanley     if (!sysbus_realize(SYS_BUS_DEVICE(&s->hace), errp)) {
493a3888d75SJoel Stanley         return;
494a3888d75SJoel Stanley     }
4955bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->hace), 0,
4965bfcbda7SPeter Delevoryas                     sc->memmap[ASPEED_DEV_HACE]);
497a3888d75SJoel Stanley     sysbus_connect_irq(SYS_BUS_DEVICE(&s->hace), 0,
498a3888d75SJoel Stanley                        aspeed_soc_get_irq(s, ASPEED_DEV_HACE));
49943e3346eSAndrew Jeffery }
500ece09beeSCédric Le Goater static Property aspeed_soc_properties[] = {
5014dd9d554SPeter Delevoryas     DEFINE_PROP_LINK("memory", AspeedSoCState, memory, TYPE_MEMORY_REGION,
5024dd9d554SPeter Delevoryas                      MemoryRegion *),
50395b56e17SCédric Le Goater     DEFINE_PROP_LINK("dram", AspeedSoCState, dram_mr, TYPE_MEMORY_REGION,
50495b56e17SCédric Le Goater                      MemoryRegion *),
505ece09beeSCédric Le Goater     DEFINE_PROP_END_OF_LIST(),
506ece09beeSCédric Le Goater };
50743e3346eSAndrew Jeffery 
508ff90606fSCédric Le Goater static void aspeed_soc_class_init(ObjectClass *oc, void *data)
50943e3346eSAndrew Jeffery {
51043e3346eSAndrew Jeffery     DeviceClass *dc = DEVICE_CLASS(oc);
51143e3346eSAndrew Jeffery 
512ff90606fSCédric Le Goater     dc->realize = aspeed_soc_realize;
513469f3da4SThomas Huth     /* Reason: Uses serial_hds and nd_table in realize() directly */
514469f3da4SThomas Huth     dc->user_creatable = false;
5154f67d30bSMarc-André Lureau     device_class_set_props(dc, aspeed_soc_properties);
51643e3346eSAndrew Jeffery }
51743e3346eSAndrew Jeffery 
518ff90606fSCédric Le Goater static const TypeInfo aspeed_soc_type_info = {
519ff90606fSCédric Le Goater     .name           = TYPE_ASPEED_SOC,
520b033271fSCédric Le Goater     .parent         = TYPE_DEVICE,
521b033271fSCédric Le Goater     .instance_size  = sizeof(AspeedSoCState),
522b033271fSCédric Le Goater     .class_size     = sizeof(AspeedSoCClass),
52354ecafb7SCédric Le Goater     .class_init     = aspeed_soc_class_init,
524b033271fSCédric Le Goater     .abstract       = true,
52543e3346eSAndrew Jeffery };
52643e3346eSAndrew Jeffery 
52754ecafb7SCédric Le Goater static void aspeed_soc_ast2400_class_init(ObjectClass *oc, void *data)
52854ecafb7SCédric Le Goater {
52954ecafb7SCédric Le Goater     AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
53054ecafb7SCédric Le Goater 
53154ecafb7SCédric Le Goater     sc->name         = "ast2400-a1";
53254ecafb7SCédric Le Goater     sc->cpu_type     = ARM_CPU_TYPE_NAME("arm926");
53354ecafb7SCédric Le Goater     sc->silicon_rev  = AST2400_A1_SILICON_REV;
53454ecafb7SCédric Le Goater     sc->sram_size    = 0x8000;
53554ecafb7SCédric Le Goater     sc->spis_num     = 1;
536bfdd34f1SGuenter Roeck     sc->ehcis_num    = 1;
53754ecafb7SCédric Le Goater     sc->wdts_num     = 2;
538d300db02SJoel Stanley     sc->macs_num     = 2;
539c5e1bdb9SPeter Delevoryas     sc->uarts_num    = 5;
54054ecafb7SCédric Le Goater     sc->irqmap       = aspeed_soc_ast2400_irqmap;
54154ecafb7SCédric Le Goater     sc->memmap       = aspeed_soc_ast2400_memmap;
54254ecafb7SCédric Le Goater     sc->num_cpus     = 1;
543699db715SCédric Le Goater     sc->get_irq      = aspeed_soc_ast2400_get_irq;
54454ecafb7SCédric Le Goater }
54554ecafb7SCédric Le Goater 
54654ecafb7SCédric Le Goater static const TypeInfo aspeed_soc_ast2400_type_info = {
54754ecafb7SCédric Le Goater     .name           = "ast2400-a1",
54854ecafb7SCédric Le Goater     .parent         = TYPE_ASPEED_SOC,
54954ecafb7SCédric Le Goater     .instance_init  = aspeed_soc_init,
55054ecafb7SCédric Le Goater     .instance_size  = sizeof(AspeedSoCState),
55154ecafb7SCédric Le Goater     .class_init     = aspeed_soc_ast2400_class_init,
55254ecafb7SCédric Le Goater };
55354ecafb7SCédric Le Goater 
55454ecafb7SCédric Le Goater static void aspeed_soc_ast2500_class_init(ObjectClass *oc, void *data)
55554ecafb7SCédric Le Goater {
55654ecafb7SCédric Le Goater     AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
55754ecafb7SCédric Le Goater 
55854ecafb7SCédric Le Goater     sc->name         = "ast2500-a1";
55954ecafb7SCédric Le Goater     sc->cpu_type     = ARM_CPU_TYPE_NAME("arm1176");
56054ecafb7SCédric Le Goater     sc->silicon_rev  = AST2500_A1_SILICON_REV;
56154ecafb7SCédric Le Goater     sc->sram_size    = 0x9000;
56254ecafb7SCédric Le Goater     sc->spis_num     = 2;
563bfdd34f1SGuenter Roeck     sc->ehcis_num    = 2;
56454ecafb7SCédric Le Goater     sc->wdts_num     = 3;
565d300db02SJoel Stanley     sc->macs_num     = 2;
566c5e1bdb9SPeter Delevoryas     sc->uarts_num    = 5;
56754ecafb7SCédric Le Goater     sc->irqmap       = aspeed_soc_ast2500_irqmap;
56854ecafb7SCédric Le Goater     sc->memmap       = aspeed_soc_ast2500_memmap;
56954ecafb7SCédric Le Goater     sc->num_cpus     = 1;
570699db715SCédric Le Goater     sc->get_irq      = aspeed_soc_ast2400_get_irq;
57154ecafb7SCédric Le Goater }
57254ecafb7SCédric Le Goater 
57354ecafb7SCédric Le Goater static const TypeInfo aspeed_soc_ast2500_type_info = {
57454ecafb7SCédric Le Goater     .name           = "ast2500-a1",
57554ecafb7SCédric Le Goater     .parent         = TYPE_ASPEED_SOC,
57654ecafb7SCédric Le Goater     .instance_init  = aspeed_soc_init,
57754ecafb7SCédric Le Goater     .instance_size  = sizeof(AspeedSoCState),
57854ecafb7SCédric Le Goater     .class_init     = aspeed_soc_ast2500_class_init,
57954ecafb7SCédric Le Goater };
580ff90606fSCédric Le Goater static void aspeed_soc_register_types(void)
58143e3346eSAndrew Jeffery {
582ff90606fSCédric Le Goater     type_register_static(&aspeed_soc_type_info);
58354ecafb7SCédric Le Goater     type_register_static(&aspeed_soc_ast2400_type_info);
58454ecafb7SCédric Le Goater     type_register_static(&aspeed_soc_ast2500_type_info);
585b033271fSCédric Le Goater };
58643e3346eSAndrew Jeffery 
587699db715SCédric Le Goater type_init(aspeed_soc_register_types);
588699db715SCédric Le Goater 
589699db715SCédric Le Goater qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev)
590699db715SCédric Le Goater {
591699db715SCédric Le Goater     return ASPEED_SOC_GET_CLASS(s)->get_irq(s, dev);
592699db715SCédric Le Goater }
593470253b6SPeter Delevoryas 
594d2b3eaefSPeter Delevoryas bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp)
595470253b6SPeter Delevoryas {
596470253b6SPeter Delevoryas     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
597d2b3eaefSPeter Delevoryas     SerialMM *smm;
598470253b6SPeter Delevoryas 
599d2b3eaefSPeter Delevoryas     for (int i = 0, uart = ASPEED_DEV_UART1; i < sc->uarts_num; i++, uart++) {
600d2b3eaefSPeter Delevoryas         smm = &s->uart[i];
601d2b3eaefSPeter Delevoryas 
602d2b3eaefSPeter Delevoryas         /* Chardev property is set by the machine. */
603d2b3eaefSPeter Delevoryas         qdev_prop_set_uint8(DEVICE(smm), "regshift", 2);
604d2b3eaefSPeter Delevoryas         qdev_prop_set_uint32(DEVICE(smm), "baudbase", 38400);
605d2b3eaefSPeter Delevoryas         qdev_set_legacy_instance_id(DEVICE(smm), sc->memmap[uart], 2);
606d2b3eaefSPeter Delevoryas         qdev_prop_set_uint8(DEVICE(smm), "endianness", DEVICE_LITTLE_ENDIAN);
607d2b3eaefSPeter Delevoryas         if (!sysbus_realize(SYS_BUS_DEVICE(smm), errp)) {
608d2b3eaefSPeter Delevoryas             return false;
6096827ff20SPeter Delevoryas         }
610d2b3eaefSPeter Delevoryas 
611d2b3eaefSPeter Delevoryas         sysbus_connect_irq(SYS_BUS_DEVICE(smm), 0, aspeed_soc_get_irq(s, uart));
612d2b3eaefSPeter Delevoryas         aspeed_mmio_map(s, SYS_BUS_DEVICE(smm), 0, sc->memmap[uart]);
6136827ff20SPeter Delevoryas     }
614d2b3eaefSPeter Delevoryas 
615d2b3eaefSPeter Delevoryas     return true;
616d2b3eaefSPeter Delevoryas }
617d2b3eaefSPeter Delevoryas 
618d2b3eaefSPeter Delevoryas void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr)
619d2b3eaefSPeter Delevoryas {
620d2b3eaefSPeter Delevoryas     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
621d2b3eaefSPeter Delevoryas     int i = dev - ASPEED_DEV_UART1;
622d2b3eaefSPeter Delevoryas 
623d2b3eaefSPeter Delevoryas     g_assert(0 <= i && i < ARRAY_SIZE(s->uart) && i < sc->uarts_num);
624d2b3eaefSPeter Delevoryas     qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", chr);
625470253b6SPeter Delevoryas }
626346160cbSCédric Le Goater 
627346160cbSCédric Le Goater /*
628346160cbSCédric Le Goater  * SDMC should be realized first to get correct RAM size and max size
629346160cbSCédric Le Goater  * values
630346160cbSCédric Le Goater  */
631346160cbSCédric Le Goater bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp)
632346160cbSCédric Le Goater {
633346160cbSCédric Le Goater     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
634346160cbSCédric Le Goater     ram_addr_t ram_size, max_ram_size;
635346160cbSCédric Le Goater 
636346160cbSCédric Le Goater     ram_size = object_property_get_uint(OBJECT(&s->sdmc), "ram-size",
637346160cbSCédric Le Goater                                         &error_abort);
638346160cbSCédric Le Goater     max_ram_size = object_property_get_uint(OBJECT(&s->sdmc), "max-ram-size",
639346160cbSCédric Le Goater                                             &error_abort);
640346160cbSCédric Le Goater 
641346160cbSCédric Le Goater     memory_region_init(&s->dram_container, OBJECT(s), "ram-container",
642346160cbSCédric Le Goater                        max_ram_size);
643346160cbSCédric Le Goater     memory_region_add_subregion(&s->dram_container, 0, s->dram_mr);
644346160cbSCédric Le Goater 
645346160cbSCédric Le Goater     /*
646346160cbSCédric Le Goater      * Add a memory region beyond the RAM region to let firmwares scan
647346160cbSCédric Le Goater      * the address space with load/store and guess how much RAM the
648346160cbSCédric Le Goater      * SoC has.
649346160cbSCédric Le Goater      */
650346160cbSCédric Le Goater     if (ram_size < max_ram_size) {
651346160cbSCédric Le Goater         DeviceState *dev = qdev_new(TYPE_UNIMPLEMENTED_DEVICE);
652346160cbSCédric Le Goater 
653346160cbSCédric Le Goater         qdev_prop_set_string(dev, "name", "ram-empty");
654346160cbSCédric Le Goater         qdev_prop_set_uint64(dev, "size", max_ram_size  - ram_size);
655346160cbSCédric Le Goater         if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), errp)) {
656346160cbSCédric Le Goater             return false;
657346160cbSCédric Le Goater         }
658346160cbSCédric Le Goater 
659346160cbSCédric Le Goater         memory_region_add_subregion_overlap(&s->dram_container, ram_size,
660346160cbSCédric Le Goater                       sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0), -1000);
661346160cbSCédric Le Goater     }
662346160cbSCédric Le Goater 
6634dd9d554SPeter Delevoryas     memory_region_add_subregion(s->memory,
664346160cbSCédric Le Goater                       sc->memmap[ASPEED_DEV_SDRAM], &s->dram_container);
665346160cbSCédric Le Goater     return true;
666346160cbSCédric Le Goater }
6675bfcbda7SPeter Delevoryas 
6685bfcbda7SPeter Delevoryas void aspeed_mmio_map(AspeedSoCState *s, SysBusDevice *dev, int n, hwaddr addr)
6695bfcbda7SPeter Delevoryas {
6705bfcbda7SPeter Delevoryas     memory_region_add_subregion(s->memory, addr,
6715bfcbda7SPeter Delevoryas                                 sysbus_mmio_get_region(dev, n));
6725bfcbda7SPeter Delevoryas }
67380beb085SPeter Delevoryas 
67480beb085SPeter Delevoryas void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev,
67580beb085SPeter Delevoryas                                    const char *name, hwaddr addr, uint64_t size)
67680beb085SPeter Delevoryas {
67780beb085SPeter Delevoryas     qdev_prop_set_string(DEVICE(dev), "name", name);
67880beb085SPeter Delevoryas     qdev_prop_set_uint64(DEVICE(dev), "size", size);
67980beb085SPeter Delevoryas     sysbus_realize(dev, &error_abort);
68080beb085SPeter Delevoryas 
68180beb085SPeter Delevoryas     memory_region_add_subregion_overlap(s->memory, addr,
68280beb085SPeter Delevoryas                                         sysbus_mmio_get_region(dev, 0), -1000);
68380beb085SPeter Delevoryas }
684