143e3346eSAndrew Jeffery /* 2ff90606fSCédric Le Goater * ASPEED SoC family 343e3346eSAndrew Jeffery * 443e3346eSAndrew Jeffery * Andrew Jeffery <andrew@aj.id.au> 543e3346eSAndrew Jeffery * Jeremy Kerr <jk@ozlabs.org> 643e3346eSAndrew Jeffery * 743e3346eSAndrew Jeffery * Copyright 2016 IBM Corp. 843e3346eSAndrew Jeffery * 943e3346eSAndrew Jeffery * This code is licensed under the GPL version 2 or later. See 1043e3346eSAndrew Jeffery * the COPYING file in the top-level directory. 1143e3346eSAndrew Jeffery */ 1243e3346eSAndrew Jeffery 1343e3346eSAndrew Jeffery #include "qemu/osdep.h" 14da34e65cSMarkus Armbruster #include "qapi/error.h" 154771d756SPaolo Bonzini #include "qemu-common.h" 164771d756SPaolo Bonzini #include "cpu.h" 1743e3346eSAndrew Jeffery #include "exec/address-spaces.h" 1800442402SCédric Le Goater #include "hw/arm/aspeed_soc.h" 1943e3346eSAndrew Jeffery #include "hw/char/serial.h" 2003dd024fSPaolo Bonzini #include "qemu/log.h" 2116020011SCédric Le Goater #include "hw/i2c/aspeed_i2c.h" 2243e3346eSAndrew Jeffery 23ff90606fSCédric Le Goater #define ASPEED_SOC_UART_5_BASE 0x00184000 24ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_SIZE 0x00200000 25ff90606fSCédric Le Goater #define ASPEED_SOC_IOMEM_BASE 0x1E600000 26ff90606fSCédric Le Goater #define ASPEED_SOC_FMC_BASE 0x1E620000 27ff90606fSCédric Le Goater #define ASPEED_SOC_SPI_BASE 0x1E630000 286dc52326SCédric Le Goater #define ASPEED_SOC_SPI2_BASE 0x1E631000 29ff90606fSCédric Le Goater #define ASPEED_SOC_VIC_BASE 0x1E6C0000 30ff90606fSCédric Le Goater #define ASPEED_SOC_SDMC_BASE 0x1E6E0000 31ff90606fSCédric Le Goater #define ASPEED_SOC_SCU_BASE 0x1E6E2000 3274af4eecSCédric Le Goater #define ASPEED_SOC_SRAM_BASE 0x1E720000 33ff90606fSCédric Le Goater #define ASPEED_SOC_TIMER_BASE 0x1E782000 34013befe1SCédric Le Goater #define ASPEED_SOC_WDT_BASE 0x1E785000 35ff90606fSCédric Le Goater #define ASPEED_SOC_I2C_BASE 0x1E78A000 3643e3346eSAndrew Jeffery 3743e3346eSAndrew Jeffery static const int uart_irqs[] = { 9, 32, 33, 34, 10 }; 3843e3346eSAndrew Jeffery static const int timer_irqs[] = { 16, 17, 18, 35, 36, 37, 38, 39, }; 3943e3346eSAndrew Jeffery 40b033271fSCédric Le Goater #define AST2400_SDRAM_BASE 0x40000000 41365aff1eSCédric Le Goater #define AST2500_SDRAM_BASE 0x80000000 42b033271fSCédric Le Goater 43dbcabeebSCédric Le Goater static const hwaddr aspeed_soc_ast2400_spi_bases[] = { ASPEED_SOC_SPI_BASE }; 446dc52326SCédric Le Goater static const char *aspeed_soc_ast2400_typenames[] = { "aspeed.smc.spi" }; 45dbcabeebSCédric Le Goater 466dc52326SCédric Le Goater static const hwaddr aspeed_soc_ast2500_spi_bases[] = { ASPEED_SOC_SPI_BASE, 476dc52326SCédric Le Goater ASPEED_SOC_SPI2_BASE}; 486dc52326SCédric Le Goater static const char *aspeed_soc_ast2500_typenames[] = { 496dc52326SCédric Le Goater "aspeed.smc.ast2500-spi1", "aspeed.smc.ast2500-spi2" }; 50dbcabeebSCédric Le Goater 51b033271fSCédric Le Goater static const AspeedSoCInfo aspeed_socs[] = { 5274af4eecSCédric Le Goater { 5374af4eecSCédric Le Goater .name = "ast2400-a0", 5474af4eecSCédric Le Goater .cpu_model = "arm926", 5574af4eecSCédric Le Goater .silicon_rev = AST2400_A0_SILICON_REV, 5674af4eecSCédric Le Goater .sdram_base = AST2400_SDRAM_BASE, 5774af4eecSCédric Le Goater .sram_size = 0x8000, 5874af4eecSCédric Le Goater .spis_num = 1, 5974af4eecSCédric Le Goater .spi_bases = aspeed_soc_ast2400_spi_bases, 6074af4eecSCédric Le Goater .fmc_typename = "aspeed.smc.fmc", 6174af4eecSCédric Le Goater .spi_typename = aspeed_soc_ast2400_typenames, 6274af4eecSCédric Le Goater }, { 636efbac90SCédric Le Goater .name = "ast2400-a1", 646efbac90SCédric Le Goater .cpu_model = "arm926", 656efbac90SCédric Le Goater .silicon_rev = AST2400_A1_SILICON_REV, 666efbac90SCédric Le Goater .sdram_base = AST2400_SDRAM_BASE, 676efbac90SCédric Le Goater .sram_size = 0x8000, 686efbac90SCédric Le Goater .spis_num = 1, 696efbac90SCédric Le Goater .spi_bases = aspeed_soc_ast2400_spi_bases, 706efbac90SCédric Le Goater .fmc_typename = "aspeed.smc.fmc", 716efbac90SCédric Le Goater .spi_typename = aspeed_soc_ast2400_typenames, 726efbac90SCédric Le Goater }, { 7374af4eecSCédric Le Goater .name = "ast2400", 7474af4eecSCédric Le Goater .cpu_model = "arm926", 7574af4eecSCédric Le Goater .silicon_rev = AST2400_A0_SILICON_REV, 7674af4eecSCédric Le Goater .sdram_base = AST2400_SDRAM_BASE, 7774af4eecSCédric Le Goater .sram_size = 0x8000, 7874af4eecSCédric Le Goater .spis_num = 1, 7974af4eecSCédric Le Goater .spi_bases = aspeed_soc_ast2400_spi_bases, 8074af4eecSCédric Le Goater .fmc_typename = "aspeed.smc.fmc", 8174af4eecSCédric Le Goater .spi_typename = aspeed_soc_ast2400_typenames, 8274af4eecSCédric Le Goater }, { 8374af4eecSCédric Le Goater .name = "ast2500-a1", 8474af4eecSCédric Le Goater .cpu_model = "arm1176", 8574af4eecSCédric Le Goater .silicon_rev = AST2500_A1_SILICON_REV, 8674af4eecSCédric Le Goater .sdram_base = AST2500_SDRAM_BASE, 8774af4eecSCédric Le Goater .sram_size = 0x9000, 8874af4eecSCédric Le Goater .spis_num = 2, 8974af4eecSCédric Le Goater .spi_bases = aspeed_soc_ast2500_spi_bases, 9074af4eecSCédric Le Goater .fmc_typename = "aspeed.smc.ast2500-fmc", 9174af4eecSCédric Le Goater .spi_typename = aspeed_soc_ast2500_typenames, 9274af4eecSCédric Le Goater }, 93b033271fSCédric Le Goater }; 94b033271fSCédric Le Goater 9543e3346eSAndrew Jeffery /* 9643e3346eSAndrew Jeffery * IO handlers: simply catch any reads/writes to IO addresses that aren't 9743e3346eSAndrew Jeffery * handled by a device mapping. 9843e3346eSAndrew Jeffery */ 9943e3346eSAndrew Jeffery 100ff90606fSCédric Le Goater static uint64_t aspeed_soc_io_read(void *p, hwaddr offset, unsigned size) 10143e3346eSAndrew Jeffery { 10243e3346eSAndrew Jeffery qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n", 10343e3346eSAndrew Jeffery __func__, offset, size); 10443e3346eSAndrew Jeffery return 0; 10543e3346eSAndrew Jeffery } 10643e3346eSAndrew Jeffery 107ff90606fSCédric Le Goater static void aspeed_soc_io_write(void *opaque, hwaddr offset, uint64_t value, 10843e3346eSAndrew Jeffery unsigned size) 10943e3346eSAndrew Jeffery { 11043e3346eSAndrew Jeffery qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n", 11143e3346eSAndrew Jeffery __func__, offset, value, size); 11243e3346eSAndrew Jeffery } 11343e3346eSAndrew Jeffery 114ff90606fSCédric Le Goater static const MemoryRegionOps aspeed_soc_io_ops = { 115ff90606fSCédric Le Goater .read = aspeed_soc_io_read, 116ff90606fSCédric Le Goater .write = aspeed_soc_io_write, 11743e3346eSAndrew Jeffery .endianness = DEVICE_LITTLE_ENDIAN, 11843e3346eSAndrew Jeffery }; 11943e3346eSAndrew Jeffery 120ff90606fSCédric Le Goater static void aspeed_soc_init(Object *obj) 12143e3346eSAndrew Jeffery { 122ff90606fSCédric Le Goater AspeedSoCState *s = ASPEED_SOC(obj); 123b033271fSCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 1242d105bd6SCédric Le Goater char *cpu_typename; 125dbcabeebSCédric Le Goater int i; 12643e3346eSAndrew Jeffery 1272d105bd6SCédric Le Goater cpu_typename = g_strdup_printf("%s-" TYPE_ARM_CPU, sc->info->cpu_model); 1282d105bd6SCédric Le Goater object_initialize(&s->cpu, sizeof(s->cpu), cpu_typename); 1292d105bd6SCédric Le Goater object_property_add_child(obj, "cpu", OBJECT(&s->cpu), NULL); 1302d105bd6SCédric Le Goater g_free(cpu_typename); 13143e3346eSAndrew Jeffery 13243e3346eSAndrew Jeffery object_initialize(&s->vic, sizeof(s->vic), TYPE_ASPEED_VIC); 13343e3346eSAndrew Jeffery object_property_add_child(obj, "vic", OBJECT(&s->vic), NULL); 13443e3346eSAndrew Jeffery qdev_set_parent_bus(DEVICE(&s->vic), sysbus_get_default()); 13543e3346eSAndrew Jeffery 13643e3346eSAndrew Jeffery object_initialize(&s->timerctrl, sizeof(s->timerctrl), TYPE_ASPEED_TIMER); 13743e3346eSAndrew Jeffery object_property_add_child(obj, "timerctrl", OBJECT(&s->timerctrl), NULL); 13843e3346eSAndrew Jeffery qdev_set_parent_bus(DEVICE(&s->timerctrl), sysbus_get_default()); 13916020011SCédric Le Goater 14016020011SCédric Le Goater object_initialize(&s->i2c, sizeof(s->i2c), TYPE_ASPEED_I2C); 14116020011SCédric Le Goater object_property_add_child(obj, "i2c", OBJECT(&s->i2c), NULL); 14216020011SCédric Le Goater qdev_set_parent_bus(DEVICE(&s->i2c), sysbus_get_default()); 143334973bbSAndrew Jeffery 144334973bbSAndrew Jeffery object_initialize(&s->scu, sizeof(s->scu), TYPE_ASPEED_SCU); 145334973bbSAndrew Jeffery object_property_add_child(obj, "scu", OBJECT(&s->scu), NULL); 146334973bbSAndrew Jeffery qdev_set_parent_bus(DEVICE(&s->scu), sysbus_get_default()); 147334973bbSAndrew Jeffery qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", 148b033271fSCédric Le Goater sc->info->silicon_rev); 149334973bbSAndrew Jeffery object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), 150334973bbSAndrew Jeffery "hw-strap1", &error_abort); 151334973bbSAndrew Jeffery object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), 152334973bbSAndrew Jeffery "hw-strap2", &error_abort); 1537c1c69bcSCédric Le Goater 1546dc52326SCédric Le Goater object_initialize(&s->fmc, sizeof(s->fmc), sc->info->fmc_typename); 1550e5803dfSCédric Le Goater object_property_add_child(obj, "fmc", OBJECT(&s->fmc), NULL); 1560e5803dfSCédric Le Goater qdev_set_parent_bus(DEVICE(&s->fmc), sysbus_get_default()); 15726d5df95SCédric Le Goater object_property_add_alias(obj, "num-cs", OBJECT(&s->fmc), "num-cs", 15826d5df95SCédric Le Goater &error_abort); 1597c1c69bcSCédric Le Goater 160dbcabeebSCédric Le Goater for (i = 0; i < sc->info->spis_num; i++) { 1616dc52326SCédric Le Goater object_initialize(&s->spi[i], sizeof(s->spi[i]), 1626dc52326SCédric Le Goater sc->info->spi_typename[i]); 163bd673bd8SCédric Le Goater object_property_add_child(obj, "spi[*]", OBJECT(&s->spi[i]), NULL); 164dbcabeebSCédric Le Goater qdev_set_parent_bus(DEVICE(&s->spi[i]), sysbus_get_default()); 165dbcabeebSCédric Le Goater } 166c2da8a8bSCédric Le Goater 167c2da8a8bSCédric Le Goater object_initialize(&s->sdmc, sizeof(s->sdmc), TYPE_ASPEED_SDMC); 168c2da8a8bSCédric Le Goater object_property_add_child(obj, "sdmc", OBJECT(&s->sdmc), NULL); 169c2da8a8bSCédric Le Goater qdev_set_parent_bus(DEVICE(&s->sdmc), sysbus_get_default()); 170c2da8a8bSCédric Le Goater qdev_prop_set_uint32(DEVICE(&s->sdmc), "silicon-rev", 171b033271fSCédric Le Goater sc->info->silicon_rev); 172c6c7cfb0SCédric Le Goater object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc), 173c6c7cfb0SCédric Le Goater "ram-size", &error_abort); 174013befe1SCédric Le Goater 175013befe1SCédric Le Goater object_initialize(&s->wdt, sizeof(s->wdt), TYPE_ASPEED_WDT); 176013befe1SCédric Le Goater object_property_add_child(obj, "wdt", OBJECT(&s->wdt), NULL); 177013befe1SCédric Le Goater qdev_set_parent_bus(DEVICE(&s->wdt), sysbus_get_default()); 17843e3346eSAndrew Jeffery } 17943e3346eSAndrew Jeffery 180ff90606fSCédric Le Goater static void aspeed_soc_realize(DeviceState *dev, Error **errp) 18143e3346eSAndrew Jeffery { 18243e3346eSAndrew Jeffery int i; 183ff90606fSCédric Le Goater AspeedSoCState *s = ASPEED_SOC(dev); 184dbcabeebSCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 1857c1c69bcSCédric Le Goater Error *err = NULL, *local_err = NULL; 18643e3346eSAndrew Jeffery 18743e3346eSAndrew Jeffery /* IO space */ 188ff90606fSCédric Le Goater memory_region_init_io(&s->iomem, NULL, &aspeed_soc_io_ops, NULL, 189ff90606fSCédric Le Goater "aspeed_soc.io", ASPEED_SOC_IOMEM_SIZE); 190ff90606fSCédric Le Goater memory_region_add_subregion_overlap(get_system_memory(), 191ff90606fSCédric Le Goater ASPEED_SOC_IOMEM_BASE, &s->iomem, -1); 19243e3346eSAndrew Jeffery 1932d105bd6SCédric Le Goater /* CPU */ 1942d105bd6SCédric Le Goater object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err); 1952d105bd6SCédric Le Goater if (err) { 1962d105bd6SCédric Le Goater error_propagate(errp, err); 1972d105bd6SCédric Le Goater return; 1982d105bd6SCédric Le Goater } 1992d105bd6SCédric Le Goater 20074af4eecSCédric Le Goater /* SRAM */ 20174af4eecSCédric Le Goater memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram", 20274af4eecSCédric Le Goater sc->info->sram_size, &err); 20374af4eecSCédric Le Goater if (err) { 20474af4eecSCédric Le Goater error_propagate(errp, err); 20574af4eecSCédric Le Goater return; 20674af4eecSCédric Le Goater } 20774af4eecSCédric Le Goater vmstate_register_ram_global(&s->sram); 20874af4eecSCédric Le Goater memory_region_add_subregion(get_system_memory(), ASPEED_SOC_SRAM_BASE, 20974af4eecSCédric Le Goater &s->sram); 21074af4eecSCédric Le Goater 21143e3346eSAndrew Jeffery /* VIC */ 21243e3346eSAndrew Jeffery object_property_set_bool(OBJECT(&s->vic), true, "realized", &err); 21343e3346eSAndrew Jeffery if (err) { 21443e3346eSAndrew Jeffery error_propagate(errp, err); 21543e3346eSAndrew Jeffery return; 21643e3346eSAndrew Jeffery } 217ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->vic), 0, ASPEED_SOC_VIC_BASE); 21843e3346eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0, 2192d105bd6SCédric Le Goater qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ)); 22043e3346eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1, 2212d105bd6SCédric Le Goater qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ)); 22243e3346eSAndrew Jeffery 22343e3346eSAndrew Jeffery /* Timer */ 22443e3346eSAndrew Jeffery object_property_set_bool(OBJECT(&s->timerctrl), true, "realized", &err); 22543e3346eSAndrew Jeffery if (err) { 22643e3346eSAndrew Jeffery error_propagate(errp, err); 22743e3346eSAndrew Jeffery return; 22843e3346eSAndrew Jeffery } 229ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, ASPEED_SOC_TIMER_BASE); 23043e3346eSAndrew Jeffery for (i = 0; i < ARRAY_SIZE(timer_irqs); i++) { 23143e3346eSAndrew Jeffery qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->vic), timer_irqs[i]); 23243e3346eSAndrew Jeffery sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); 23343e3346eSAndrew Jeffery } 23443e3346eSAndrew Jeffery 235334973bbSAndrew Jeffery /* SCU */ 236334973bbSAndrew Jeffery object_property_set_bool(OBJECT(&s->scu), true, "realized", &err); 237334973bbSAndrew Jeffery if (err) { 238334973bbSAndrew Jeffery error_propagate(errp, err); 239334973bbSAndrew Jeffery return; 240334973bbSAndrew Jeffery } 241ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, ASPEED_SOC_SCU_BASE); 242334973bbSAndrew Jeffery 24343e3346eSAndrew Jeffery /* UART - attach an 8250 to the IO space as our UART5 */ 24443e3346eSAndrew Jeffery if (serial_hds[0]) { 24543e3346eSAndrew Jeffery qemu_irq uart5 = qdev_get_gpio_in(DEVICE(&s->vic), uart_irqs[4]); 246ff90606fSCédric Le Goater serial_mm_init(&s->iomem, ASPEED_SOC_UART_5_BASE, 2, 24743e3346eSAndrew Jeffery uart5, 38400, serial_hds[0], DEVICE_LITTLE_ENDIAN); 24843e3346eSAndrew Jeffery } 24916020011SCédric Le Goater 25016020011SCédric Le Goater /* I2C */ 25116020011SCédric Le Goater object_property_set_bool(OBJECT(&s->i2c), true, "realized", &err); 25216020011SCédric Le Goater if (err) { 25316020011SCédric Le Goater error_propagate(errp, err); 25416020011SCédric Le Goater return; 25516020011SCédric Le Goater } 256ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c), 0, ASPEED_SOC_I2C_BASE); 25716020011SCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0, 25816020011SCédric Le Goater qdev_get_gpio_in(DEVICE(&s->vic), 12)); 2597c1c69bcSCédric Le Goater 26026d5df95SCédric Le Goater /* FMC, The number of CS is set at the board level */ 26126d5df95SCédric Le Goater object_property_set_bool(OBJECT(&s->fmc), true, "realized", &err); 2627c1c69bcSCédric Le Goater if (err) { 2637c1c69bcSCédric Le Goater error_propagate(errp, err); 2647c1c69bcSCédric Le Goater return; 2657c1c69bcSCédric Le Goater } 2660e5803dfSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, ASPEED_SOC_FMC_BASE); 267dcb83444SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1, 268dcb83444SCédric Le Goater s->fmc.ctrl->flash_window_base); 2690e5803dfSCédric Le Goater sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, 2707c1c69bcSCédric Le Goater qdev_get_gpio_in(DEVICE(&s->vic), 19)); 2717c1c69bcSCédric Le Goater 2727c1c69bcSCédric Le Goater /* SPI */ 273dbcabeebSCédric Le Goater for (i = 0; i < sc->info->spis_num; i++) { 274dbcabeebSCédric Le Goater object_property_set_int(OBJECT(&s->spi[i]), 1, "num-cs", &err); 275dbcabeebSCédric Le Goater object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", 276dbcabeebSCédric Le Goater &local_err); 2777c1c69bcSCédric Le Goater error_propagate(&err, local_err); 2787c1c69bcSCédric Le Goater if (err) { 2797c1c69bcSCédric Le Goater error_propagate(errp, err); 2807c1c69bcSCédric Le Goater return; 2817c1c69bcSCédric Le Goater } 282dbcabeebSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, sc->info->spi_bases[i]); 283dbcabeebSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1, 284dbcabeebSCédric Le Goater s->spi[i].ctrl->flash_window_base); 285dbcabeebSCédric Le Goater } 286c2da8a8bSCédric Le Goater 287c2da8a8bSCédric Le Goater /* SDMC - SDRAM Memory Controller */ 288c2da8a8bSCédric Le Goater object_property_set_bool(OBJECT(&s->sdmc), true, "realized", &err); 289c2da8a8bSCédric Le Goater if (err) { 290c2da8a8bSCédric Le Goater error_propagate(errp, err); 291c2da8a8bSCédric Le Goater return; 292c2da8a8bSCédric Le Goater } 293ff90606fSCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->sdmc), 0, ASPEED_SOC_SDMC_BASE); 294013befe1SCédric Le Goater 295013befe1SCédric Le Goater /* Watch dog */ 296013befe1SCédric Le Goater object_property_set_bool(OBJECT(&s->wdt), true, "realized", &err); 297013befe1SCédric Le Goater if (err) { 298013befe1SCédric Le Goater error_propagate(errp, err); 299013befe1SCédric Le Goater return; 300013befe1SCédric Le Goater } 301013befe1SCédric Le Goater sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt), 0, ASPEED_SOC_WDT_BASE); 30243e3346eSAndrew Jeffery } 30343e3346eSAndrew Jeffery 304ff90606fSCédric Le Goater static void aspeed_soc_class_init(ObjectClass *oc, void *data) 30543e3346eSAndrew Jeffery { 30643e3346eSAndrew Jeffery DeviceClass *dc = DEVICE_CLASS(oc); 307b033271fSCédric Le Goater AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc); 30843e3346eSAndrew Jeffery 309b033271fSCédric Le Goater sc->info = (AspeedSoCInfo *) data; 310ff90606fSCédric Le Goater dc->realize = aspeed_soc_realize; 31143e3346eSAndrew Jeffery } 31243e3346eSAndrew Jeffery 313ff90606fSCédric Le Goater static const TypeInfo aspeed_soc_type_info = { 314ff90606fSCédric Le Goater .name = TYPE_ASPEED_SOC, 315b033271fSCédric Le Goater .parent = TYPE_DEVICE, 316ff90606fSCédric Le Goater .instance_init = aspeed_soc_init, 317b033271fSCédric Le Goater .instance_size = sizeof(AspeedSoCState), 318b033271fSCédric Le Goater .class_size = sizeof(AspeedSoCClass), 319b033271fSCédric Le Goater .abstract = true, 32043e3346eSAndrew Jeffery }; 32143e3346eSAndrew Jeffery 322ff90606fSCédric Le Goater static void aspeed_soc_register_types(void) 32343e3346eSAndrew Jeffery { 324b033271fSCédric Le Goater int i; 325b033271fSCédric Le Goater 326ff90606fSCédric Le Goater type_register_static(&aspeed_soc_type_info); 327b033271fSCédric Le Goater for (i = 0; i < ARRAY_SIZE(aspeed_socs); ++i) { 328b033271fSCédric Le Goater TypeInfo ti = { 329b033271fSCédric Le Goater .name = aspeed_socs[i].name, 330b033271fSCédric Le Goater .parent = TYPE_ASPEED_SOC, 331b033271fSCédric Le Goater .class_init = aspeed_soc_class_init, 332b033271fSCédric Le Goater .class_data = (void *) &aspeed_socs[i], 333b033271fSCédric Le Goater }; 334b033271fSCédric Le Goater type_register(&ti); 335b033271fSCédric Le Goater } 33643e3346eSAndrew Jeffery } 33743e3346eSAndrew Jeffery 338ff90606fSCédric Le Goater type_init(aspeed_soc_register_types) 339