xref: /qemu/hw/arm/aspeed_ast10x0.c (revision 80beb0856780394d73f7a3b5b7c76d78d05084ae)
1356b230eSSteven Lee /*
2356b230eSSteven Lee  * ASPEED Ast10x0 SoC
3356b230eSSteven Lee  *
4356b230eSSteven Lee  * Copyright (C) 2022 ASPEED Technology Inc.
5356b230eSSteven Lee  *
6356b230eSSteven Lee  * This code is licensed under the GPL version 2 or later.  See
7356b230eSSteven Lee  * the COPYING file in the top-level directory.
8356b230eSSteven Lee  *
9356b230eSSteven Lee  * Implementation extracted from the AST2600 and adapted for Ast10x0.
10356b230eSSteven Lee  */
11356b230eSSteven Lee 
12356b230eSSteven Lee #include "qemu/osdep.h"
13356b230eSSteven Lee #include "qapi/error.h"
14356b230eSSteven Lee #include "exec/address-spaces.h"
15356b230eSSteven Lee #include "sysemu/sysemu.h"
16356b230eSSteven Lee #include "hw/qdev-clock.h"
17356b230eSSteven Lee #include "hw/misc/unimp.h"
18356b230eSSteven Lee #include "hw/arm/aspeed_soc.h"
19356b230eSSteven Lee 
20356b230eSSteven Lee #define ASPEED_SOC_IOMEM_SIZE 0x00200000
21356b230eSSteven Lee 
22356b230eSSteven Lee static const hwaddr aspeed_soc_ast1030_memmap[] = {
23356b230eSSteven Lee     [ASPEED_DEV_SRAM]      = 0x00000000,
24356b230eSSteven Lee     [ASPEED_DEV_SBC]       = 0x79000000,
25356b230eSSteven Lee     [ASPEED_DEV_IOMEM]     = 0x7E600000,
26356b230eSSteven Lee     [ASPEED_DEV_PWM]       = 0x7E610000,
27356b230eSSteven Lee     [ASPEED_DEV_FMC]       = 0x7E620000,
28356b230eSSteven Lee     [ASPEED_DEV_SPI1]      = 0x7E630000,
29356b230eSSteven Lee     [ASPEED_DEV_SPI2]      = 0x7E640000,
30356b230eSSteven Lee     [ASPEED_DEV_SCU]       = 0x7E6E2000,
31356b230eSSteven Lee     [ASPEED_DEV_ADC]       = 0x7E6E9000,
32356b230eSSteven Lee     [ASPEED_DEV_SBC]       = 0x7E6F2000,
33356b230eSSteven Lee     [ASPEED_DEV_GPIO]      = 0x7E780000,
34356b230eSSteven Lee     [ASPEED_DEV_TIMER1]    = 0x7E782000,
35ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART1]     = 0x7E783000,
36ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART2]     = 0x7E78D000,
37ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART3]     = 0x7E78E000,
38ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART4]     = 0x7E78F000,
39356b230eSSteven Lee     [ASPEED_DEV_UART5]     = 0x7E784000,
40ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART6]     = 0x7E790000,
41ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART7]     = 0x7E790100,
42ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART8]     = 0x7E790200,
43ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART9]     = 0x7E790300,
44ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART10]    = 0x7E790400,
45ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART11]    = 0x7E790500,
46ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART12]    = 0x7E790600,
47ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART13]    = 0x7E790700,
48356b230eSSteven Lee     [ASPEED_DEV_WDT]       = 0x7E785000,
49356b230eSSteven Lee     [ASPEED_DEV_LPC]       = 0x7E789000,
50356b230eSSteven Lee     [ASPEED_DEV_I2C]       = 0x7E7B0000,
51356b230eSSteven Lee };
52356b230eSSteven Lee 
53356b230eSSteven Lee static const int aspeed_soc_ast1030_irqmap[] = {
54ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART1]     = 47,
55ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART2]     = 48,
56ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART3]     = 49,
57ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART4]     = 50,
58356b230eSSteven Lee     [ASPEED_DEV_UART5]     = 8,
59ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART6]     = 57,
60ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART7]     = 58,
61ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART8]     = 59,
62ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART9]     = 60,
63ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART10]    = 61,
64ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART11]    = 62,
65ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART12]    = 63,
66ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART13]    = 64,
67356b230eSSteven Lee     [ASPEED_DEV_GPIO]      = 11,
68356b230eSSteven Lee     [ASPEED_DEV_TIMER1]    = 16,
69356b230eSSteven Lee     [ASPEED_DEV_TIMER2]    = 17,
70356b230eSSteven Lee     [ASPEED_DEV_TIMER3]    = 18,
71356b230eSSteven Lee     [ASPEED_DEV_TIMER4]    = 19,
72356b230eSSteven Lee     [ASPEED_DEV_TIMER5]    = 20,
73356b230eSSteven Lee     [ASPEED_DEV_TIMER6]    = 21,
74356b230eSSteven Lee     [ASPEED_DEV_TIMER7]    = 22,
75356b230eSSteven Lee     [ASPEED_DEV_TIMER8]    = 23,
76356b230eSSteven Lee     [ASPEED_DEV_WDT]       = 24,
77356b230eSSteven Lee     [ASPEED_DEV_LPC]       = 35,
78356b230eSSteven Lee     [ASPEED_DEV_FMC]       = 39,
79356b230eSSteven Lee     [ASPEED_DEV_PWM]       = 44,
80356b230eSSteven Lee     [ASPEED_DEV_ADC]       = 46,
81356b230eSSteven Lee     [ASPEED_DEV_SPI1]      = 65,
82356b230eSSteven Lee     [ASPEED_DEV_SPI2]      = 66,
83356b230eSSteven Lee     [ASPEED_DEV_I2C]       = 110, /* 110 ~ 123 */
84356b230eSSteven Lee     [ASPEED_DEV_KCS]       = 138, /* 138 -> 142 */
85356b230eSSteven Lee };
86356b230eSSteven Lee 
87699db715SCédric Le Goater static qemu_irq aspeed_soc_ast1030_get_irq(AspeedSoCState *s, int dev)
88356b230eSSteven Lee {
89356b230eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
90356b230eSSteven Lee 
91699db715SCédric Le Goater     return qdev_get_gpio_in(DEVICE(&s->armv7m), sc->irqmap[dev]);
92356b230eSSteven Lee }
93356b230eSSteven Lee 
94356b230eSSteven Lee static void aspeed_soc_ast1030_init(Object *obj)
95356b230eSSteven Lee {
96356b230eSSteven Lee     AspeedSoCState *s = ASPEED_SOC(obj);
97356b230eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
98356b230eSSteven Lee     char socname[8];
99356b230eSSteven Lee     char typename[64];
100356b230eSSteven Lee     int i;
101356b230eSSteven Lee 
102356b230eSSteven Lee     if (sscanf(sc->name, "%7s", socname) != 1) {
103356b230eSSteven Lee         g_assert_not_reached();
104356b230eSSteven Lee     }
105356b230eSSteven Lee 
106356b230eSSteven Lee     object_initialize_child(obj, "armv7m", &s->armv7m, TYPE_ARMV7M);
107356b230eSSteven Lee 
108356b230eSSteven Lee     s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0);
109356b230eSSteven Lee 
110356b230eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
111356b230eSSteven Lee     object_initialize_child(obj, "scu", &s->scu, typename);
112356b230eSSteven Lee     qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", sc->silicon_rev);
113356b230eSSteven Lee 
114356b230eSSteven Lee     object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), "hw-strap1");
115356b230eSSteven Lee     object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), "hw-strap2");
116356b230eSSteven Lee 
1174c70ab16STroy Lee     snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
1184c70ab16STroy Lee     object_initialize_child(obj, "i2c", &s->i2c, typename);
1194c70ab16STroy Lee 
120356b230eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
121356b230eSSteven Lee     object_initialize_child(obj, "timerctrl", &s->timerctrl, typename);
122356b230eSSteven Lee 
123356b230eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname);
124356b230eSSteven Lee     object_initialize_child(obj, "adc", &s->adc, typename);
125356b230eSSteven Lee 
126356b230eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
127356b230eSSteven Lee     object_initialize_child(obj, "fmc", &s->fmc, typename);
128356b230eSSteven Lee 
129356b230eSSteven Lee     for (i = 0; i < sc->spis_num; i++) {
130356b230eSSteven Lee         snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
131356b230eSSteven Lee         object_initialize_child(obj, "spi[*]", &s->spi[i], typename);
132356b230eSSteven Lee     }
133356b230eSSteven Lee 
134356b230eSSteven Lee     object_initialize_child(obj, "lpc", &s->lpc, TYPE_ASPEED_LPC);
135356b230eSSteven Lee 
136356b230eSSteven Lee     object_initialize_child(obj, "sbc", &s->sbc, TYPE_ASPEED_SBC);
137356b230eSSteven Lee 
138356b230eSSteven Lee     for (i = 0; i < sc->wdts_num; i++) {
139356b230eSSteven Lee         snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
140356b230eSSteven Lee         object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename);
141356b230eSSteven Lee     }
14217075ef2SJamin Lin 
14317075ef2SJamin Lin     snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
14417075ef2SJamin Lin     object_initialize_child(obj, "gpio", &s->gpio, typename);
145*80beb085SPeter Delevoryas 
146*80beb085SPeter Delevoryas     object_initialize_child(obj, "iomem", &s->iomem, TYPE_UNIMPLEMENTED_DEVICE);
147*80beb085SPeter Delevoryas     object_initialize_child(obj, "sbc-unimplemented", &s->sbc_unimplemented,
148*80beb085SPeter Delevoryas                             TYPE_UNIMPLEMENTED_DEVICE);
149356b230eSSteven Lee }
150356b230eSSteven Lee 
151356b230eSSteven Lee static void aspeed_soc_ast1030_realize(DeviceState *dev_soc, Error **errp)
152356b230eSSteven Lee {
153356b230eSSteven Lee     AspeedSoCState *s = ASPEED_SOC(dev_soc);
154356b230eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
155356b230eSSteven Lee     DeviceState *armv7m;
156356b230eSSteven Lee     Error *err = NULL;
157356b230eSSteven Lee     int i;
158356b230eSSteven Lee 
159356b230eSSteven Lee     if (!clock_has_source(s->sysclk)) {
160356b230eSSteven Lee         error_setg(errp, "sysclk clock must be wired up by the board code");
161356b230eSSteven Lee         return;
162356b230eSSteven Lee     }
163356b230eSSteven Lee 
164356b230eSSteven Lee     /* General I/O memory space to catch all unimplemented device */
165*80beb085SPeter Delevoryas     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->iomem), "aspeed.io",
166356b230eSSteven Lee                                   sc->memmap[ASPEED_DEV_IOMEM],
167356b230eSSteven Lee                                   ASPEED_SOC_IOMEM_SIZE);
168*80beb085SPeter Delevoryas     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->sbc_unimplemented),
169*80beb085SPeter Delevoryas                                   "aspeed.sbc", sc->memmap[ASPEED_DEV_SBC],
170*80beb085SPeter Delevoryas                                   0x40000);
171356b230eSSteven Lee 
172356b230eSSteven Lee     /* AST1030 CPU Core */
173356b230eSSteven Lee     armv7m = DEVICE(&s->armv7m);
174356b230eSSteven Lee     qdev_prop_set_uint32(armv7m, "num-irq", 256);
175356b230eSSteven Lee     qdev_prop_set_string(armv7m, "cpu-type", sc->cpu_type);
176356b230eSSteven Lee     qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk);
177356b230eSSteven Lee     object_property_set_link(OBJECT(&s->armv7m), "memory",
1784dd9d554SPeter Delevoryas                              OBJECT(s->memory), &error_abort);
179356b230eSSteven Lee     sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), &error_abort);
180356b230eSSteven Lee 
181356b230eSSteven Lee     /* Internal SRAM */
182356b230eSSteven Lee     memory_region_init_ram(&s->sram, NULL, "aspeed.sram", sc->sram_size, &err);
183356b230eSSteven Lee     if (err != NULL) {
184356b230eSSteven Lee         error_propagate(errp, err);
185356b230eSSteven Lee         return;
186356b230eSSteven Lee     }
1874dd9d554SPeter Delevoryas     memory_region_add_subregion(s->memory,
188356b230eSSteven Lee                                 sc->memmap[ASPEED_DEV_SRAM],
189356b230eSSteven Lee                                 &s->sram);
190356b230eSSteven Lee 
191356b230eSSteven Lee     /* SCU */
192356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) {
193356b230eSSteven Lee         return;
194356b230eSSteven Lee     }
1955bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]);
196356b230eSSteven Lee 
1974c70ab16STroy Lee     /* I2C */
1984c70ab16STroy Lee 
1994c70ab16STroy Lee     object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(&s->sram),
2004c70ab16STroy Lee                              &error_abort);
2014c70ab16STroy Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) {
2024c70ab16STroy Lee         return;
2034c70ab16STroy Lee     }
2045bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]);
2054c70ab16STroy Lee     for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) {
2064c70ab16STroy Lee         qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->armv7m),
2074c70ab16STroy Lee                                         sc->irqmap[ASPEED_DEV_I2C] + i);
2084c70ab16STroy Lee         /* The AST1030 I2C controller has one IRQ per bus. */
2094c70ab16STroy Lee         sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c.busses[i]), 0, irq);
2104c70ab16STroy Lee     }
2114c70ab16STroy Lee 
212356b230eSSteven Lee     /* LPC */
213356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->lpc), errp)) {
214356b230eSSteven Lee         return;
215356b230eSSteven Lee     }
2165bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->lpc), 0, sc->memmap[ASPEED_DEV_LPC]);
217356b230eSSteven Lee 
218356b230eSSteven Lee     /* Connect the LPC IRQ to the GIC. It is otherwise unused. */
219356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 0,
220356b230eSSteven Lee                        aspeed_soc_get_irq(s, ASPEED_DEV_LPC));
221356b230eSSteven Lee 
222356b230eSSteven Lee     /*
223356b230eSSteven Lee      * On the AST1030 LPC subdevice IRQs are connected straight to the GIC.
224356b230eSSteven Lee      */
225356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_1,
226356b230eSSteven Lee                        qdev_get_gpio_in(DEVICE(&s->armv7m),
227356b230eSSteven Lee                                 sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_1));
228356b230eSSteven Lee 
229356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_2,
230356b230eSSteven Lee                        qdev_get_gpio_in(DEVICE(&s->armv7m),
231356b230eSSteven Lee                                 sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_2));
232356b230eSSteven Lee 
233356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_3,
234356b230eSSteven Lee                        qdev_get_gpio_in(DEVICE(&s->armv7m),
235356b230eSSteven Lee                                 sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_3));
236356b230eSSteven Lee 
237356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_4,
238356b230eSSteven Lee                        qdev_get_gpio_in(DEVICE(&s->armv7m),
239356b230eSSteven Lee                                 sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_4));
240356b230eSSteven Lee 
241470253b6SPeter Delevoryas     /* UART */
242470253b6SPeter Delevoryas     aspeed_soc_uart_init(s);
243356b230eSSteven Lee 
244356b230eSSteven Lee     /* Timer */
245356b230eSSteven Lee     object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu),
246356b230eSSteven Lee                              &error_abort);
247356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) {
248356b230eSSteven Lee         return;
249356b230eSSteven Lee     }
2505bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->timerctrl), 0,
251356b230eSSteven Lee                     sc->memmap[ASPEED_DEV_TIMER1]);
252356b230eSSteven Lee     for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
253356b230eSSteven Lee         qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i);
254356b230eSSteven Lee         sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
255356b230eSSteven Lee     }
256356b230eSSteven Lee 
257356b230eSSteven Lee     /* ADC */
258356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) {
259356b230eSSteven Lee         return;
260356b230eSSteven Lee     }
2615bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]);
262356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0,
263356b230eSSteven Lee                        aspeed_soc_get_irq(s, ASPEED_DEV_ADC));
264356b230eSSteven Lee 
265356b230eSSteven Lee     /* FMC, The number of CS is set at the board level */
266356b230eSSteven Lee     object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(&s->sram),
267356b230eSSteven Lee             &error_abort);
268356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) {
269356b230eSSteven Lee         return;
270356b230eSSteven Lee     }
2715bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]);
2725bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 1,
273356b230eSSteven Lee                     ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base);
274356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
275356b230eSSteven Lee                        aspeed_soc_get_irq(s, ASPEED_DEV_FMC));
276356b230eSSteven Lee 
277356b230eSSteven Lee     /* SPI */
278356b230eSSteven Lee     for (i = 0; i < sc->spis_num; i++) {
279356b230eSSteven Lee         object_property_set_link(OBJECT(&s->spi[i]), "dram",
280356b230eSSteven Lee                                  OBJECT(&s->sram), &error_abort);
281356b230eSSteven Lee         if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
282356b230eSSteven Lee             return;
283356b230eSSteven Lee         }
2845bfcbda7SPeter Delevoryas         aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 0,
285356b230eSSteven Lee                         sc->memmap[ASPEED_DEV_SPI1 + i]);
2865bfcbda7SPeter Delevoryas         aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 1,
287356b230eSSteven Lee                         ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base);
288356b230eSSteven Lee     }
289356b230eSSteven Lee 
290356b230eSSteven Lee     /* Secure Boot Controller */
291356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sbc), errp)) {
292356b230eSSteven Lee         return;
293356b230eSSteven Lee     }
2945bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sbc), 0, sc->memmap[ASPEED_DEV_SBC]);
295356b230eSSteven Lee 
296356b230eSSteven Lee     /* Watch dog */
297356b230eSSteven Lee     for (i = 0; i < sc->wdts_num; i++) {
298356b230eSSteven Lee         AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
299356b230eSSteven Lee 
300356b230eSSteven Lee         object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu),
301356b230eSSteven Lee                                  &error_abort);
302356b230eSSteven Lee         if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) {
303356b230eSSteven Lee             return;
304356b230eSSteven Lee         }
3055bfcbda7SPeter Delevoryas         aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->wdt[i]), 0,
306356b230eSSteven Lee                         sc->memmap[ASPEED_DEV_WDT] + i * awc->offset);
307356b230eSSteven Lee     }
30817075ef2SJamin Lin 
30917075ef2SJamin Lin     /* GPIO */
31017075ef2SJamin Lin     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
31117075ef2SJamin Lin         return;
31217075ef2SJamin Lin     }
3135bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->gpio), 0,
3145bfcbda7SPeter Delevoryas                     sc->memmap[ASPEED_DEV_GPIO]);
31517075ef2SJamin Lin     sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
31617075ef2SJamin Lin                        aspeed_soc_get_irq(s, ASPEED_DEV_GPIO));
317356b230eSSteven Lee }
318356b230eSSteven Lee 
319356b230eSSteven Lee static void aspeed_soc_ast1030_class_init(ObjectClass *klass, void *data)
320356b230eSSteven Lee {
321356b230eSSteven Lee     DeviceClass *dc = DEVICE_CLASS(klass);
322356b230eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_CLASS(dc);
323356b230eSSteven Lee 
324356b230eSSteven Lee     dc->realize = aspeed_soc_ast1030_realize;
325356b230eSSteven Lee 
326356b230eSSteven Lee     sc->name = "ast1030-a1";
327356b230eSSteven Lee     sc->cpu_type = ARM_CPU_TYPE_NAME("cortex-m4");
328356b230eSSteven Lee     sc->silicon_rev = AST1030_A1_SILICON_REV;
329356b230eSSteven Lee     sc->sram_size = 0xc0000;
330356b230eSSteven Lee     sc->spis_num = 2;
331356b230eSSteven Lee     sc->ehcis_num = 0;
332356b230eSSteven Lee     sc->wdts_num = 4;
333356b230eSSteven Lee     sc->macs_num = 1;
334c5e1bdb9SPeter Delevoryas     sc->uarts_num = 13;
335356b230eSSteven Lee     sc->irqmap = aspeed_soc_ast1030_irqmap;
336356b230eSSteven Lee     sc->memmap = aspeed_soc_ast1030_memmap;
337356b230eSSteven Lee     sc->num_cpus = 1;
338699db715SCédric Le Goater     sc->get_irq = aspeed_soc_ast1030_get_irq;
339356b230eSSteven Lee }
340356b230eSSteven Lee 
341356b230eSSteven Lee static const TypeInfo aspeed_soc_ast1030_type_info = {
342356b230eSSteven Lee     .name          = "ast1030-a1",
343356b230eSSteven Lee     .parent        = TYPE_ASPEED_SOC,
344356b230eSSteven Lee     .instance_size = sizeof(AspeedSoCState),
345356b230eSSteven Lee     .instance_init = aspeed_soc_ast1030_init,
346356b230eSSteven Lee     .class_init    = aspeed_soc_ast1030_class_init,
347356b230eSSteven Lee     .class_size    = sizeof(AspeedSoCClass),
348356b230eSSteven Lee };
349356b230eSSteven Lee 
350356b230eSSteven Lee static void aspeed_soc_register_types(void)
351356b230eSSteven Lee {
352356b230eSSteven Lee     type_register_static(&aspeed_soc_ast1030_type_info);
353356b230eSSteven Lee }
354356b230eSSteven Lee 
355356b230eSSteven Lee type_init(aspeed_soc_register_types)
356