xref: /qemu/hw/arm/aspeed_ast10x0.c (revision 72006c619f6ae62cd1e954f8ff8436447525e202)
1356b230eSSteven Lee /*
2356b230eSSteven Lee  * ASPEED Ast10x0 SoC
3356b230eSSteven Lee  *
4356b230eSSteven Lee  * Copyright (C) 2022 ASPEED Technology Inc.
5356b230eSSteven Lee  *
6356b230eSSteven Lee  * This code is licensed under the GPL version 2 or later.  See
7356b230eSSteven Lee  * the COPYING file in the top-level directory.
8356b230eSSteven Lee  *
9356b230eSSteven Lee  * Implementation extracted from the AST2600 and adapted for Ast10x0.
10356b230eSSteven Lee  */
11356b230eSSteven Lee 
12356b230eSSteven Lee #include "qemu/osdep.h"
13356b230eSSteven Lee #include "qapi/error.h"
14356b230eSSteven Lee #include "exec/address-spaces.h"
15356b230eSSteven Lee #include "sysemu/sysemu.h"
16356b230eSSteven Lee #include "hw/qdev-clock.h"
17356b230eSSteven Lee #include "hw/misc/unimp.h"
18356b230eSSteven Lee #include "hw/arm/aspeed_soc.h"
19356b230eSSteven Lee 
20356b230eSSteven Lee #define ASPEED_SOC_IOMEM_SIZE 0x00200000
21356b230eSSteven Lee 
22356b230eSSteven Lee static const hwaddr aspeed_soc_ast1030_memmap[] = {
23356b230eSSteven Lee     [ASPEED_DEV_SRAM]      = 0x00000000,
24356b230eSSteven Lee     [ASPEED_DEV_SBC]       = 0x79000000,
25356b230eSSteven Lee     [ASPEED_DEV_IOMEM]     = 0x7E600000,
26356b230eSSteven Lee     [ASPEED_DEV_PWM]       = 0x7E610000,
27356b230eSSteven Lee     [ASPEED_DEV_FMC]       = 0x7E620000,
28356b230eSSteven Lee     [ASPEED_DEV_SPI1]      = 0x7E630000,
29356b230eSSteven Lee     [ASPEED_DEV_SPI2]      = 0x7E640000,
30*72006c61SPhilippe Mathieu-Daudé     [ASPEED_DEV_UDC]       = 0x7E6A2000,
31356b230eSSteven Lee     [ASPEED_DEV_SCU]       = 0x7E6E2000,
32*72006c61SPhilippe Mathieu-Daudé     [ASPEED_DEV_JTAG0]     = 0x7E6E4000,
33*72006c61SPhilippe Mathieu-Daudé     [ASPEED_DEV_JTAG1]     = 0x7E6E4100,
34356b230eSSteven Lee     [ASPEED_DEV_ADC]       = 0x7E6E9000,
35*72006c61SPhilippe Mathieu-Daudé     [ASPEED_DEV_ESPI]      = 0x7E6EE000,
36356b230eSSteven Lee     [ASPEED_DEV_SBC]       = 0x7E6F2000,
37356b230eSSteven Lee     [ASPEED_DEV_GPIO]      = 0x7E780000,
38*72006c61SPhilippe Mathieu-Daudé     [ASPEED_DEV_SGPIOM]    = 0x7E780500,
39356b230eSSteven Lee     [ASPEED_DEV_TIMER1]    = 0x7E782000,
40ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART1]     = 0x7E783000,
41ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART2]     = 0x7E78D000,
42ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART3]     = 0x7E78E000,
43ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART4]     = 0x7E78F000,
44356b230eSSteven Lee     [ASPEED_DEV_UART5]     = 0x7E784000,
45ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART6]     = 0x7E790000,
46ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART7]     = 0x7E790100,
47ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART8]     = 0x7E790200,
48ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART9]     = 0x7E790300,
49ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART10]    = 0x7E790400,
50ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART11]    = 0x7E790500,
51ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART12]    = 0x7E790600,
52ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART13]    = 0x7E790700,
53356b230eSSteven Lee     [ASPEED_DEV_WDT]       = 0x7E785000,
54356b230eSSteven Lee     [ASPEED_DEV_LPC]       = 0x7E789000,
5555c57023SPeter Delevoryas     [ASPEED_DEV_PECI]      = 0x7E78B000,
56356b230eSSteven Lee     [ASPEED_DEV_I2C]       = 0x7E7B0000,
57356b230eSSteven Lee };
58356b230eSSteven Lee 
59356b230eSSteven Lee static const int aspeed_soc_ast1030_irqmap[] = {
60ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART1]     = 47,
61ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART2]     = 48,
62ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART3]     = 49,
63ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART4]     = 50,
64356b230eSSteven Lee     [ASPEED_DEV_UART5]     = 8,
65ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART6]     = 57,
66ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART7]     = 58,
67ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART8]     = 59,
68ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART9]     = 60,
69ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART10]    = 61,
70ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART11]    = 62,
71ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART12]    = 63,
72ab5e8605SPeter Delevoryas     [ASPEED_DEV_UART13]    = 64,
73356b230eSSteven Lee     [ASPEED_DEV_GPIO]      = 11,
74356b230eSSteven Lee     [ASPEED_DEV_TIMER1]    = 16,
75356b230eSSteven Lee     [ASPEED_DEV_TIMER2]    = 17,
76356b230eSSteven Lee     [ASPEED_DEV_TIMER3]    = 18,
77356b230eSSteven Lee     [ASPEED_DEV_TIMER4]    = 19,
78356b230eSSteven Lee     [ASPEED_DEV_TIMER5]    = 20,
79356b230eSSteven Lee     [ASPEED_DEV_TIMER6]    = 21,
80356b230eSSteven Lee     [ASPEED_DEV_TIMER7]    = 22,
81356b230eSSteven Lee     [ASPEED_DEV_TIMER8]    = 23,
82356b230eSSteven Lee     [ASPEED_DEV_WDT]       = 24,
83356b230eSSteven Lee     [ASPEED_DEV_LPC]       = 35,
8455c57023SPeter Delevoryas     [ASPEED_DEV_PECI]      = 38,
85356b230eSSteven Lee     [ASPEED_DEV_FMC]       = 39,
86*72006c61SPhilippe Mathieu-Daudé     [ASPEED_DEV_ESPI]      = 42,
87356b230eSSteven Lee     [ASPEED_DEV_PWM]       = 44,
88356b230eSSteven Lee     [ASPEED_DEV_ADC]       = 46,
89356b230eSSteven Lee     [ASPEED_DEV_SPI1]      = 65,
90356b230eSSteven Lee     [ASPEED_DEV_SPI2]      = 66,
91356b230eSSteven Lee     [ASPEED_DEV_I2C]       = 110, /* 110 ~ 123 */
92356b230eSSteven Lee     [ASPEED_DEV_KCS]       = 138, /* 138 -> 142 */
93*72006c61SPhilippe Mathieu-Daudé     [ASPEED_DEV_UDC]       = 9,
94*72006c61SPhilippe Mathieu-Daudé     [ASPEED_DEV_SGPIOM]    = 51,
95*72006c61SPhilippe Mathieu-Daudé     [ASPEED_DEV_JTAG0]     = 27,
96*72006c61SPhilippe Mathieu-Daudé     [ASPEED_DEV_JTAG1]     = 53,
97356b230eSSteven Lee };
98356b230eSSteven Lee 
99699db715SCédric Le Goater static qemu_irq aspeed_soc_ast1030_get_irq(AspeedSoCState *s, int dev)
100356b230eSSteven Lee {
101356b230eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
102356b230eSSteven Lee 
103699db715SCédric Le Goater     return qdev_get_gpio_in(DEVICE(&s->armv7m), sc->irqmap[dev]);
104356b230eSSteven Lee }
105356b230eSSteven Lee 
106356b230eSSteven Lee static void aspeed_soc_ast1030_init(Object *obj)
107356b230eSSteven Lee {
108356b230eSSteven Lee     AspeedSoCState *s = ASPEED_SOC(obj);
109356b230eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
110356b230eSSteven Lee     char socname[8];
111356b230eSSteven Lee     char typename[64];
112356b230eSSteven Lee     int i;
113356b230eSSteven Lee 
114356b230eSSteven Lee     if (sscanf(sc->name, "%7s", socname) != 1) {
115356b230eSSteven Lee         g_assert_not_reached();
116356b230eSSteven Lee     }
117356b230eSSteven Lee 
118356b230eSSteven Lee     object_initialize_child(obj, "armv7m", &s->armv7m, TYPE_ARMV7M);
119356b230eSSteven Lee 
120356b230eSSteven Lee     s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0);
121356b230eSSteven Lee 
122356b230eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
123356b230eSSteven Lee     object_initialize_child(obj, "scu", &s->scu, typename);
124356b230eSSteven Lee     qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", sc->silicon_rev);
125356b230eSSteven Lee 
126356b230eSSteven Lee     object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), "hw-strap1");
127356b230eSSteven Lee     object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), "hw-strap2");
128356b230eSSteven Lee 
1294c70ab16STroy Lee     snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
1304c70ab16STroy Lee     object_initialize_child(obj, "i2c", &s->i2c, typename);
1314c70ab16STroy Lee 
132356b230eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
133356b230eSSteven Lee     object_initialize_child(obj, "timerctrl", &s->timerctrl, typename);
134356b230eSSteven Lee 
135356b230eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname);
136356b230eSSteven Lee     object_initialize_child(obj, "adc", &s->adc, typename);
137356b230eSSteven Lee 
138356b230eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
139356b230eSSteven Lee     object_initialize_child(obj, "fmc", &s->fmc, typename);
140356b230eSSteven Lee 
141356b230eSSteven Lee     for (i = 0; i < sc->spis_num; i++) {
142356b230eSSteven Lee         snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
143356b230eSSteven Lee         object_initialize_child(obj, "spi[*]", &s->spi[i], typename);
144356b230eSSteven Lee     }
145356b230eSSteven Lee 
146356b230eSSteven Lee     object_initialize_child(obj, "lpc", &s->lpc, TYPE_ASPEED_LPC);
147356b230eSSteven Lee 
14855c57023SPeter Delevoryas     object_initialize_child(obj, "peci", &s->peci, TYPE_ASPEED_PECI);
14955c57023SPeter Delevoryas 
150356b230eSSteven Lee     object_initialize_child(obj, "sbc", &s->sbc, TYPE_ASPEED_SBC);
151356b230eSSteven Lee 
152356b230eSSteven Lee     for (i = 0; i < sc->wdts_num; i++) {
153356b230eSSteven Lee         snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
154356b230eSSteven Lee         object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename);
155356b230eSSteven Lee     }
15617075ef2SJamin Lin 
157d2b3eaefSPeter Delevoryas     for (i = 0; i < sc->uarts_num; i++) {
158d2b3eaefSPeter Delevoryas         object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_SERIAL_MM);
159d2b3eaefSPeter Delevoryas     }
160d2b3eaefSPeter Delevoryas 
16117075ef2SJamin Lin     snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
16217075ef2SJamin Lin     object_initialize_child(obj, "gpio", &s->gpio, typename);
16380beb085SPeter Delevoryas 
16480beb085SPeter Delevoryas     object_initialize_child(obj, "iomem", &s->iomem, TYPE_UNIMPLEMENTED_DEVICE);
16580beb085SPeter Delevoryas     object_initialize_child(obj, "sbc-unimplemented", &s->sbc_unimplemented,
16680beb085SPeter Delevoryas                             TYPE_UNIMPLEMENTED_DEVICE);
167*72006c61SPhilippe Mathieu-Daudé     object_initialize_child(obj, "pwm", &s->pwm, TYPE_UNIMPLEMENTED_DEVICE);
168*72006c61SPhilippe Mathieu-Daudé     object_initialize_child(obj, "espi", &s->espi, TYPE_UNIMPLEMENTED_DEVICE);
169*72006c61SPhilippe Mathieu-Daudé     object_initialize_child(obj, "udc", &s->udc, TYPE_UNIMPLEMENTED_DEVICE);
170*72006c61SPhilippe Mathieu-Daudé     object_initialize_child(obj, "sgpiom", &s->sgpiom,
171*72006c61SPhilippe Mathieu-Daudé                             TYPE_UNIMPLEMENTED_DEVICE);
172*72006c61SPhilippe Mathieu-Daudé     object_initialize_child(obj, "jtag[0]", &s->jtag[0],
173*72006c61SPhilippe Mathieu-Daudé                             TYPE_UNIMPLEMENTED_DEVICE);
174*72006c61SPhilippe Mathieu-Daudé     object_initialize_child(obj, "jtag[1]", &s->jtag[1],
175*72006c61SPhilippe Mathieu-Daudé                             TYPE_UNIMPLEMENTED_DEVICE);
176356b230eSSteven Lee }
177356b230eSSteven Lee 
178356b230eSSteven Lee static void aspeed_soc_ast1030_realize(DeviceState *dev_soc, Error **errp)
179356b230eSSteven Lee {
180356b230eSSteven Lee     AspeedSoCState *s = ASPEED_SOC(dev_soc);
181356b230eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
182356b230eSSteven Lee     DeviceState *armv7m;
183356b230eSSteven Lee     Error *err = NULL;
184356b230eSSteven Lee     int i;
18572a7c473SPeter Delevoryas     g_autofree char *sram_name = NULL;
186356b230eSSteven Lee 
187356b230eSSteven Lee     if (!clock_has_source(s->sysclk)) {
188356b230eSSteven Lee         error_setg(errp, "sysclk clock must be wired up by the board code");
189356b230eSSteven Lee         return;
190356b230eSSteven Lee     }
191356b230eSSteven Lee 
192356b230eSSteven Lee     /* General I/O memory space to catch all unimplemented device */
19380beb085SPeter Delevoryas     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->iomem), "aspeed.io",
194356b230eSSteven Lee                                   sc->memmap[ASPEED_DEV_IOMEM],
195356b230eSSteven Lee                                   ASPEED_SOC_IOMEM_SIZE);
19680beb085SPeter Delevoryas     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->sbc_unimplemented),
19780beb085SPeter Delevoryas                                   "aspeed.sbc", sc->memmap[ASPEED_DEV_SBC],
19880beb085SPeter Delevoryas                                   0x40000);
199356b230eSSteven Lee 
200356b230eSSteven Lee     /* AST1030 CPU Core */
201356b230eSSteven Lee     armv7m = DEVICE(&s->armv7m);
202356b230eSSteven Lee     qdev_prop_set_uint32(armv7m, "num-irq", 256);
203356b230eSSteven Lee     qdev_prop_set_string(armv7m, "cpu-type", sc->cpu_type);
204356b230eSSteven Lee     qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk);
205356b230eSSteven Lee     object_property_set_link(OBJECT(&s->armv7m), "memory",
2064dd9d554SPeter Delevoryas                              OBJECT(s->memory), &error_abort);
207356b230eSSteven Lee     sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), &error_abort);
208356b230eSSteven Lee 
209356b230eSSteven Lee     /* Internal SRAM */
21072a7c473SPeter Delevoryas     sram_name = g_strdup_printf("aspeed.sram.%d",
21172a7c473SPeter Delevoryas                                 CPU(s->armv7m.cpu)->cpu_index);
21272a7c473SPeter Delevoryas     memory_region_init_ram(&s->sram, OBJECT(s), sram_name, sc->sram_size, &err);
213356b230eSSteven Lee     if (err != NULL) {
214356b230eSSteven Lee         error_propagate(errp, err);
215356b230eSSteven Lee         return;
216356b230eSSteven Lee     }
2174dd9d554SPeter Delevoryas     memory_region_add_subregion(s->memory,
218356b230eSSteven Lee                                 sc->memmap[ASPEED_DEV_SRAM],
219356b230eSSteven Lee                                 &s->sram);
220356b230eSSteven Lee 
221356b230eSSteven Lee     /* SCU */
222356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) {
223356b230eSSteven Lee         return;
224356b230eSSteven Lee     }
2255bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]);
226356b230eSSteven Lee 
2274c70ab16STroy Lee     /* I2C */
2284c70ab16STroy Lee 
2294c70ab16STroy Lee     object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(&s->sram),
2304c70ab16STroy Lee                              &error_abort);
2314c70ab16STroy Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) {
2324c70ab16STroy Lee         return;
2334c70ab16STroy Lee     }
2345bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]);
2354c70ab16STroy Lee     for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) {
2364c70ab16STroy Lee         qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->armv7m),
2374c70ab16STroy Lee                                         sc->irqmap[ASPEED_DEV_I2C] + i);
2384c70ab16STroy Lee         /* The AST1030 I2C controller has one IRQ per bus. */
2394c70ab16STroy Lee         sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c.busses[i]), 0, irq);
2404c70ab16STroy Lee     }
2414c70ab16STroy Lee 
24255c57023SPeter Delevoryas     /* PECI */
24355c57023SPeter Delevoryas     if (!sysbus_realize(SYS_BUS_DEVICE(&s->peci), errp)) {
24455c57023SPeter Delevoryas         return;
24555c57023SPeter Delevoryas     }
24655c57023SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->peci), 0,
24755c57023SPeter Delevoryas                     sc->memmap[ASPEED_DEV_PECI]);
24855c57023SPeter Delevoryas     sysbus_connect_irq(SYS_BUS_DEVICE(&s->peci), 0,
24955c57023SPeter Delevoryas                        aspeed_soc_get_irq(s, ASPEED_DEV_PECI));
25055c57023SPeter Delevoryas 
251356b230eSSteven Lee     /* LPC */
252356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->lpc), errp)) {
253356b230eSSteven Lee         return;
254356b230eSSteven Lee     }
2555bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->lpc), 0, sc->memmap[ASPEED_DEV_LPC]);
256356b230eSSteven Lee 
257356b230eSSteven Lee     /* Connect the LPC IRQ to the GIC. It is otherwise unused. */
258356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 0,
259356b230eSSteven Lee                        aspeed_soc_get_irq(s, ASPEED_DEV_LPC));
260356b230eSSteven Lee 
261356b230eSSteven Lee     /*
262356b230eSSteven Lee      * On the AST1030 LPC subdevice IRQs are connected straight to the GIC.
263356b230eSSteven Lee      */
264356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_1,
265356b230eSSteven Lee                        qdev_get_gpio_in(DEVICE(&s->armv7m),
266356b230eSSteven Lee                                 sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_1));
267356b230eSSteven Lee 
268356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_2,
269356b230eSSteven Lee                        qdev_get_gpio_in(DEVICE(&s->armv7m),
270356b230eSSteven Lee                                 sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_2));
271356b230eSSteven Lee 
272356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_3,
273356b230eSSteven Lee                        qdev_get_gpio_in(DEVICE(&s->armv7m),
274356b230eSSteven Lee                                 sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_3));
275356b230eSSteven Lee 
276356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_4,
277356b230eSSteven Lee                        qdev_get_gpio_in(DEVICE(&s->armv7m),
278356b230eSSteven Lee                                 sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_4));
279356b230eSSteven Lee 
280470253b6SPeter Delevoryas     /* UART */
281d2b3eaefSPeter Delevoryas     if (!aspeed_soc_uart_realize(s, errp)) {
282d2b3eaefSPeter Delevoryas         return;
283d2b3eaefSPeter Delevoryas     }
284356b230eSSteven Lee 
285356b230eSSteven Lee     /* Timer */
286356b230eSSteven Lee     object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu),
287356b230eSSteven Lee                              &error_abort);
288356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) {
289356b230eSSteven Lee         return;
290356b230eSSteven Lee     }
2915bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->timerctrl), 0,
292356b230eSSteven Lee                     sc->memmap[ASPEED_DEV_TIMER1]);
293356b230eSSteven Lee     for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
294356b230eSSteven Lee         qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i);
295356b230eSSteven Lee         sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
296356b230eSSteven Lee     }
297356b230eSSteven Lee 
298356b230eSSteven Lee     /* ADC */
299356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) {
300356b230eSSteven Lee         return;
301356b230eSSteven Lee     }
3025bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]);
303356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0,
304356b230eSSteven Lee                        aspeed_soc_get_irq(s, ASPEED_DEV_ADC));
305356b230eSSteven Lee 
306356b230eSSteven Lee     /* FMC, The number of CS is set at the board level */
307356b230eSSteven Lee     object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(&s->sram),
308356b230eSSteven Lee             &error_abort);
309356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) {
310356b230eSSteven Lee         return;
311356b230eSSteven Lee     }
3125bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]);
3135bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 1,
314356b230eSSteven Lee                     ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base);
315356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
316356b230eSSteven Lee                        aspeed_soc_get_irq(s, ASPEED_DEV_FMC));
317356b230eSSteven Lee 
318356b230eSSteven Lee     /* SPI */
319356b230eSSteven Lee     for (i = 0; i < sc->spis_num; i++) {
320356b230eSSteven Lee         object_property_set_link(OBJECT(&s->spi[i]), "dram",
321356b230eSSteven Lee                                  OBJECT(&s->sram), &error_abort);
322356b230eSSteven Lee         if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
323356b230eSSteven Lee             return;
324356b230eSSteven Lee         }
3255bfcbda7SPeter Delevoryas         aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 0,
326356b230eSSteven Lee                         sc->memmap[ASPEED_DEV_SPI1 + i]);
3275bfcbda7SPeter Delevoryas         aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 1,
328356b230eSSteven Lee                         ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base);
329356b230eSSteven Lee     }
330356b230eSSteven Lee 
331356b230eSSteven Lee     /* Secure Boot Controller */
332356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sbc), errp)) {
333356b230eSSteven Lee         return;
334356b230eSSteven Lee     }
3355bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sbc), 0, sc->memmap[ASPEED_DEV_SBC]);
336356b230eSSteven Lee 
337356b230eSSteven Lee     /* Watch dog */
338356b230eSSteven Lee     for (i = 0; i < sc->wdts_num; i++) {
339356b230eSSteven Lee         AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
3406fdb4381SPhilippe Mathieu-Daudé         hwaddr wdt_offset = sc->memmap[ASPEED_DEV_WDT] + i * awc->iosize;
341356b230eSSteven Lee 
342356b230eSSteven Lee         object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu),
343356b230eSSteven Lee                                  &error_abort);
344356b230eSSteven Lee         if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) {
345356b230eSSteven Lee             return;
346356b230eSSteven Lee         }
3476fdb4381SPhilippe Mathieu-Daudé         aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->wdt[i]), 0, wdt_offset);
348356b230eSSteven Lee     }
34917075ef2SJamin Lin 
35017075ef2SJamin Lin     /* GPIO */
35117075ef2SJamin Lin     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
35217075ef2SJamin Lin         return;
35317075ef2SJamin Lin     }
3545bfcbda7SPeter Delevoryas     aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->gpio), 0,
3555bfcbda7SPeter Delevoryas                     sc->memmap[ASPEED_DEV_GPIO]);
35617075ef2SJamin Lin     sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
35717075ef2SJamin Lin                        aspeed_soc_get_irq(s, ASPEED_DEV_GPIO));
358*72006c61SPhilippe Mathieu-Daudé 
359*72006c61SPhilippe Mathieu-Daudé     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->pwm), "aspeed.pwm",
360*72006c61SPhilippe Mathieu-Daudé                                   sc->memmap[ASPEED_DEV_PWM], 0x100);
361*72006c61SPhilippe Mathieu-Daudé 
362*72006c61SPhilippe Mathieu-Daudé     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->espi), "aspeed.espi",
363*72006c61SPhilippe Mathieu-Daudé                                   sc->memmap[ASPEED_DEV_ESPI], 0x800);
364*72006c61SPhilippe Mathieu-Daudé 
365*72006c61SPhilippe Mathieu-Daudé     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->udc), "aspeed.udc",
366*72006c61SPhilippe Mathieu-Daudé                                   sc->memmap[ASPEED_DEV_UDC], 0x1000);
367*72006c61SPhilippe Mathieu-Daudé     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->sgpiom), "aspeed.sgpiom",
368*72006c61SPhilippe Mathieu-Daudé                                   sc->memmap[ASPEED_DEV_SGPIOM], 0x100);
369*72006c61SPhilippe Mathieu-Daudé 
370*72006c61SPhilippe Mathieu-Daudé     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->jtag[0]), "aspeed.jtag",
371*72006c61SPhilippe Mathieu-Daudé                                   sc->memmap[ASPEED_DEV_JTAG0], 0x20);
372*72006c61SPhilippe Mathieu-Daudé     aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->jtag[1]), "aspeed.jtag",
373*72006c61SPhilippe Mathieu-Daudé                                   sc->memmap[ASPEED_DEV_JTAG1], 0x20);
374356b230eSSteven Lee }
375356b230eSSteven Lee 
376356b230eSSteven Lee static void aspeed_soc_ast1030_class_init(ObjectClass *klass, void *data)
377356b230eSSteven Lee {
378356b230eSSteven Lee     DeviceClass *dc = DEVICE_CLASS(klass);
379356b230eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_CLASS(dc);
380356b230eSSteven Lee 
381356b230eSSteven Lee     dc->realize = aspeed_soc_ast1030_realize;
382356b230eSSteven Lee 
383356b230eSSteven Lee     sc->name = "ast1030-a1";
384356b230eSSteven Lee     sc->cpu_type = ARM_CPU_TYPE_NAME("cortex-m4");
385356b230eSSteven Lee     sc->silicon_rev = AST1030_A1_SILICON_REV;
386356b230eSSteven Lee     sc->sram_size = 0xc0000;
387356b230eSSteven Lee     sc->spis_num = 2;
388356b230eSSteven Lee     sc->ehcis_num = 0;
389356b230eSSteven Lee     sc->wdts_num = 4;
390356b230eSSteven Lee     sc->macs_num = 1;
391c5e1bdb9SPeter Delevoryas     sc->uarts_num = 13;
392356b230eSSteven Lee     sc->irqmap = aspeed_soc_ast1030_irqmap;
393356b230eSSteven Lee     sc->memmap = aspeed_soc_ast1030_memmap;
394356b230eSSteven Lee     sc->num_cpus = 1;
395699db715SCédric Le Goater     sc->get_irq = aspeed_soc_ast1030_get_irq;
396356b230eSSteven Lee }
397356b230eSSteven Lee 
398356b230eSSteven Lee static const TypeInfo aspeed_soc_ast1030_type_info = {
399356b230eSSteven Lee     .name          = "ast1030-a1",
400356b230eSSteven Lee     .parent        = TYPE_ASPEED_SOC,
401356b230eSSteven Lee     .instance_size = sizeof(AspeedSoCState),
402356b230eSSteven Lee     .instance_init = aspeed_soc_ast1030_init,
403356b230eSSteven Lee     .class_init    = aspeed_soc_ast1030_class_init,
404356b230eSSteven Lee     .class_size    = sizeof(AspeedSoCClass),
405356b230eSSteven Lee };
406356b230eSSteven Lee 
407356b230eSSteven Lee static void aspeed_soc_register_types(void)
408356b230eSSteven Lee {
409356b230eSSteven Lee     type_register_static(&aspeed_soc_ast1030_type_info);
410356b230eSSteven Lee }
411356b230eSSteven Lee 
412356b230eSSteven Lee type_init(aspeed_soc_register_types)
413