1356b230eSSteven Lee /* 2356b230eSSteven Lee * ASPEED Ast10x0 SoC 3356b230eSSteven Lee * 4356b230eSSteven Lee * Copyright (C) 2022 ASPEED Technology Inc. 5356b230eSSteven Lee * 6356b230eSSteven Lee * This code is licensed under the GPL version 2 or later. See 7356b230eSSteven Lee * the COPYING file in the top-level directory. 8356b230eSSteven Lee * 9356b230eSSteven Lee * Implementation extracted from the AST2600 and adapted for Ast10x0. 10356b230eSSteven Lee */ 11356b230eSSteven Lee 12356b230eSSteven Lee #include "qemu/osdep.h" 13356b230eSSteven Lee #include "qapi/error.h" 14356b230eSSteven Lee #include "exec/address-spaces.h" 15356b230eSSteven Lee #include "sysemu/sysemu.h" 16356b230eSSteven Lee #include "hw/qdev-clock.h" 17356b230eSSteven Lee #include "hw/misc/unimp.h" 18356b230eSSteven Lee #include "hw/char/serial.h" 19356b230eSSteven Lee #include "hw/arm/aspeed_soc.h" 20356b230eSSteven Lee 21356b230eSSteven Lee #define ASPEED_SOC_IOMEM_SIZE 0x00200000 22356b230eSSteven Lee 23356b230eSSteven Lee static const hwaddr aspeed_soc_ast1030_memmap[] = { 24356b230eSSteven Lee [ASPEED_DEV_SRAM] = 0x00000000, 25356b230eSSteven Lee [ASPEED_DEV_SBC] = 0x79000000, 26356b230eSSteven Lee [ASPEED_DEV_IOMEM] = 0x7E600000, 27356b230eSSteven Lee [ASPEED_DEV_PWM] = 0x7E610000, 28356b230eSSteven Lee [ASPEED_DEV_FMC] = 0x7E620000, 29356b230eSSteven Lee [ASPEED_DEV_SPI1] = 0x7E630000, 30356b230eSSteven Lee [ASPEED_DEV_SPI2] = 0x7E640000, 31356b230eSSteven Lee [ASPEED_DEV_SCU] = 0x7E6E2000, 32356b230eSSteven Lee [ASPEED_DEV_ADC] = 0x7E6E9000, 33356b230eSSteven Lee [ASPEED_DEV_SBC] = 0x7E6F2000, 34356b230eSSteven Lee [ASPEED_DEV_GPIO] = 0x7E780000, 35356b230eSSteven Lee [ASPEED_DEV_TIMER1] = 0x7E782000, 36356b230eSSteven Lee [ASPEED_DEV_UART5] = 0x7E784000, 37356b230eSSteven Lee [ASPEED_DEV_WDT] = 0x7E785000, 38356b230eSSteven Lee [ASPEED_DEV_LPC] = 0x7E789000, 39356b230eSSteven Lee [ASPEED_DEV_I2C] = 0x7E7B0000, 40356b230eSSteven Lee }; 41356b230eSSteven Lee 42356b230eSSteven Lee static const int aspeed_soc_ast1030_irqmap[] = { 43356b230eSSteven Lee [ASPEED_DEV_UART5] = 8, 44356b230eSSteven Lee [ASPEED_DEV_GPIO] = 11, 45356b230eSSteven Lee [ASPEED_DEV_TIMER1] = 16, 46356b230eSSteven Lee [ASPEED_DEV_TIMER2] = 17, 47356b230eSSteven Lee [ASPEED_DEV_TIMER3] = 18, 48356b230eSSteven Lee [ASPEED_DEV_TIMER4] = 19, 49356b230eSSteven Lee [ASPEED_DEV_TIMER5] = 20, 50356b230eSSteven Lee [ASPEED_DEV_TIMER6] = 21, 51356b230eSSteven Lee [ASPEED_DEV_TIMER7] = 22, 52356b230eSSteven Lee [ASPEED_DEV_TIMER8] = 23, 53356b230eSSteven Lee [ASPEED_DEV_WDT] = 24, 54356b230eSSteven Lee [ASPEED_DEV_LPC] = 35, 55356b230eSSteven Lee [ASPEED_DEV_FMC] = 39, 56356b230eSSteven Lee [ASPEED_DEV_PWM] = 44, 57356b230eSSteven Lee [ASPEED_DEV_ADC] = 46, 58356b230eSSteven Lee [ASPEED_DEV_SPI1] = 65, 59356b230eSSteven Lee [ASPEED_DEV_SPI2] = 66, 60356b230eSSteven Lee [ASPEED_DEV_I2C] = 110, /* 110 ~ 123 */ 61356b230eSSteven Lee [ASPEED_DEV_KCS] = 138, /* 138 -> 142 */ 62356b230eSSteven Lee }; 63356b230eSSteven Lee 64*699db715SCédric Le Goater static qemu_irq aspeed_soc_ast1030_get_irq(AspeedSoCState *s, int dev) 65356b230eSSteven Lee { 66356b230eSSteven Lee AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 67356b230eSSteven Lee 68*699db715SCédric Le Goater return qdev_get_gpio_in(DEVICE(&s->armv7m), sc->irqmap[dev]); 69356b230eSSteven Lee } 70356b230eSSteven Lee 71356b230eSSteven Lee static void aspeed_soc_ast1030_init(Object *obj) 72356b230eSSteven Lee { 73356b230eSSteven Lee AspeedSoCState *s = ASPEED_SOC(obj); 74356b230eSSteven Lee AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 75356b230eSSteven Lee char socname[8]; 76356b230eSSteven Lee char typename[64]; 77356b230eSSteven Lee int i; 78356b230eSSteven Lee 79356b230eSSteven Lee if (sscanf(sc->name, "%7s", socname) != 1) { 80356b230eSSteven Lee g_assert_not_reached(); 81356b230eSSteven Lee } 82356b230eSSteven Lee 83356b230eSSteven Lee object_initialize_child(obj, "armv7m", &s->armv7m, TYPE_ARMV7M); 84356b230eSSteven Lee 85356b230eSSteven Lee s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0); 86356b230eSSteven Lee 87356b230eSSteven Lee snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname); 88356b230eSSteven Lee object_initialize_child(obj, "scu", &s->scu, typename); 89356b230eSSteven Lee qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", sc->silicon_rev); 90356b230eSSteven Lee 91356b230eSSteven Lee object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), "hw-strap1"); 92356b230eSSteven Lee object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), "hw-strap2"); 93356b230eSSteven Lee 94356b230eSSteven Lee snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname); 95356b230eSSteven Lee object_initialize_child(obj, "timerctrl", &s->timerctrl, typename); 96356b230eSSteven Lee 97356b230eSSteven Lee snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname); 98356b230eSSteven Lee object_initialize_child(obj, "adc", &s->adc, typename); 99356b230eSSteven Lee 100356b230eSSteven Lee snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname); 101356b230eSSteven Lee object_initialize_child(obj, "fmc", &s->fmc, typename); 102356b230eSSteven Lee 103356b230eSSteven Lee for (i = 0; i < sc->spis_num; i++) { 104356b230eSSteven Lee snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname); 105356b230eSSteven Lee object_initialize_child(obj, "spi[*]", &s->spi[i], typename); 106356b230eSSteven Lee } 107356b230eSSteven Lee 108356b230eSSteven Lee object_initialize_child(obj, "lpc", &s->lpc, TYPE_ASPEED_LPC); 109356b230eSSteven Lee 110356b230eSSteven Lee object_initialize_child(obj, "sbc", &s->sbc, TYPE_ASPEED_SBC); 111356b230eSSteven Lee 112356b230eSSteven Lee for (i = 0; i < sc->wdts_num; i++) { 113356b230eSSteven Lee snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname); 114356b230eSSteven Lee object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename); 115356b230eSSteven Lee } 116356b230eSSteven Lee } 117356b230eSSteven Lee 118356b230eSSteven Lee static void aspeed_soc_ast1030_realize(DeviceState *dev_soc, Error **errp) 119356b230eSSteven Lee { 120356b230eSSteven Lee AspeedSoCState *s = ASPEED_SOC(dev_soc); 121356b230eSSteven Lee AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 122356b230eSSteven Lee MemoryRegion *system_memory = get_system_memory(); 123356b230eSSteven Lee DeviceState *armv7m; 124356b230eSSteven Lee Error *err = NULL; 125356b230eSSteven Lee int i; 126356b230eSSteven Lee 127356b230eSSteven Lee if (!clock_has_source(s->sysclk)) { 128356b230eSSteven Lee error_setg(errp, "sysclk clock must be wired up by the board code"); 129356b230eSSteven Lee return; 130356b230eSSteven Lee } 131356b230eSSteven Lee 132356b230eSSteven Lee /* General I/O memory space to catch all unimplemented device */ 133356b230eSSteven Lee create_unimplemented_device("aspeed.sbc", 134356b230eSSteven Lee sc->memmap[ASPEED_DEV_SBC], 135356b230eSSteven Lee 0x40000); 136356b230eSSteven Lee create_unimplemented_device("aspeed.io", 137356b230eSSteven Lee sc->memmap[ASPEED_DEV_IOMEM], 138356b230eSSteven Lee ASPEED_SOC_IOMEM_SIZE); 139356b230eSSteven Lee 140356b230eSSteven Lee /* AST1030 CPU Core */ 141356b230eSSteven Lee armv7m = DEVICE(&s->armv7m); 142356b230eSSteven Lee qdev_prop_set_uint32(armv7m, "num-irq", 256); 143356b230eSSteven Lee qdev_prop_set_string(armv7m, "cpu-type", sc->cpu_type); 144356b230eSSteven Lee qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk); 145356b230eSSteven Lee object_property_set_link(OBJECT(&s->armv7m), "memory", 146356b230eSSteven Lee OBJECT(system_memory), &error_abort); 147356b230eSSteven Lee sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), &error_abort); 148356b230eSSteven Lee 149356b230eSSteven Lee /* Internal SRAM */ 150356b230eSSteven Lee memory_region_init_ram(&s->sram, NULL, "aspeed.sram", sc->sram_size, &err); 151356b230eSSteven Lee if (err != NULL) { 152356b230eSSteven Lee error_propagate(errp, err); 153356b230eSSteven Lee return; 154356b230eSSteven Lee } 155356b230eSSteven Lee memory_region_add_subregion(system_memory, 156356b230eSSteven Lee sc->memmap[ASPEED_DEV_SRAM], 157356b230eSSteven Lee &s->sram); 158356b230eSSteven Lee 159356b230eSSteven Lee /* SCU */ 160356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) { 161356b230eSSteven Lee return; 162356b230eSSteven Lee } 163356b230eSSteven Lee sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]); 164356b230eSSteven Lee 165356b230eSSteven Lee /* LPC */ 166356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->lpc), errp)) { 167356b230eSSteven Lee return; 168356b230eSSteven Lee } 169356b230eSSteven Lee sysbus_mmio_map(SYS_BUS_DEVICE(&s->lpc), 0, sc->memmap[ASPEED_DEV_LPC]); 170356b230eSSteven Lee 171356b230eSSteven Lee /* Connect the LPC IRQ to the GIC. It is otherwise unused. */ 172356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 0, 173356b230eSSteven Lee aspeed_soc_get_irq(s, ASPEED_DEV_LPC)); 174356b230eSSteven Lee 175356b230eSSteven Lee /* 176356b230eSSteven Lee * On the AST1030 LPC subdevice IRQs are connected straight to the GIC. 177356b230eSSteven Lee */ 178356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_1, 179356b230eSSteven Lee qdev_get_gpio_in(DEVICE(&s->armv7m), 180356b230eSSteven Lee sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_1)); 181356b230eSSteven Lee 182356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_2, 183356b230eSSteven Lee qdev_get_gpio_in(DEVICE(&s->armv7m), 184356b230eSSteven Lee sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_2)); 185356b230eSSteven Lee 186356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_3, 187356b230eSSteven Lee qdev_get_gpio_in(DEVICE(&s->armv7m), 188356b230eSSteven Lee sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_3)); 189356b230eSSteven Lee 190356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_4, 191356b230eSSteven Lee qdev_get_gpio_in(DEVICE(&s->armv7m), 192356b230eSSteven Lee sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_4)); 193356b230eSSteven Lee 194356b230eSSteven Lee /* UART5 - attach an 8250 to the IO space as our UART */ 195356b230eSSteven Lee serial_mm_init(get_system_memory(), sc->memmap[ASPEED_DEV_UART5], 2, 196356b230eSSteven Lee aspeed_soc_get_irq(s, ASPEED_DEV_UART5), 197356b230eSSteven Lee 38400, serial_hd(0), DEVICE_LITTLE_ENDIAN); 198356b230eSSteven Lee 199356b230eSSteven Lee /* Timer */ 200356b230eSSteven Lee object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu), 201356b230eSSteven Lee &error_abort); 202356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) { 203356b230eSSteven Lee return; 204356b230eSSteven Lee } 205356b230eSSteven Lee sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0, 206356b230eSSteven Lee sc->memmap[ASPEED_DEV_TIMER1]); 207356b230eSSteven Lee for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) { 208356b230eSSteven Lee qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i); 209356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); 210356b230eSSteven Lee } 211356b230eSSteven Lee 212356b230eSSteven Lee /* ADC */ 213356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) { 214356b230eSSteven Lee return; 215356b230eSSteven Lee } 216356b230eSSteven Lee sysbus_mmio_map(SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]); 217356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0, 218356b230eSSteven Lee aspeed_soc_get_irq(s, ASPEED_DEV_ADC)); 219356b230eSSteven Lee 220356b230eSSteven Lee /* FMC, The number of CS is set at the board level */ 221356b230eSSteven Lee object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(&s->sram), 222356b230eSSteven Lee &error_abort); 223356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) { 224356b230eSSteven Lee return; 225356b230eSSteven Lee } 226356b230eSSteven Lee sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]); 227356b230eSSteven Lee sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1, 228356b230eSSteven Lee ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base); 229356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, 230356b230eSSteven Lee aspeed_soc_get_irq(s, ASPEED_DEV_FMC)); 231356b230eSSteven Lee 232356b230eSSteven Lee /* SPI */ 233356b230eSSteven Lee for (i = 0; i < sc->spis_num; i++) { 234356b230eSSteven Lee object_property_set_link(OBJECT(&s->spi[i]), "dram", 235356b230eSSteven Lee OBJECT(&s->sram), &error_abort); 236356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) { 237356b230eSSteven Lee return; 238356b230eSSteven Lee } 239356b230eSSteven Lee sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0, 240356b230eSSteven Lee sc->memmap[ASPEED_DEV_SPI1 + i]); 241356b230eSSteven Lee sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1, 242356b230eSSteven Lee ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base); 243356b230eSSteven Lee } 244356b230eSSteven Lee 245356b230eSSteven Lee /* Secure Boot Controller */ 246356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->sbc), errp)) { 247356b230eSSteven Lee return; 248356b230eSSteven Lee } 249356b230eSSteven Lee sysbus_mmio_map(SYS_BUS_DEVICE(&s->sbc), 0, sc->memmap[ASPEED_DEV_SBC]); 250356b230eSSteven Lee 251356b230eSSteven Lee /* Watch dog */ 252356b230eSSteven Lee for (i = 0; i < sc->wdts_num; i++) { 253356b230eSSteven Lee AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]); 254356b230eSSteven Lee 255356b230eSSteven Lee object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu), 256356b230eSSteven Lee &error_abort); 257356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) { 258356b230eSSteven Lee return; 259356b230eSSteven Lee } 260356b230eSSteven Lee sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0, 261356b230eSSteven Lee sc->memmap[ASPEED_DEV_WDT] + i * awc->offset); 262356b230eSSteven Lee } 263356b230eSSteven Lee } 264356b230eSSteven Lee 265356b230eSSteven Lee static void aspeed_soc_ast1030_class_init(ObjectClass *klass, void *data) 266356b230eSSteven Lee { 267356b230eSSteven Lee DeviceClass *dc = DEVICE_CLASS(klass); 268356b230eSSteven Lee AspeedSoCClass *sc = ASPEED_SOC_CLASS(dc); 269356b230eSSteven Lee 270356b230eSSteven Lee dc->realize = aspeed_soc_ast1030_realize; 271356b230eSSteven Lee 272356b230eSSteven Lee sc->name = "ast1030-a1"; 273356b230eSSteven Lee sc->cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); 274356b230eSSteven Lee sc->silicon_rev = AST1030_A1_SILICON_REV; 275356b230eSSteven Lee sc->sram_size = 0xc0000; 276356b230eSSteven Lee sc->spis_num = 2; 277356b230eSSteven Lee sc->ehcis_num = 0; 278356b230eSSteven Lee sc->wdts_num = 4; 279356b230eSSteven Lee sc->macs_num = 1; 280356b230eSSteven Lee sc->irqmap = aspeed_soc_ast1030_irqmap; 281356b230eSSteven Lee sc->memmap = aspeed_soc_ast1030_memmap; 282356b230eSSteven Lee sc->num_cpus = 1; 283*699db715SCédric Le Goater sc->get_irq = aspeed_soc_ast1030_get_irq; 284356b230eSSteven Lee } 285356b230eSSteven Lee 286356b230eSSteven Lee static const TypeInfo aspeed_soc_ast1030_type_info = { 287356b230eSSteven Lee .name = "ast1030-a1", 288356b230eSSteven Lee .parent = TYPE_ASPEED_SOC, 289356b230eSSteven Lee .instance_size = sizeof(AspeedSoCState), 290356b230eSSteven Lee .instance_init = aspeed_soc_ast1030_init, 291356b230eSSteven Lee .class_init = aspeed_soc_ast1030_class_init, 292356b230eSSteven Lee .class_size = sizeof(AspeedSoCClass), 293356b230eSSteven Lee }; 294356b230eSSteven Lee 295356b230eSSteven Lee static void aspeed_soc_register_types(void) 296356b230eSSteven Lee { 297356b230eSSteven Lee type_register_static(&aspeed_soc_ast1030_type_info); 298356b230eSSteven Lee } 299356b230eSSteven Lee 300356b230eSSteven Lee type_init(aspeed_soc_register_types) 301