1356b230eSSteven Lee /* 2356b230eSSteven Lee * ASPEED Ast10x0 SoC 3356b230eSSteven Lee * 4356b230eSSteven Lee * Copyright (C) 2022 ASPEED Technology Inc. 5356b230eSSteven Lee * 6356b230eSSteven Lee * This code is licensed under the GPL version 2 or later. See 7356b230eSSteven Lee * the COPYING file in the top-level directory. 8356b230eSSteven Lee * 9356b230eSSteven Lee * Implementation extracted from the AST2600 and adapted for Ast10x0. 10356b230eSSteven Lee */ 11356b230eSSteven Lee 12356b230eSSteven Lee #include "qemu/osdep.h" 13356b230eSSteven Lee #include "qapi/error.h" 14356b230eSSteven Lee #include "exec/address-spaces.h" 15356b230eSSteven Lee #include "sysemu/sysemu.h" 16356b230eSSteven Lee #include "hw/qdev-clock.h" 17356b230eSSteven Lee #include "hw/misc/unimp.h" 18356b230eSSteven Lee #include "hw/arm/aspeed_soc.h" 19356b230eSSteven Lee 20356b230eSSteven Lee #define ASPEED_SOC_IOMEM_SIZE 0x00200000 21356b230eSSteven Lee 22356b230eSSteven Lee static const hwaddr aspeed_soc_ast1030_memmap[] = { 23356b230eSSteven Lee [ASPEED_DEV_SRAM] = 0x00000000, 24356b230eSSteven Lee [ASPEED_DEV_SBC] = 0x79000000, 25356b230eSSteven Lee [ASPEED_DEV_IOMEM] = 0x7E600000, 26356b230eSSteven Lee [ASPEED_DEV_PWM] = 0x7E610000, 27356b230eSSteven Lee [ASPEED_DEV_FMC] = 0x7E620000, 28356b230eSSteven Lee [ASPEED_DEV_SPI1] = 0x7E630000, 29356b230eSSteven Lee [ASPEED_DEV_SPI2] = 0x7E640000, 30356b230eSSteven Lee [ASPEED_DEV_SCU] = 0x7E6E2000, 31356b230eSSteven Lee [ASPEED_DEV_ADC] = 0x7E6E9000, 32356b230eSSteven Lee [ASPEED_DEV_SBC] = 0x7E6F2000, 33356b230eSSteven Lee [ASPEED_DEV_GPIO] = 0x7E780000, 34356b230eSSteven Lee [ASPEED_DEV_TIMER1] = 0x7E782000, 35ab5e8605SPeter Delevoryas [ASPEED_DEV_UART1] = 0x7E783000, 36ab5e8605SPeter Delevoryas [ASPEED_DEV_UART2] = 0x7E78D000, 37ab5e8605SPeter Delevoryas [ASPEED_DEV_UART3] = 0x7E78E000, 38ab5e8605SPeter Delevoryas [ASPEED_DEV_UART4] = 0x7E78F000, 39356b230eSSteven Lee [ASPEED_DEV_UART5] = 0x7E784000, 40ab5e8605SPeter Delevoryas [ASPEED_DEV_UART6] = 0x7E790000, 41ab5e8605SPeter Delevoryas [ASPEED_DEV_UART7] = 0x7E790100, 42ab5e8605SPeter Delevoryas [ASPEED_DEV_UART8] = 0x7E790200, 43ab5e8605SPeter Delevoryas [ASPEED_DEV_UART9] = 0x7E790300, 44ab5e8605SPeter Delevoryas [ASPEED_DEV_UART10] = 0x7E790400, 45ab5e8605SPeter Delevoryas [ASPEED_DEV_UART11] = 0x7E790500, 46ab5e8605SPeter Delevoryas [ASPEED_DEV_UART12] = 0x7E790600, 47ab5e8605SPeter Delevoryas [ASPEED_DEV_UART13] = 0x7E790700, 48356b230eSSteven Lee [ASPEED_DEV_WDT] = 0x7E785000, 49356b230eSSteven Lee [ASPEED_DEV_LPC] = 0x7E789000, 50*55c57023SPeter Delevoryas [ASPEED_DEV_PECI] = 0x7E78B000, 51356b230eSSteven Lee [ASPEED_DEV_I2C] = 0x7E7B0000, 52356b230eSSteven Lee }; 53356b230eSSteven Lee 54356b230eSSteven Lee static const int aspeed_soc_ast1030_irqmap[] = { 55ab5e8605SPeter Delevoryas [ASPEED_DEV_UART1] = 47, 56ab5e8605SPeter Delevoryas [ASPEED_DEV_UART2] = 48, 57ab5e8605SPeter Delevoryas [ASPEED_DEV_UART3] = 49, 58ab5e8605SPeter Delevoryas [ASPEED_DEV_UART4] = 50, 59356b230eSSteven Lee [ASPEED_DEV_UART5] = 8, 60ab5e8605SPeter Delevoryas [ASPEED_DEV_UART6] = 57, 61ab5e8605SPeter Delevoryas [ASPEED_DEV_UART7] = 58, 62ab5e8605SPeter Delevoryas [ASPEED_DEV_UART8] = 59, 63ab5e8605SPeter Delevoryas [ASPEED_DEV_UART9] = 60, 64ab5e8605SPeter Delevoryas [ASPEED_DEV_UART10] = 61, 65ab5e8605SPeter Delevoryas [ASPEED_DEV_UART11] = 62, 66ab5e8605SPeter Delevoryas [ASPEED_DEV_UART12] = 63, 67ab5e8605SPeter Delevoryas [ASPEED_DEV_UART13] = 64, 68356b230eSSteven Lee [ASPEED_DEV_GPIO] = 11, 69356b230eSSteven Lee [ASPEED_DEV_TIMER1] = 16, 70356b230eSSteven Lee [ASPEED_DEV_TIMER2] = 17, 71356b230eSSteven Lee [ASPEED_DEV_TIMER3] = 18, 72356b230eSSteven Lee [ASPEED_DEV_TIMER4] = 19, 73356b230eSSteven Lee [ASPEED_DEV_TIMER5] = 20, 74356b230eSSteven Lee [ASPEED_DEV_TIMER6] = 21, 75356b230eSSteven Lee [ASPEED_DEV_TIMER7] = 22, 76356b230eSSteven Lee [ASPEED_DEV_TIMER8] = 23, 77356b230eSSteven Lee [ASPEED_DEV_WDT] = 24, 78356b230eSSteven Lee [ASPEED_DEV_LPC] = 35, 79*55c57023SPeter Delevoryas [ASPEED_DEV_PECI] = 38, 80356b230eSSteven Lee [ASPEED_DEV_FMC] = 39, 81356b230eSSteven Lee [ASPEED_DEV_PWM] = 44, 82356b230eSSteven Lee [ASPEED_DEV_ADC] = 46, 83356b230eSSteven Lee [ASPEED_DEV_SPI1] = 65, 84356b230eSSteven Lee [ASPEED_DEV_SPI2] = 66, 85356b230eSSteven Lee [ASPEED_DEV_I2C] = 110, /* 110 ~ 123 */ 86356b230eSSteven Lee [ASPEED_DEV_KCS] = 138, /* 138 -> 142 */ 87356b230eSSteven Lee }; 88356b230eSSteven Lee 89699db715SCédric Le Goater static qemu_irq aspeed_soc_ast1030_get_irq(AspeedSoCState *s, int dev) 90356b230eSSteven Lee { 91356b230eSSteven Lee AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 92356b230eSSteven Lee 93699db715SCédric Le Goater return qdev_get_gpio_in(DEVICE(&s->armv7m), sc->irqmap[dev]); 94356b230eSSteven Lee } 95356b230eSSteven Lee 96356b230eSSteven Lee static void aspeed_soc_ast1030_init(Object *obj) 97356b230eSSteven Lee { 98356b230eSSteven Lee AspeedSoCState *s = ASPEED_SOC(obj); 99356b230eSSteven Lee AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 100356b230eSSteven Lee char socname[8]; 101356b230eSSteven Lee char typename[64]; 102356b230eSSteven Lee int i; 103356b230eSSteven Lee 104356b230eSSteven Lee if (sscanf(sc->name, "%7s", socname) != 1) { 105356b230eSSteven Lee g_assert_not_reached(); 106356b230eSSteven Lee } 107356b230eSSteven Lee 108356b230eSSteven Lee object_initialize_child(obj, "armv7m", &s->armv7m, TYPE_ARMV7M); 109356b230eSSteven Lee 110356b230eSSteven Lee s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0); 111356b230eSSteven Lee 112356b230eSSteven Lee snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname); 113356b230eSSteven Lee object_initialize_child(obj, "scu", &s->scu, typename); 114356b230eSSteven Lee qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", sc->silicon_rev); 115356b230eSSteven Lee 116356b230eSSteven Lee object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), "hw-strap1"); 117356b230eSSteven Lee object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), "hw-strap2"); 118356b230eSSteven Lee 1194c70ab16STroy Lee snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname); 1204c70ab16STroy Lee object_initialize_child(obj, "i2c", &s->i2c, typename); 1214c70ab16STroy Lee 122356b230eSSteven Lee snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname); 123356b230eSSteven Lee object_initialize_child(obj, "timerctrl", &s->timerctrl, typename); 124356b230eSSteven Lee 125356b230eSSteven Lee snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname); 126356b230eSSteven Lee object_initialize_child(obj, "adc", &s->adc, typename); 127356b230eSSteven Lee 128356b230eSSteven Lee snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname); 129356b230eSSteven Lee object_initialize_child(obj, "fmc", &s->fmc, typename); 130356b230eSSteven Lee 131356b230eSSteven Lee for (i = 0; i < sc->spis_num; i++) { 132356b230eSSteven Lee snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname); 133356b230eSSteven Lee object_initialize_child(obj, "spi[*]", &s->spi[i], typename); 134356b230eSSteven Lee } 135356b230eSSteven Lee 136356b230eSSteven Lee object_initialize_child(obj, "lpc", &s->lpc, TYPE_ASPEED_LPC); 137356b230eSSteven Lee 138*55c57023SPeter Delevoryas object_initialize_child(obj, "peci", &s->peci, TYPE_ASPEED_PECI); 139*55c57023SPeter Delevoryas 140356b230eSSteven Lee object_initialize_child(obj, "sbc", &s->sbc, TYPE_ASPEED_SBC); 141356b230eSSteven Lee 142356b230eSSteven Lee for (i = 0; i < sc->wdts_num; i++) { 143356b230eSSteven Lee snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname); 144356b230eSSteven Lee object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename); 145356b230eSSteven Lee } 14617075ef2SJamin Lin 14717075ef2SJamin Lin snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname); 14817075ef2SJamin Lin object_initialize_child(obj, "gpio", &s->gpio, typename); 14980beb085SPeter Delevoryas 15080beb085SPeter Delevoryas object_initialize_child(obj, "iomem", &s->iomem, TYPE_UNIMPLEMENTED_DEVICE); 15180beb085SPeter Delevoryas object_initialize_child(obj, "sbc-unimplemented", &s->sbc_unimplemented, 15280beb085SPeter Delevoryas TYPE_UNIMPLEMENTED_DEVICE); 153356b230eSSteven Lee } 154356b230eSSteven Lee 155356b230eSSteven Lee static void aspeed_soc_ast1030_realize(DeviceState *dev_soc, Error **errp) 156356b230eSSteven Lee { 157356b230eSSteven Lee AspeedSoCState *s = ASPEED_SOC(dev_soc); 158356b230eSSteven Lee AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s); 159356b230eSSteven Lee DeviceState *armv7m; 160356b230eSSteven Lee Error *err = NULL; 161356b230eSSteven Lee int i; 162356b230eSSteven Lee 163356b230eSSteven Lee if (!clock_has_source(s->sysclk)) { 164356b230eSSteven Lee error_setg(errp, "sysclk clock must be wired up by the board code"); 165356b230eSSteven Lee return; 166356b230eSSteven Lee } 167356b230eSSteven Lee 168356b230eSSteven Lee /* General I/O memory space to catch all unimplemented device */ 16980beb085SPeter Delevoryas aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->iomem), "aspeed.io", 170356b230eSSteven Lee sc->memmap[ASPEED_DEV_IOMEM], 171356b230eSSteven Lee ASPEED_SOC_IOMEM_SIZE); 17280beb085SPeter Delevoryas aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->sbc_unimplemented), 17380beb085SPeter Delevoryas "aspeed.sbc", sc->memmap[ASPEED_DEV_SBC], 17480beb085SPeter Delevoryas 0x40000); 175356b230eSSteven Lee 176356b230eSSteven Lee /* AST1030 CPU Core */ 177356b230eSSteven Lee armv7m = DEVICE(&s->armv7m); 178356b230eSSteven Lee qdev_prop_set_uint32(armv7m, "num-irq", 256); 179356b230eSSteven Lee qdev_prop_set_string(armv7m, "cpu-type", sc->cpu_type); 180356b230eSSteven Lee qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk); 181356b230eSSteven Lee object_property_set_link(OBJECT(&s->armv7m), "memory", 1824dd9d554SPeter Delevoryas OBJECT(s->memory), &error_abort); 183356b230eSSteven Lee sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), &error_abort); 184356b230eSSteven Lee 185356b230eSSteven Lee /* Internal SRAM */ 186356b230eSSteven Lee memory_region_init_ram(&s->sram, NULL, "aspeed.sram", sc->sram_size, &err); 187356b230eSSteven Lee if (err != NULL) { 188356b230eSSteven Lee error_propagate(errp, err); 189356b230eSSteven Lee return; 190356b230eSSteven Lee } 1914dd9d554SPeter Delevoryas memory_region_add_subregion(s->memory, 192356b230eSSteven Lee sc->memmap[ASPEED_DEV_SRAM], 193356b230eSSteven Lee &s->sram); 194356b230eSSteven Lee 195356b230eSSteven Lee /* SCU */ 196356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) { 197356b230eSSteven Lee return; 198356b230eSSteven Lee } 1995bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]); 200356b230eSSteven Lee 2014c70ab16STroy Lee /* I2C */ 2024c70ab16STroy Lee 2034c70ab16STroy Lee object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(&s->sram), 2044c70ab16STroy Lee &error_abort); 2054c70ab16STroy Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) { 2064c70ab16STroy Lee return; 2074c70ab16STroy Lee } 2085bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]); 2094c70ab16STroy Lee for (i = 0; i < ASPEED_I2C_GET_CLASS(&s->i2c)->num_busses; i++) { 2104c70ab16STroy Lee qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->armv7m), 2114c70ab16STroy Lee sc->irqmap[ASPEED_DEV_I2C] + i); 2124c70ab16STroy Lee /* The AST1030 I2C controller has one IRQ per bus. */ 2134c70ab16STroy Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c.busses[i]), 0, irq); 2144c70ab16STroy Lee } 2154c70ab16STroy Lee 216*55c57023SPeter Delevoryas /* PECI */ 217*55c57023SPeter Delevoryas if (!sysbus_realize(SYS_BUS_DEVICE(&s->peci), errp)) { 218*55c57023SPeter Delevoryas return; 219*55c57023SPeter Delevoryas } 220*55c57023SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->peci), 0, 221*55c57023SPeter Delevoryas sc->memmap[ASPEED_DEV_PECI]); 222*55c57023SPeter Delevoryas sysbus_connect_irq(SYS_BUS_DEVICE(&s->peci), 0, 223*55c57023SPeter Delevoryas aspeed_soc_get_irq(s, ASPEED_DEV_PECI)); 224*55c57023SPeter Delevoryas 225356b230eSSteven Lee /* LPC */ 226356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->lpc), errp)) { 227356b230eSSteven Lee return; 228356b230eSSteven Lee } 2295bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->lpc), 0, sc->memmap[ASPEED_DEV_LPC]); 230356b230eSSteven Lee 231356b230eSSteven Lee /* Connect the LPC IRQ to the GIC. It is otherwise unused. */ 232356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 0, 233356b230eSSteven Lee aspeed_soc_get_irq(s, ASPEED_DEV_LPC)); 234356b230eSSteven Lee 235356b230eSSteven Lee /* 236356b230eSSteven Lee * On the AST1030 LPC subdevice IRQs are connected straight to the GIC. 237356b230eSSteven Lee */ 238356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_1, 239356b230eSSteven Lee qdev_get_gpio_in(DEVICE(&s->armv7m), 240356b230eSSteven Lee sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_1)); 241356b230eSSteven Lee 242356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_2, 243356b230eSSteven Lee qdev_get_gpio_in(DEVICE(&s->armv7m), 244356b230eSSteven Lee sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_2)); 245356b230eSSteven Lee 246356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_3, 247356b230eSSteven Lee qdev_get_gpio_in(DEVICE(&s->armv7m), 248356b230eSSteven Lee sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_3)); 249356b230eSSteven Lee 250356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_4, 251356b230eSSteven Lee qdev_get_gpio_in(DEVICE(&s->armv7m), 252356b230eSSteven Lee sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_4)); 253356b230eSSteven Lee 254470253b6SPeter Delevoryas /* UART */ 255470253b6SPeter Delevoryas aspeed_soc_uart_init(s); 256356b230eSSteven Lee 257356b230eSSteven Lee /* Timer */ 258356b230eSSteven Lee object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu), 259356b230eSSteven Lee &error_abort); 260356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) { 261356b230eSSteven Lee return; 262356b230eSSteven Lee } 2635bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->timerctrl), 0, 264356b230eSSteven Lee sc->memmap[ASPEED_DEV_TIMER1]); 265356b230eSSteven Lee for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) { 266356b230eSSteven Lee qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i); 267356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq); 268356b230eSSteven Lee } 269356b230eSSteven Lee 270356b230eSSteven Lee /* ADC */ 271356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) { 272356b230eSSteven Lee return; 273356b230eSSteven Lee } 2745bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]); 275356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0, 276356b230eSSteven Lee aspeed_soc_get_irq(s, ASPEED_DEV_ADC)); 277356b230eSSteven Lee 278356b230eSSteven Lee /* FMC, The number of CS is set at the board level */ 279356b230eSSteven Lee object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(&s->sram), 280356b230eSSteven Lee &error_abort); 281356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) { 282356b230eSSteven Lee return; 283356b230eSSteven Lee } 2845bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]); 2855bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 1, 286356b230eSSteven Lee ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base); 287356b230eSSteven Lee sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0, 288356b230eSSteven Lee aspeed_soc_get_irq(s, ASPEED_DEV_FMC)); 289356b230eSSteven Lee 290356b230eSSteven Lee /* SPI */ 291356b230eSSteven Lee for (i = 0; i < sc->spis_num; i++) { 292356b230eSSteven Lee object_property_set_link(OBJECT(&s->spi[i]), "dram", 293356b230eSSteven Lee OBJECT(&s->sram), &error_abort); 294356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) { 295356b230eSSteven Lee return; 296356b230eSSteven Lee } 2975bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 0, 298356b230eSSteven Lee sc->memmap[ASPEED_DEV_SPI1 + i]); 2995bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 1, 300356b230eSSteven Lee ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base); 301356b230eSSteven Lee } 302356b230eSSteven Lee 303356b230eSSteven Lee /* Secure Boot Controller */ 304356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->sbc), errp)) { 305356b230eSSteven Lee return; 306356b230eSSteven Lee } 3075bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sbc), 0, sc->memmap[ASPEED_DEV_SBC]); 308356b230eSSteven Lee 309356b230eSSteven Lee /* Watch dog */ 310356b230eSSteven Lee for (i = 0; i < sc->wdts_num; i++) { 311356b230eSSteven Lee AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]); 312356b230eSSteven Lee 313356b230eSSteven Lee object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu), 314356b230eSSteven Lee &error_abort); 315356b230eSSteven Lee if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) { 316356b230eSSteven Lee return; 317356b230eSSteven Lee } 3185bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->wdt[i]), 0, 319356b230eSSteven Lee sc->memmap[ASPEED_DEV_WDT] + i * awc->offset); 320356b230eSSteven Lee } 32117075ef2SJamin Lin 32217075ef2SJamin Lin /* GPIO */ 32317075ef2SJamin Lin if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { 32417075ef2SJamin Lin return; 32517075ef2SJamin Lin } 3265bfcbda7SPeter Delevoryas aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->gpio), 0, 3275bfcbda7SPeter Delevoryas sc->memmap[ASPEED_DEV_GPIO]); 32817075ef2SJamin Lin sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0, 32917075ef2SJamin Lin aspeed_soc_get_irq(s, ASPEED_DEV_GPIO)); 330356b230eSSteven Lee } 331356b230eSSteven Lee 332356b230eSSteven Lee static void aspeed_soc_ast1030_class_init(ObjectClass *klass, void *data) 333356b230eSSteven Lee { 334356b230eSSteven Lee DeviceClass *dc = DEVICE_CLASS(klass); 335356b230eSSteven Lee AspeedSoCClass *sc = ASPEED_SOC_CLASS(dc); 336356b230eSSteven Lee 337356b230eSSteven Lee dc->realize = aspeed_soc_ast1030_realize; 338356b230eSSteven Lee 339356b230eSSteven Lee sc->name = "ast1030-a1"; 340356b230eSSteven Lee sc->cpu_type = ARM_CPU_TYPE_NAME("cortex-m4"); 341356b230eSSteven Lee sc->silicon_rev = AST1030_A1_SILICON_REV; 342356b230eSSteven Lee sc->sram_size = 0xc0000; 343356b230eSSteven Lee sc->spis_num = 2; 344356b230eSSteven Lee sc->ehcis_num = 0; 345356b230eSSteven Lee sc->wdts_num = 4; 346356b230eSSteven Lee sc->macs_num = 1; 347c5e1bdb9SPeter Delevoryas sc->uarts_num = 13; 348356b230eSSteven Lee sc->irqmap = aspeed_soc_ast1030_irqmap; 349356b230eSSteven Lee sc->memmap = aspeed_soc_ast1030_memmap; 350356b230eSSteven Lee sc->num_cpus = 1; 351699db715SCédric Le Goater sc->get_irq = aspeed_soc_ast1030_get_irq; 352356b230eSSteven Lee } 353356b230eSSteven Lee 354356b230eSSteven Lee static const TypeInfo aspeed_soc_ast1030_type_info = { 355356b230eSSteven Lee .name = "ast1030-a1", 356356b230eSSteven Lee .parent = TYPE_ASPEED_SOC, 357356b230eSSteven Lee .instance_size = sizeof(AspeedSoCState), 358356b230eSSteven Lee .instance_init = aspeed_soc_ast1030_init, 359356b230eSSteven Lee .class_init = aspeed_soc_ast1030_class_init, 360356b230eSSteven Lee .class_size = sizeof(AspeedSoCClass), 361356b230eSSteven Lee }; 362356b230eSSteven Lee 363356b230eSSteven Lee static void aspeed_soc_register_types(void) 364356b230eSSteven Lee { 365356b230eSSteven Lee type_register_static(&aspeed_soc_ast1030_type_info); 366356b230eSSteven Lee } 367356b230eSSteven Lee 368356b230eSSteven Lee type_init(aspeed_soc_register_types) 369