xref: /qemu/hw/arm/aspeed_ast10x0.c (revision 356b230ed13889e09d087a96498887de695df17e)
1*356b230eSSteven Lee /*
2*356b230eSSteven Lee  * ASPEED Ast10x0 SoC
3*356b230eSSteven Lee  *
4*356b230eSSteven Lee  * Copyright (C) 2022 ASPEED Technology Inc.
5*356b230eSSteven Lee  *
6*356b230eSSteven Lee  * This code is licensed under the GPL version 2 or later.  See
7*356b230eSSteven Lee  * the COPYING file in the top-level directory.
8*356b230eSSteven Lee  *
9*356b230eSSteven Lee  * Implementation extracted from the AST2600 and adapted for Ast10x0.
10*356b230eSSteven Lee  */
11*356b230eSSteven Lee 
12*356b230eSSteven Lee #include "qemu/osdep.h"
13*356b230eSSteven Lee #include "qapi/error.h"
14*356b230eSSteven Lee #include "exec/address-spaces.h"
15*356b230eSSteven Lee #include "sysemu/sysemu.h"
16*356b230eSSteven Lee #include "hw/qdev-clock.h"
17*356b230eSSteven Lee #include "hw/misc/unimp.h"
18*356b230eSSteven Lee #include "hw/char/serial.h"
19*356b230eSSteven Lee #include "hw/arm/aspeed_soc.h"
20*356b230eSSteven Lee 
21*356b230eSSteven Lee #define ASPEED_SOC_IOMEM_SIZE 0x00200000
22*356b230eSSteven Lee 
23*356b230eSSteven Lee static const hwaddr aspeed_soc_ast1030_memmap[] = {
24*356b230eSSteven Lee     [ASPEED_DEV_SRAM]      = 0x00000000,
25*356b230eSSteven Lee     [ASPEED_DEV_SBC]       = 0x79000000,
26*356b230eSSteven Lee     [ASPEED_DEV_IOMEM]     = 0x7E600000,
27*356b230eSSteven Lee     [ASPEED_DEV_PWM]       = 0x7E610000,
28*356b230eSSteven Lee     [ASPEED_DEV_FMC]       = 0x7E620000,
29*356b230eSSteven Lee     [ASPEED_DEV_SPI1]      = 0x7E630000,
30*356b230eSSteven Lee     [ASPEED_DEV_SPI2]      = 0x7E640000,
31*356b230eSSteven Lee     [ASPEED_DEV_SCU]       = 0x7E6E2000,
32*356b230eSSteven Lee     [ASPEED_DEV_ADC]       = 0x7E6E9000,
33*356b230eSSteven Lee     [ASPEED_DEV_SBC]       = 0x7E6F2000,
34*356b230eSSteven Lee     [ASPEED_DEV_GPIO]      = 0x7E780000,
35*356b230eSSteven Lee     [ASPEED_DEV_TIMER1]    = 0x7E782000,
36*356b230eSSteven Lee     [ASPEED_DEV_UART5]     = 0x7E784000,
37*356b230eSSteven Lee     [ASPEED_DEV_WDT]       = 0x7E785000,
38*356b230eSSteven Lee     [ASPEED_DEV_LPC]       = 0x7E789000,
39*356b230eSSteven Lee     [ASPEED_DEV_I2C]       = 0x7E7B0000,
40*356b230eSSteven Lee };
41*356b230eSSteven Lee 
42*356b230eSSteven Lee static const int aspeed_soc_ast1030_irqmap[] = {
43*356b230eSSteven Lee     [ASPEED_DEV_UART5]     = 8,
44*356b230eSSteven Lee     [ASPEED_DEV_GPIO]      = 11,
45*356b230eSSteven Lee     [ASPEED_DEV_TIMER1]    = 16,
46*356b230eSSteven Lee     [ASPEED_DEV_TIMER2]    = 17,
47*356b230eSSteven Lee     [ASPEED_DEV_TIMER3]    = 18,
48*356b230eSSteven Lee     [ASPEED_DEV_TIMER4]    = 19,
49*356b230eSSteven Lee     [ASPEED_DEV_TIMER5]    = 20,
50*356b230eSSteven Lee     [ASPEED_DEV_TIMER6]    = 21,
51*356b230eSSteven Lee     [ASPEED_DEV_TIMER7]    = 22,
52*356b230eSSteven Lee     [ASPEED_DEV_TIMER8]    = 23,
53*356b230eSSteven Lee     [ASPEED_DEV_WDT]       = 24,
54*356b230eSSteven Lee     [ASPEED_DEV_LPC]       = 35,
55*356b230eSSteven Lee     [ASPEED_DEV_FMC]       = 39,
56*356b230eSSteven Lee     [ASPEED_DEV_PWM]       = 44,
57*356b230eSSteven Lee     [ASPEED_DEV_ADC]       = 46,
58*356b230eSSteven Lee     [ASPEED_DEV_SPI1]      = 65,
59*356b230eSSteven Lee     [ASPEED_DEV_SPI2]      = 66,
60*356b230eSSteven Lee     [ASPEED_DEV_I2C]       = 110, /* 110 ~ 123 */
61*356b230eSSteven Lee     [ASPEED_DEV_KCS]       = 138, /* 138 -> 142 */
62*356b230eSSteven Lee };
63*356b230eSSteven Lee 
64*356b230eSSteven Lee static qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int ctrl)
65*356b230eSSteven Lee {
66*356b230eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
67*356b230eSSteven Lee 
68*356b230eSSteven Lee     return qdev_get_gpio_in(DEVICE(&s->armv7m), sc->irqmap[ctrl]);
69*356b230eSSteven Lee }
70*356b230eSSteven Lee 
71*356b230eSSteven Lee static void aspeed_soc_ast1030_init(Object *obj)
72*356b230eSSteven Lee {
73*356b230eSSteven Lee     AspeedSoCState *s = ASPEED_SOC(obj);
74*356b230eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
75*356b230eSSteven Lee     char socname[8];
76*356b230eSSteven Lee     char typename[64];
77*356b230eSSteven Lee     int i;
78*356b230eSSteven Lee 
79*356b230eSSteven Lee     if (sscanf(sc->name, "%7s", socname) != 1) {
80*356b230eSSteven Lee         g_assert_not_reached();
81*356b230eSSteven Lee     }
82*356b230eSSteven Lee 
83*356b230eSSteven Lee     object_initialize_child(obj, "armv7m", &s->armv7m, TYPE_ARMV7M);
84*356b230eSSteven Lee 
85*356b230eSSteven Lee     s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0);
86*356b230eSSteven Lee 
87*356b230eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
88*356b230eSSteven Lee     object_initialize_child(obj, "scu", &s->scu, typename);
89*356b230eSSteven Lee     qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev", sc->silicon_rev);
90*356b230eSSteven Lee 
91*356b230eSSteven Lee     object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu), "hw-strap1");
92*356b230eSSteven Lee     object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu), "hw-strap2");
93*356b230eSSteven Lee 
94*356b230eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
95*356b230eSSteven Lee     object_initialize_child(obj, "timerctrl", &s->timerctrl, typename);
96*356b230eSSteven Lee 
97*356b230eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname);
98*356b230eSSteven Lee     object_initialize_child(obj, "adc", &s->adc, typename);
99*356b230eSSteven Lee 
100*356b230eSSteven Lee     snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
101*356b230eSSteven Lee     object_initialize_child(obj, "fmc", &s->fmc, typename);
102*356b230eSSteven Lee 
103*356b230eSSteven Lee     for (i = 0; i < sc->spis_num; i++) {
104*356b230eSSteven Lee         snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
105*356b230eSSteven Lee         object_initialize_child(obj, "spi[*]", &s->spi[i], typename);
106*356b230eSSteven Lee     }
107*356b230eSSteven Lee 
108*356b230eSSteven Lee     object_initialize_child(obj, "lpc", &s->lpc, TYPE_ASPEED_LPC);
109*356b230eSSteven Lee 
110*356b230eSSteven Lee     object_initialize_child(obj, "sbc", &s->sbc, TYPE_ASPEED_SBC);
111*356b230eSSteven Lee 
112*356b230eSSteven Lee     for (i = 0; i < sc->wdts_num; i++) {
113*356b230eSSteven Lee         snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
114*356b230eSSteven Lee         object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename);
115*356b230eSSteven Lee     }
116*356b230eSSteven Lee }
117*356b230eSSteven Lee 
118*356b230eSSteven Lee static void aspeed_soc_ast1030_realize(DeviceState *dev_soc, Error **errp)
119*356b230eSSteven Lee {
120*356b230eSSteven Lee     AspeedSoCState *s = ASPEED_SOC(dev_soc);
121*356b230eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
122*356b230eSSteven Lee     MemoryRegion *system_memory = get_system_memory();
123*356b230eSSteven Lee     DeviceState *armv7m;
124*356b230eSSteven Lee     Error *err = NULL;
125*356b230eSSteven Lee     int i;
126*356b230eSSteven Lee 
127*356b230eSSteven Lee     if (!clock_has_source(s->sysclk)) {
128*356b230eSSteven Lee         error_setg(errp, "sysclk clock must be wired up by the board code");
129*356b230eSSteven Lee         return;
130*356b230eSSteven Lee     }
131*356b230eSSteven Lee 
132*356b230eSSteven Lee     /* General I/O memory space to catch all unimplemented device */
133*356b230eSSteven Lee     create_unimplemented_device("aspeed.sbc",
134*356b230eSSteven Lee                                 sc->memmap[ASPEED_DEV_SBC],
135*356b230eSSteven Lee                                 0x40000);
136*356b230eSSteven Lee     create_unimplemented_device("aspeed.io",
137*356b230eSSteven Lee                                 sc->memmap[ASPEED_DEV_IOMEM],
138*356b230eSSteven Lee                                 ASPEED_SOC_IOMEM_SIZE);
139*356b230eSSteven Lee 
140*356b230eSSteven Lee     /* AST1030 CPU Core */
141*356b230eSSteven Lee     armv7m = DEVICE(&s->armv7m);
142*356b230eSSteven Lee     qdev_prop_set_uint32(armv7m, "num-irq", 256);
143*356b230eSSteven Lee     qdev_prop_set_string(armv7m, "cpu-type", sc->cpu_type);
144*356b230eSSteven Lee     qdev_connect_clock_in(armv7m, "cpuclk", s->sysclk);
145*356b230eSSteven Lee     object_property_set_link(OBJECT(&s->armv7m), "memory",
146*356b230eSSteven Lee                              OBJECT(system_memory), &error_abort);
147*356b230eSSteven Lee     sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), &error_abort);
148*356b230eSSteven Lee 
149*356b230eSSteven Lee     /* Internal SRAM */
150*356b230eSSteven Lee     memory_region_init_ram(&s->sram, NULL, "aspeed.sram", sc->sram_size, &err);
151*356b230eSSteven Lee     if (err != NULL) {
152*356b230eSSteven Lee         error_propagate(errp, err);
153*356b230eSSteven Lee         return;
154*356b230eSSteven Lee     }
155*356b230eSSteven Lee     memory_region_add_subregion(system_memory,
156*356b230eSSteven Lee                                 sc->memmap[ASPEED_DEV_SRAM],
157*356b230eSSteven Lee                                 &s->sram);
158*356b230eSSteven Lee 
159*356b230eSSteven Lee     /* SCU */
160*356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) {
161*356b230eSSteven Lee         return;
162*356b230eSSteven Lee     }
163*356b230eSSteven Lee     sysbus_mmio_map(SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]);
164*356b230eSSteven Lee 
165*356b230eSSteven Lee     /* LPC */
166*356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->lpc), errp)) {
167*356b230eSSteven Lee         return;
168*356b230eSSteven Lee     }
169*356b230eSSteven Lee     sysbus_mmio_map(SYS_BUS_DEVICE(&s->lpc), 0, sc->memmap[ASPEED_DEV_LPC]);
170*356b230eSSteven Lee 
171*356b230eSSteven Lee     /* Connect the LPC IRQ to the GIC. It is otherwise unused. */
172*356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 0,
173*356b230eSSteven Lee                        aspeed_soc_get_irq(s, ASPEED_DEV_LPC));
174*356b230eSSteven Lee 
175*356b230eSSteven Lee     /*
176*356b230eSSteven Lee      * On the AST1030 LPC subdevice IRQs are connected straight to the GIC.
177*356b230eSSteven Lee      */
178*356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_1,
179*356b230eSSteven Lee                        qdev_get_gpio_in(DEVICE(&s->armv7m),
180*356b230eSSteven Lee                                 sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_1));
181*356b230eSSteven Lee 
182*356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_2,
183*356b230eSSteven Lee                        qdev_get_gpio_in(DEVICE(&s->armv7m),
184*356b230eSSteven Lee                                 sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_2));
185*356b230eSSteven Lee 
186*356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_3,
187*356b230eSSteven Lee                        qdev_get_gpio_in(DEVICE(&s->armv7m),
188*356b230eSSteven Lee                                 sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_3));
189*356b230eSSteven Lee 
190*356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_4,
191*356b230eSSteven Lee                        qdev_get_gpio_in(DEVICE(&s->armv7m),
192*356b230eSSteven Lee                                 sc->irqmap[ASPEED_DEV_KCS] + aspeed_lpc_kcs_4));
193*356b230eSSteven Lee 
194*356b230eSSteven Lee     /* UART5 - attach an 8250 to the IO space as our UART */
195*356b230eSSteven Lee     serial_mm_init(get_system_memory(), sc->memmap[ASPEED_DEV_UART5], 2,
196*356b230eSSteven Lee                    aspeed_soc_get_irq(s, ASPEED_DEV_UART5),
197*356b230eSSteven Lee                    38400, serial_hd(0), DEVICE_LITTLE_ENDIAN);
198*356b230eSSteven Lee 
199*356b230eSSteven Lee     /* Timer */
200*356b230eSSteven Lee     object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu),
201*356b230eSSteven Lee                              &error_abort);
202*356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) {
203*356b230eSSteven Lee         return;
204*356b230eSSteven Lee     }
205*356b230eSSteven Lee     sysbus_mmio_map(SYS_BUS_DEVICE(&s->timerctrl), 0,
206*356b230eSSteven Lee                     sc->memmap[ASPEED_DEV_TIMER1]);
207*356b230eSSteven Lee     for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
208*356b230eSSteven Lee         qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i);
209*356b230eSSteven Lee         sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
210*356b230eSSteven Lee     }
211*356b230eSSteven Lee 
212*356b230eSSteven Lee     /* ADC */
213*356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) {
214*356b230eSSteven Lee         return;
215*356b230eSSteven Lee     }
216*356b230eSSteven Lee     sysbus_mmio_map(SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]);
217*356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0,
218*356b230eSSteven Lee                        aspeed_soc_get_irq(s, ASPEED_DEV_ADC));
219*356b230eSSteven Lee 
220*356b230eSSteven Lee     /* FMC, The number of CS is set at the board level */
221*356b230eSSteven Lee     object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(&s->sram),
222*356b230eSSteven Lee             &error_abort);
223*356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) {
224*356b230eSSteven Lee         return;
225*356b230eSSteven Lee     }
226*356b230eSSteven Lee     sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]);
227*356b230eSSteven Lee     sysbus_mmio_map(SYS_BUS_DEVICE(&s->fmc), 1,
228*356b230eSSteven Lee                     ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base);
229*356b230eSSteven Lee     sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
230*356b230eSSteven Lee                        aspeed_soc_get_irq(s, ASPEED_DEV_FMC));
231*356b230eSSteven Lee 
232*356b230eSSteven Lee     /* SPI */
233*356b230eSSteven Lee     for (i = 0; i < sc->spis_num; i++) {
234*356b230eSSteven Lee         object_property_set_link(OBJECT(&s->spi[i]), "dram",
235*356b230eSSteven Lee                                  OBJECT(&s->sram), &error_abort);
236*356b230eSSteven Lee         if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
237*356b230eSSteven Lee             return;
238*356b230eSSteven Lee         }
239*356b230eSSteven Lee         sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 0,
240*356b230eSSteven Lee                         sc->memmap[ASPEED_DEV_SPI1 + i]);
241*356b230eSSteven Lee         sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi[i]), 1,
242*356b230eSSteven Lee                         ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base);
243*356b230eSSteven Lee     }
244*356b230eSSteven Lee 
245*356b230eSSteven Lee     /* Secure Boot Controller */
246*356b230eSSteven Lee     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sbc), errp)) {
247*356b230eSSteven Lee         return;
248*356b230eSSteven Lee     }
249*356b230eSSteven Lee     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sbc), 0, sc->memmap[ASPEED_DEV_SBC]);
250*356b230eSSteven Lee 
251*356b230eSSteven Lee     /* Watch dog */
252*356b230eSSteven Lee     for (i = 0; i < sc->wdts_num; i++) {
253*356b230eSSteven Lee         AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
254*356b230eSSteven Lee 
255*356b230eSSteven Lee         object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu),
256*356b230eSSteven Lee                                  &error_abort);
257*356b230eSSteven Lee         if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) {
258*356b230eSSteven Lee             return;
259*356b230eSSteven Lee         }
260*356b230eSSteven Lee         sysbus_mmio_map(SYS_BUS_DEVICE(&s->wdt[i]), 0,
261*356b230eSSteven Lee                         sc->memmap[ASPEED_DEV_WDT] + i * awc->offset);
262*356b230eSSteven Lee     }
263*356b230eSSteven Lee }
264*356b230eSSteven Lee 
265*356b230eSSteven Lee static void aspeed_soc_ast1030_class_init(ObjectClass *klass, void *data)
266*356b230eSSteven Lee {
267*356b230eSSteven Lee     DeviceClass *dc = DEVICE_CLASS(klass);
268*356b230eSSteven Lee     AspeedSoCClass *sc = ASPEED_SOC_CLASS(dc);
269*356b230eSSteven Lee 
270*356b230eSSteven Lee     dc->realize = aspeed_soc_ast1030_realize;
271*356b230eSSteven Lee 
272*356b230eSSteven Lee     sc->name = "ast1030-a1";
273*356b230eSSteven Lee     sc->cpu_type = ARM_CPU_TYPE_NAME("cortex-m4");
274*356b230eSSteven Lee     sc->silicon_rev = AST1030_A1_SILICON_REV;
275*356b230eSSteven Lee     sc->sram_size = 0xc0000;
276*356b230eSSteven Lee     sc->spis_num = 2;
277*356b230eSSteven Lee     sc->ehcis_num = 0;
278*356b230eSSteven Lee     sc->wdts_num = 4;
279*356b230eSSteven Lee     sc->macs_num = 1;
280*356b230eSSteven Lee     sc->irqmap = aspeed_soc_ast1030_irqmap;
281*356b230eSSteven Lee     sc->memmap = aspeed_soc_ast1030_memmap;
282*356b230eSSteven Lee     sc->num_cpus = 1;
283*356b230eSSteven Lee }
284*356b230eSSteven Lee 
285*356b230eSSteven Lee static const TypeInfo aspeed_soc_ast1030_type_info = {
286*356b230eSSteven Lee     .name          = "ast1030-a1",
287*356b230eSSteven Lee     .parent        = TYPE_ASPEED_SOC,
288*356b230eSSteven Lee     .instance_size = sizeof(AspeedSoCState),
289*356b230eSSteven Lee     .instance_init = aspeed_soc_ast1030_init,
290*356b230eSSteven Lee     .class_init    = aspeed_soc_ast1030_class_init,
291*356b230eSSteven Lee     .class_size    = sizeof(AspeedSoCClass),
292*356b230eSSteven Lee };
293*356b230eSSteven Lee 
294*356b230eSSteven Lee static void aspeed_soc_register_types(void)
295*356b230eSSteven Lee {
296*356b230eSSteven Lee     type_register_static(&aspeed_soc_ast1030_type_info);
297*356b230eSSteven Lee }
298*356b230eSSteven Lee 
299*356b230eSSteven Lee type_init(aspeed_soc_register_types)
300