19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 149e5e54d1SPeter Maydell #include "qapi/error.h" 159e5e54d1SPeter Maydell #include "trace.h" 169e5e54d1SPeter Maydell #include "hw/sysbus.h" 179e5e54d1SPeter Maydell #include "hw/registerfields.h" 186eee5d24SPeter Maydell #include "hw/arm/armsse.h" 199e5e54d1SPeter Maydell #include "hw/arm/arm.h" 209e5e54d1SPeter Maydell 21dde0c491SPeter Maydell /* Format of the System Information block SYS_CONFIG register */ 22dde0c491SPeter Maydell typedef enum SysConfigFormat { 23dde0c491SPeter Maydell IoTKitFormat, 24dde0c491SPeter Maydell SSE200Format, 25dde0c491SPeter Maydell } SysConfigFormat; 26dde0c491SPeter Maydell 274c3690b5SPeter Maydell struct ARMSSEInfo { 284c3690b5SPeter Maydell const char *name; 29f0cab7feSPeter Maydell int sram_banks; 3091c1e9fcSPeter Maydell int num_cpus; 31dde0c491SPeter Maydell uint32_t sys_version; 32dde0c491SPeter Maydell SysConfigFormat sys_config_format; 33*f8574705SPeter Maydell bool has_mhus; 344c3690b5SPeter Maydell }; 354c3690b5SPeter Maydell 364c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 374c3690b5SPeter Maydell { 384c3690b5SPeter Maydell .name = TYPE_IOTKIT, 39f0cab7feSPeter Maydell .sram_banks = 1, 4091c1e9fcSPeter Maydell .num_cpus = 1, 41dde0c491SPeter Maydell .sys_version = 0x41743, 42dde0c491SPeter Maydell .sys_config_format = IoTKitFormat, 43*f8574705SPeter Maydell .has_mhus = false, 444c3690b5SPeter Maydell }, 454c3690b5SPeter Maydell }; 464c3690b5SPeter Maydell 47dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 48dde0c491SPeter Maydell { 49dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 50dde0c491SPeter Maydell uint32_t sys_config; 51dde0c491SPeter Maydell 52dde0c491SPeter Maydell switch (info->sys_config_format) { 53dde0c491SPeter Maydell case IoTKitFormat: 54dde0c491SPeter Maydell sys_config = 0; 55dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 56dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 57dde0c491SPeter Maydell break; 58dde0c491SPeter Maydell case SSE200Format: 59dde0c491SPeter Maydell sys_config = 0; 60dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 61dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 62dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 63dde0c491SPeter Maydell if (info->num_cpus > 1) { 64dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 65dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 66dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 67dde0c491SPeter Maydell } 68dde0c491SPeter Maydell break; 69dde0c491SPeter Maydell default: 70dde0c491SPeter Maydell g_assert_not_reached(); 71dde0c491SPeter Maydell } 72dde0c491SPeter Maydell return sys_config; 73dde0c491SPeter Maydell } 74dde0c491SPeter Maydell 75d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 76d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 77d61e4e1fSPeter Maydell 7891c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 7991c1e9fcSPeter Maydell static bool irq_is_common[32] = { 8091c1e9fcSPeter Maydell [0 ... 5] = true, 8191c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 8291c1e9fcSPeter Maydell [8 ... 12] = true, 8391c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 8491c1e9fcSPeter Maydell /* 14: reserved */ 8591c1e9fcSPeter Maydell [15 ... 20] = true, 8691c1e9fcSPeter Maydell /* 21: reserved */ 8791c1e9fcSPeter Maydell [22 ... 26] = true, 8891c1e9fcSPeter Maydell /* 27: reserved */ 8991c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 9091c1e9fcSPeter Maydell /* 30, 31: reserved */ 9191c1e9fcSPeter Maydell }; 9291c1e9fcSPeter Maydell 939e5e54d1SPeter Maydell /* Create an alias region of @size bytes starting at @base 949e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 959e5e54d1SPeter Maydell */ 9693dbd103SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, const char *name, 979e5e54d1SPeter Maydell hwaddr base, hwaddr size, hwaddr orig) 989e5e54d1SPeter Maydell { 999e5e54d1SPeter Maydell memory_region_init_alias(mr, NULL, name, &s->container, orig, size); 1009e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 1019e5e54d1SPeter Maydell memory_region_add_subregion_overlap(&s->container, base, mr, -1500); 1029e5e54d1SPeter Maydell } 1039e5e54d1SPeter Maydell 1049e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 1059e5e54d1SPeter Maydell { 1069e5e54d1SPeter Maydell qemu_irq destirq = opaque; 1079e5e54d1SPeter Maydell 1089e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 1099e5e54d1SPeter Maydell } 1109e5e54d1SPeter Maydell 1119e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 1129e5e54d1SPeter Maydell { 11393dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 1149e5e54d1SPeter Maydell 1159e5e54d1SPeter Maydell s->nsccfg = level; 1169e5e54d1SPeter Maydell } 1179e5e54d1SPeter Maydell 11813628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 1199e5e54d1SPeter Maydell { 1209e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 12193dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 1229e5e54d1SPeter Maydell * are provided by the security controller and which we want to 12393dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 12493dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 1259e5e54d1SPeter Maydell */ 1269e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 12713628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 1289e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 1299e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1309e5e54d1SPeter Maydell char *name; 1319e5e54d1SPeter Maydell 1329e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 13313628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1349e5e54d1SPeter Maydell g_free(name); 1359e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 13613628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1379e5e54d1SPeter Maydell g_free(name); 1389e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 13913628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1409e5e54d1SPeter Maydell g_free(name); 1419e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 14213628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1439e5e54d1SPeter Maydell g_free(name); 1449e5e54d1SPeter Maydell 1459e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 1469e5e54d1SPeter Maydell * split it so we can send it both to the security controller 1479e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 1489e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 1499e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 1509e5e54d1SPeter Maydell */ 1519e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 1529e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1539e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1549e5e54d1SPeter Maydell name, 0)); 1559e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1569e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 1579e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 15813628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 1599e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 1609e5e54d1SPeter Maydell g_free(name); 1619e5e54d1SPeter Maydell } 1629e5e54d1SPeter Maydell 16313628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 1649e5e54d1SPeter Maydell { 1659e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 16613628891SPeter Maydell * named GPIO output of the armsse object. 1679e5e54d1SPeter Maydell */ 1689e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 1699e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 1709e5e54d1SPeter Maydell 1719e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 1729e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 1739e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 1749e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 1759e5e54d1SPeter Maydell } 1769e5e54d1SPeter Maydell 17713628891SPeter Maydell static void armsse_init(Object *obj) 1789e5e54d1SPeter Maydell { 17993dbd103SPeter Maydell ARMSSE *s = ARMSSE(obj); 180f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(obj); 181f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 1829e5e54d1SPeter Maydell int i; 1839e5e54d1SPeter Maydell 184f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 18591c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 186f0cab7feSPeter Maydell 18713628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 1889e5e54d1SPeter Maydell 18991c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1907cd3a2e0SPeter Maydell /* 1917cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 1927cd3a2e0SPeter Maydell * distinct and may be configured differently. 1937cd3a2e0SPeter Maydell */ 1947cd3a2e0SPeter Maydell char *name; 1957cd3a2e0SPeter Maydell 1967cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 1977cd3a2e0SPeter Maydell object_initialize_child(obj, name, &s->cluster[i], 1987cd3a2e0SPeter Maydell sizeof(s->cluster[i]), TYPE_CPU_CLUSTER, 1997cd3a2e0SPeter Maydell &error_abort, NULL); 2007cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 2017cd3a2e0SPeter Maydell g_free(name); 2027cd3a2e0SPeter Maydell 2037cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 2047cd3a2e0SPeter Maydell sysbus_init_child_obj(OBJECT(&s->cluster[i]), name, 2057cd3a2e0SPeter Maydell &s->armv7m[i], sizeof(s->armv7m), TYPE_ARMV7M); 20691c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 2079e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 20891c1e9fcSPeter Maydell g_free(name); 209d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 210d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 211d847ca51SPeter Maydell g_free(name); 212d847ca51SPeter Maydell if (i > 0) { 213d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 214d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 215d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 216d847ca51SPeter Maydell g_free(name); 217d847ca51SPeter Maydell } 21891c1e9fcSPeter Maydell } 2199e5e54d1SPeter Maydell 220955cbc6bSThomas Huth sysbus_init_child_obj(obj, "secctl", &s->secctl, sizeof(s->secctl), 2219e5e54d1SPeter Maydell TYPE_IOTKIT_SECCTL); 222955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc0", &s->apb_ppc0, sizeof(s->apb_ppc0), 2239e5e54d1SPeter Maydell TYPE_TZ_PPC); 224955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc1", &s->apb_ppc1, sizeof(s->apb_ppc1), 2259e5e54d1SPeter Maydell TYPE_TZ_PPC); 226f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 227f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 228f0cab7feSPeter Maydell sysbus_init_child_obj(obj, name, &s->mpc[i], 229f0cab7feSPeter Maydell sizeof(s->mpc[i]), TYPE_TZ_MPC); 230f0cab7feSPeter Maydell g_free(name); 231f0cab7feSPeter Maydell } 232955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 233955cbc6bSThomas Huth sizeof(s->mpc_irq_orgate), TYPE_OR_IRQ, 234955cbc6bSThomas Huth &error_abort, NULL); 235955cbc6bSThomas Huth 236f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 237bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 238bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 239bb75e16dSPeter Maydell 240955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 241955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 242bb75e16dSPeter Maydell g_free(name); 243bb75e16dSPeter Maydell } 244955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer0", &s->timer0, sizeof(s->timer0), 2459e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 246955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer1", &s->timer1, sizeof(s->timer1), 2479e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 248e2d203baSPeter Maydell sysbus_init_child_obj(obj, "s32ktimer", &s->s32ktimer, sizeof(s->s32ktimer), 249e2d203baSPeter Maydell TYPE_CMSDK_APB_TIMER); 250955cbc6bSThomas Huth sysbus_init_child_obj(obj, "dualtimer", &s->dualtimer, sizeof(s->dualtimer), 251017d069dSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 252d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "s32kwatchdog", &s->s32kwatchdog, 253d61e4e1fSPeter Maydell sizeof(s->s32kwatchdog), TYPE_CMSDK_APB_WATCHDOG); 254d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "nswatchdog", &s->nswatchdog, 255d61e4e1fSPeter Maydell sizeof(s->nswatchdog), TYPE_CMSDK_APB_WATCHDOG); 256d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "swatchdog", &s->swatchdog, 257d61e4e1fSPeter Maydell sizeof(s->swatchdog), TYPE_CMSDK_APB_WATCHDOG); 25813628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysctl", &s->sysctl, 25906e65af3SPeter Maydell sizeof(s->sysctl), TYPE_IOTKIT_SYSCTL); 26013628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysinfo", &s->sysinfo, 26106e65af3SPeter Maydell sizeof(s->sysinfo), TYPE_IOTKIT_SYSINFO); 262*f8574705SPeter Maydell if (info->has_mhus) { 263*f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu0", &s->mhu[0], sizeof(s->mhu[0]), 264*f8574705SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 265*f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu1", &s->mhu[1], sizeof(s->mhu[1]), 266*f8574705SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 267*f8574705SPeter Maydell } 268d61e4e1fSPeter Maydell object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, 269d61e4e1fSPeter Maydell sizeof(s->nmi_orgate), TYPE_OR_IRQ, 270d61e4e1fSPeter Maydell &error_abort, NULL); 271955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 272955cbc6bSThomas Huth sizeof(s->ppc_irq_orgate), TYPE_OR_IRQ, 273955cbc6bSThomas Huth &error_abort, NULL); 274955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 275955cbc6bSThomas Huth sizeof(s->sec_resp_splitter), TYPE_SPLIT_IRQ, 276955cbc6bSThomas Huth &error_abort, NULL); 2779e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 2789e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 2799e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 2809e5e54d1SPeter Maydell 281955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 282955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 283955cbc6bSThomas Huth g_free(name); 2849e5e54d1SPeter Maydell } 28591c1e9fcSPeter Maydell if (info->num_cpus > 1) { 28691c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 28791c1e9fcSPeter Maydell if (irq_is_common[i]) { 28891c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 28991c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 29091c1e9fcSPeter Maydell 29191c1e9fcSPeter Maydell object_initialize_child(obj, name, splitter, sizeof(*splitter), 29291c1e9fcSPeter Maydell TYPE_SPLIT_IRQ, &error_abort, NULL); 29391c1e9fcSPeter Maydell g_free(name); 29491c1e9fcSPeter Maydell } 29591c1e9fcSPeter Maydell } 29691c1e9fcSPeter Maydell } 2979e5e54d1SPeter Maydell } 2989e5e54d1SPeter Maydell 29913628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 3009e5e54d1SPeter Maydell { 30191c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 3029e5e54d1SPeter Maydell 30391c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 3049e5e54d1SPeter Maydell } 3059e5e54d1SPeter Maydell 30613628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 307bb75e16dSPeter Maydell { 30893dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 309bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 310bb75e16dSPeter Maydell } 311bb75e16dSPeter Maydell 31291c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 31391c1e9fcSPeter Maydell { 31491c1e9fcSPeter Maydell /* 31591c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 31691c1e9fcSPeter Maydell * all CPUs in the SSE. 31791c1e9fcSPeter Maydell */ 31891c1e9fcSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(s); 31991c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 32091c1e9fcSPeter Maydell 32191c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 32291c1e9fcSPeter Maydell 32391c1e9fcSPeter Maydell if (info->num_cpus == 1) { 32491c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 32591c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 32691c1e9fcSPeter Maydell } else { 32791c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 32891c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 32991c1e9fcSPeter Maydell } 33091c1e9fcSPeter Maydell } 33191c1e9fcSPeter Maydell 33213628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 3339e5e54d1SPeter Maydell { 33493dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 335f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(dev); 336f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 3379e5e54d1SPeter Maydell int i; 3389e5e54d1SPeter Maydell MemoryRegion *mr; 3399e5e54d1SPeter Maydell Error *err = NULL; 3409e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 3419e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 3429e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 3439e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 3449e5e54d1SPeter Maydell DeviceState *dev_secctl; 3459e5e54d1SPeter Maydell DeviceState *dev_splitter; 3464b635cf7SPeter Maydell uint32_t addr_width_max; 3479e5e54d1SPeter Maydell 3489e5e54d1SPeter Maydell if (!s->board_memory) { 3499e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 3509e5e54d1SPeter Maydell return; 3519e5e54d1SPeter Maydell } 3529e5e54d1SPeter Maydell 3539e5e54d1SPeter Maydell if (!s->mainclk_frq) { 3549e5e54d1SPeter Maydell error_setg(errp, "MAINCLK property was not set"); 3559e5e54d1SPeter Maydell return; 3569e5e54d1SPeter Maydell } 3579e5e54d1SPeter Maydell 3584b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 3594b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 3604b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 3614b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 3624b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 3634b635cf7SPeter Maydell addr_width_max); 3644b635cf7SPeter Maydell return; 3654b635cf7SPeter Maydell } 3664b635cf7SPeter Maydell 3679e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 3689e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 3699e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 3709e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 3719e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 3729e5e54d1SPeter Maydell * 37393dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 3749e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 37593dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 3769e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 3779e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 3789e5e54d1SPeter Maydell * region, otherwise it is an S region. 3799e5e54d1SPeter Maydell * 3809e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 3819e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 3829e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 3839e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 3849e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 3859e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 3869e5e54d1SPeter Maydell * 3879e5e54d1SPeter Maydell * (The other place that guest software can configure security 3889e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 3899e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 3909e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 3919e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 3929e5e54d1SPeter Maydell * 3939e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 3949e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 3959e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 3969e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 39793dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 3989e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 3999e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 4009e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 4019e5e54d1SPeter Maydell */ 4029e5e54d1SPeter Maydell 403d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 4049e5e54d1SPeter Maydell 40591c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 40691c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 40791c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 40891c1e9fcSPeter Maydell int j; 40991c1e9fcSPeter Maydell char *gpioname; 41091c1e9fcSPeter Maydell 41191c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32); 41291c1e9fcSPeter Maydell /* 41391c1e9fcSPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR0 4149e5e54d1SPeter Maydell * register in the IoT Kit System Control Register block, and the 4159e5e54d1SPeter Maydell * initial value of that is in turn specifiable by the FPGA that 4169e5e54d1SPeter Maydell * instantiates the IoT Kit. In QEMU we don't implement this wrinkle, 4179e5e54d1SPeter Maydell * and simply set the CPU's init-svtor to the IoT Kit default value. 41891c1e9fcSPeter Maydell * In SSE-200 the situation is similar, except that the default value 41991c1e9fcSPeter Maydell * is a reset-time signal input. Typically a board using the SSE-200 42091c1e9fcSPeter Maydell * will have a system control processor whose boot firmware initializes 42191c1e9fcSPeter Maydell * the INITSVTOR* registers before powering up the CPUs in any case, 42291c1e9fcSPeter Maydell * so the hardware's default value doesn't matter. QEMU doesn't emulate 42391c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 42491c1e9fcSPeter Maydell * firmware does. All boards currently known about have firmware that 42591c1e9fcSPeter Maydell * sets the INITSVTOR0 and INITSVTOR1 registers to 0x10000000, like the 42691c1e9fcSPeter Maydell * IoTKit default. We can make this more configurable if necessary. 4279e5e54d1SPeter Maydell */ 42891c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", 0x10000000); 42991c1e9fcSPeter Maydell /* 43091c1e9fcSPeter Maydell * Start all CPUs except CPU0 powered down. In real hardware it is 43191c1e9fcSPeter Maydell * a configurable property of the SSE-200 which CPUs start powered up 43291c1e9fcSPeter Maydell * (via the CPUWAIT0_RST and CPUWAIT1_RST parameters), but since all 43391c1e9fcSPeter Maydell * the boards we care about start CPU0 and leave CPU1 powered off, 43491c1e9fcSPeter Maydell * we hard-code that for now. We can add QOM properties for this 43591c1e9fcSPeter Maydell * later if necessary. 43691c1e9fcSPeter Maydell */ 43791c1e9fcSPeter Maydell if (i > 0) { 43891c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "start-powered-off", &err); 4399e5e54d1SPeter Maydell if (err) { 4409e5e54d1SPeter Maydell error_propagate(errp, err); 4419e5e54d1SPeter Maydell return; 4429e5e54d1SPeter Maydell } 44391c1e9fcSPeter Maydell } 444d847ca51SPeter Maydell 445d847ca51SPeter Maydell if (i > 0) { 446d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 447d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 448d847ca51SPeter Maydell } else { 449d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 450d847ca51SPeter Maydell &s->container, -1); 451d847ca51SPeter Maydell } 452d847ca51SPeter Maydell object_property_set_link(cpuobj, OBJECT(&s->cpu_container[i]), 453d847ca51SPeter Maydell "memory", &err); 4549e5e54d1SPeter Maydell if (err) { 4559e5e54d1SPeter Maydell error_propagate(errp, err); 4569e5e54d1SPeter Maydell return; 4579e5e54d1SPeter Maydell } 45891c1e9fcSPeter Maydell object_property_set_link(cpuobj, OBJECT(s), "idau", &err); 45991c1e9fcSPeter Maydell if (err) { 46091c1e9fcSPeter Maydell error_propagate(errp, err); 46191c1e9fcSPeter Maydell return; 46291c1e9fcSPeter Maydell } 46391c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "realized", &err); 4649e5e54d1SPeter Maydell if (err) { 4659e5e54d1SPeter Maydell error_propagate(errp, err); 4669e5e54d1SPeter Maydell return; 4679e5e54d1SPeter Maydell } 4687cd3a2e0SPeter Maydell /* 4697cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 4707cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 4717cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 4727cd3a2e0SPeter Maydell * the cluster is realized. 4737cd3a2e0SPeter Maydell */ 4747cd3a2e0SPeter Maydell object_property_set_bool(OBJECT(&s->cluster[i]), 4757cd3a2e0SPeter Maydell true, "realized", &err); 4767cd3a2e0SPeter Maydell if (err) { 4777cd3a2e0SPeter Maydell error_propagate(errp, err); 4787cd3a2e0SPeter Maydell return; 4797cd3a2e0SPeter Maydell } 4809e5e54d1SPeter Maydell 48191c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 48291c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 48391c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 48491c1e9fcSPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, i + 32); 4859e5e54d1SPeter Maydell } 48691c1e9fcSPeter Maydell if (i == 0) { 48791c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 48891c1e9fcSPeter Maydell } else { 48991c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 49091c1e9fcSPeter Maydell } 49191c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 49291c1e9fcSPeter Maydell s->exp_irqs[i], 49391c1e9fcSPeter Maydell gpioname, s->exp_numirq); 49491c1e9fcSPeter Maydell g_free(gpioname); 49591c1e9fcSPeter Maydell } 49691c1e9fcSPeter Maydell 49791c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 49891c1e9fcSPeter Maydell if (info->num_cpus > 1) { 49991c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 50091c1e9fcSPeter Maydell if (irq_is_common[i]) { 50191c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 50291c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 50391c1e9fcSPeter Maydell int cpunum; 50491c1e9fcSPeter Maydell 50591c1e9fcSPeter Maydell object_property_set_int(splitter, info->num_cpus, 50691c1e9fcSPeter Maydell "num-lines", &err); 50791c1e9fcSPeter Maydell if (err) { 50891c1e9fcSPeter Maydell error_propagate(errp, err); 50991c1e9fcSPeter Maydell return; 51091c1e9fcSPeter Maydell } 51191c1e9fcSPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 51291c1e9fcSPeter Maydell if (err) { 51391c1e9fcSPeter Maydell error_propagate(errp, err); 51491c1e9fcSPeter Maydell return; 51591c1e9fcSPeter Maydell } 51691c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 51791c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 51891c1e9fcSPeter Maydell 51991c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 52091c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 52191c1e9fcSPeter Maydell } 52291c1e9fcSPeter Maydell } 52391c1e9fcSPeter Maydell } 52491c1e9fcSPeter Maydell } 5259e5e54d1SPeter Maydell 5269e5e54d1SPeter Maydell /* Set up the big aliases first */ 5279e5e54d1SPeter Maydell make_alias(s, &s->alias1, "alias 1", 0x10000000, 0x10000000, 0x00000000); 5289e5e54d1SPeter Maydell make_alias(s, &s->alias2, "alias 2", 0x30000000, 0x10000000, 0x20000000); 5299e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 5309e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 5319e5e54d1SPeter Maydell * control interfaces for the protection controllers). 5329e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 5339e5e54d1SPeter Maydell * alias MR at a higher priority. 5349e5e54d1SPeter Maydell */ 5359e5e54d1SPeter Maydell make_alias(s, &s->alias3, "alias 3", 0x50000000, 0x10000000, 0x40000000); 5369e5e54d1SPeter Maydell 5379e5e54d1SPeter Maydell 5389e5e54d1SPeter Maydell /* Security controller */ 5399e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->secctl), true, "realized", &err); 5409e5e54d1SPeter Maydell if (err) { 5419e5e54d1SPeter Maydell error_propagate(errp, err); 5429e5e54d1SPeter Maydell return; 5439e5e54d1SPeter Maydell } 5449e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 5459e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 5469e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 5479e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 5489e5e54d1SPeter Maydell 5499e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 5509e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 5519e5e54d1SPeter Maydell 5529e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 55393dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 55493dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 5559e5e54d1SPeter Maydell */ 5569e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->sec_resp_splitter), 3, 5579e5e54d1SPeter Maydell "num-lines", &err); 5589e5e54d1SPeter Maydell if (err) { 5599e5e54d1SPeter Maydell error_propagate(errp, err); 5609e5e54d1SPeter Maydell return; 5619e5e54d1SPeter Maydell } 5629e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->sec_resp_splitter), true, 5639e5e54d1SPeter Maydell "realized", &err); 5649e5e54d1SPeter Maydell if (err) { 5659e5e54d1SPeter Maydell error_propagate(errp, err); 5669e5e54d1SPeter Maydell return; 5679e5e54d1SPeter Maydell } 5689e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 5699e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 5709e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 5719e5e54d1SPeter Maydell 572f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 573f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 574f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 575f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 5764b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 577f0cab7feSPeter Maydell 5784b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 5794b635cf7SPeter Maydell sram_bank_size, &err); 580f0cab7feSPeter Maydell g_free(ramname); 581af60b291SPeter Maydell if (err) { 582af60b291SPeter Maydell error_propagate(errp, err); 583af60b291SPeter Maydell return; 584af60b291SPeter Maydell } 585f0cab7feSPeter Maydell object_property_set_link(OBJECT(&s->mpc[i]), OBJECT(&s->sram[i]), 586af60b291SPeter Maydell "downstream", &err); 587af60b291SPeter Maydell if (err) { 588af60b291SPeter Maydell error_propagate(errp, err); 589af60b291SPeter Maydell return; 590af60b291SPeter Maydell } 591f0cab7feSPeter Maydell object_property_set_bool(OBJECT(&s->mpc[i]), true, "realized", &err); 592af60b291SPeter Maydell if (err) { 593af60b291SPeter Maydell error_propagate(errp, err); 594af60b291SPeter Maydell return; 595af60b291SPeter Maydell } 596af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 597f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 5984b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 5994b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 600f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 601af60b291SPeter Maydell /* ...and its register interface */ 602f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 603f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 604f0cab7feSPeter Maydell } 605af60b291SPeter Maydell 606bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 607bb75e16dSPeter Maydell object_property_set_int(OBJECT(&s->mpc_irq_orgate), 608f0cab7feSPeter Maydell IOTS_NUM_EXP_MPC + info->sram_banks, 609f0cab7feSPeter Maydell "num-lines", &err); 610bb75e16dSPeter Maydell if (err) { 611bb75e16dSPeter Maydell error_propagate(errp, err); 612bb75e16dSPeter Maydell return; 613bb75e16dSPeter Maydell } 614bb75e16dSPeter Maydell object_property_set_bool(OBJECT(&s->mpc_irq_orgate), true, 615bb75e16dSPeter Maydell "realized", &err); 616bb75e16dSPeter Maydell if (err) { 617bb75e16dSPeter Maydell error_propagate(errp, err); 618bb75e16dSPeter Maydell return; 619bb75e16dSPeter Maydell } 620bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 62191c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 622bb75e16dSPeter Maydell 6239e5e54d1SPeter Maydell /* Devices behind APB PPC0: 6249e5e54d1SPeter Maydell * 0x40000000: timer0 6259e5e54d1SPeter Maydell * 0x40001000: timer1 6269e5e54d1SPeter Maydell * 0x40002000: dual timer 627*f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 628*f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 6299e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 6309e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 6319e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 6329e5e54d1SPeter Maydell */ 6339e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); 6349e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer0), true, "realized", &err); 6359e5e54d1SPeter Maydell if (err) { 6369e5e54d1SPeter Maydell error_propagate(errp, err); 6379e5e54d1SPeter Maydell return; 6389e5e54d1SPeter Maydell } 6399e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, 64091c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 3)); 6419e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); 6429e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[0]", &err); 6439e5e54d1SPeter Maydell if (err) { 6449e5e54d1SPeter Maydell error_propagate(errp, err); 6459e5e54d1SPeter Maydell return; 6469e5e54d1SPeter Maydell } 6479e5e54d1SPeter Maydell 6489e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); 6499e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer1), true, "realized", &err); 6509e5e54d1SPeter Maydell if (err) { 6519e5e54d1SPeter Maydell error_propagate(errp, err); 6529e5e54d1SPeter Maydell return; 6539e5e54d1SPeter Maydell } 6549e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, 65591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 4)); 6569e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); 6579e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[1]", &err); 6589e5e54d1SPeter Maydell if (err) { 6599e5e54d1SPeter Maydell error_propagate(errp, err); 6609e5e54d1SPeter Maydell return; 6619e5e54d1SPeter Maydell } 6629e5e54d1SPeter Maydell 663017d069dSPeter Maydell 664017d069dSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); 6659e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->dualtimer), true, "realized", &err); 6669e5e54d1SPeter Maydell if (err) { 6679e5e54d1SPeter Maydell error_propagate(errp, err); 6689e5e54d1SPeter Maydell return; 6699e5e54d1SPeter Maydell } 670017d069dSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->dualtimer), 0, 67191c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 5)); 6729e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); 6739e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[2]", &err); 6749e5e54d1SPeter Maydell if (err) { 6759e5e54d1SPeter Maydell error_propagate(errp, err); 6769e5e54d1SPeter Maydell return; 6779e5e54d1SPeter Maydell } 6789e5e54d1SPeter Maydell 679*f8574705SPeter Maydell if (info->has_mhus) { 680*f8574705SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 681*f8574705SPeter Maydell char *name = g_strdup_printf("MHU%d", i); 682*f8574705SPeter Maydell char *port = g_strdup_printf("port[%d]", i + 3); 683*f8574705SPeter Maydell 684*f8574705SPeter Maydell qdev_prop_set_string(DEVICE(&s->mhu[i]), "name", name); 685*f8574705SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->mhu[i]), "size", 0x1000); 686*f8574705SPeter Maydell object_property_set_bool(OBJECT(&s->mhu[i]), true, 687*f8574705SPeter Maydell "realized", &err); 688*f8574705SPeter Maydell if (err) { 689*f8574705SPeter Maydell error_propagate(errp, err); 690*f8574705SPeter Maydell return; 691*f8574705SPeter Maydell } 692*f8574705SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->mhu[i]), 0); 693*f8574705SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), 694*f8574705SPeter Maydell port, &err); 695*f8574705SPeter Maydell if (err) { 696*f8574705SPeter Maydell error_propagate(errp, err); 697*f8574705SPeter Maydell return; 698*f8574705SPeter Maydell } 699*f8574705SPeter Maydell g_free(name); 700*f8574705SPeter Maydell g_free(port); 701*f8574705SPeter Maydell } 702*f8574705SPeter Maydell } 703*f8574705SPeter Maydell 7049e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc0), true, "realized", &err); 7059e5e54d1SPeter Maydell if (err) { 7069e5e54d1SPeter Maydell error_propagate(errp, err); 7079e5e54d1SPeter Maydell return; 7089e5e54d1SPeter Maydell } 7099e5e54d1SPeter Maydell 7109e5e54d1SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); 7119e5e54d1SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc0); 7129e5e54d1SPeter Maydell 7139e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); 7149e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40000000, mr); 7159e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); 7169e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40001000, mr); 7179e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); 7189e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40002000, mr); 719*f8574705SPeter Maydell if (info->has_mhus) { 720*f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 721*f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 722*f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 723*f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 724*f8574705SPeter Maydell } 7259e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 7269e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 7279e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 7289e5e54d1SPeter Maydell "cfg_nonsec", i)); 7299e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 7309e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 7319e5e54d1SPeter Maydell "cfg_ap", i)); 7329e5e54d1SPeter Maydell } 7339e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 7349e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 7359e5e54d1SPeter Maydell "irq_enable", 0)); 7369e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 7379e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 7389e5e54d1SPeter Maydell "irq_clear", 0)); 7399e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 7409e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 7419e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 7429e5e54d1SPeter Maydell 7439e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 7449e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 7459e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 7469e5e54d1SPeter Maydell */ 7479e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->ppc_irq_orgate), 7489e5e54d1SPeter Maydell NUM_PPCS, "num-lines", &err); 7499e5e54d1SPeter Maydell if (err) { 7509e5e54d1SPeter Maydell error_propagate(errp, err); 7519e5e54d1SPeter Maydell return; 7529e5e54d1SPeter Maydell } 7539e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->ppc_irq_orgate), true, 7549e5e54d1SPeter Maydell "realized", &err); 7559e5e54d1SPeter Maydell if (err) { 7569e5e54d1SPeter Maydell error_propagate(errp, err); 7579e5e54d1SPeter Maydell return; 7589e5e54d1SPeter Maydell } 7599e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 76091c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 7619e5e54d1SPeter Maydell 7629e5e54d1SPeter Maydell /* 0x40010000 .. 0x4001ffff: private CPU region: unused in IoTKit */ 7639e5e54d1SPeter Maydell 76493dbd103SPeter Maydell /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */ 7659e5e54d1SPeter Maydell /* Devices behind APB PPC1: 7669e5e54d1SPeter Maydell * 0x4002f000: S32K timer 7679e5e54d1SPeter Maydell */ 768e2d203baSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); 7699e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->s32ktimer), true, "realized", &err); 7709e5e54d1SPeter Maydell if (err) { 7719e5e54d1SPeter Maydell error_propagate(errp, err); 7729e5e54d1SPeter Maydell return; 7739e5e54d1SPeter Maydell } 774e2d203baSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0, 77591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 2)); 7769e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); 7779e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc1), OBJECT(mr), "port[0]", &err); 7789e5e54d1SPeter Maydell if (err) { 7799e5e54d1SPeter Maydell error_propagate(errp, err); 7809e5e54d1SPeter Maydell return; 7819e5e54d1SPeter Maydell } 7829e5e54d1SPeter Maydell 7839e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc1), true, "realized", &err); 7849e5e54d1SPeter Maydell if (err) { 7859e5e54d1SPeter Maydell error_propagate(errp, err); 7869e5e54d1SPeter Maydell return; 7879e5e54d1SPeter Maydell } 7889e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); 7899e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x4002f000, mr); 7909e5e54d1SPeter Maydell 7919e5e54d1SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc1); 7929e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 7939e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 7949e5e54d1SPeter Maydell "cfg_nonsec", 0)); 7959e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 7969e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 7979e5e54d1SPeter Maydell "cfg_ap", 0)); 7989e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 7999e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 8009e5e54d1SPeter Maydell "irq_enable", 0)); 8019e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 8029e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 8039e5e54d1SPeter Maydell "irq_clear", 0)); 8049e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 8059e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 8069e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 8079e5e54d1SPeter Maydell 808dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), info->sys_version, 809dde0c491SPeter Maydell "SYS_VERSION", &err); 810dde0c491SPeter Maydell if (err) { 811dde0c491SPeter Maydell error_propagate(errp, err); 812dde0c491SPeter Maydell return; 813dde0c491SPeter Maydell } 814dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), 815dde0c491SPeter Maydell armsse_sys_config_value(s, info), 816dde0c491SPeter Maydell "SYS_CONFIG", &err); 817dde0c491SPeter Maydell if (err) { 818dde0c491SPeter Maydell error_propagate(errp, err); 819dde0c491SPeter Maydell return; 820dde0c491SPeter Maydell } 82106e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysinfo), true, "realized", &err); 82206e65af3SPeter Maydell if (err) { 82306e65af3SPeter Maydell error_propagate(errp, err); 82406e65af3SPeter Maydell return; 82506e65af3SPeter Maydell } 82606e65af3SPeter Maydell /* System information registers */ 82706e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); 82806e65af3SPeter Maydell /* System control registers */ 82906e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysctl), true, "realized", &err); 83006e65af3SPeter Maydell if (err) { 83106e65af3SPeter Maydell error_propagate(errp, err); 83206e65af3SPeter Maydell return; 83306e65af3SPeter Maydell } 83406e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000); 835d61e4e1fSPeter Maydell 836d61e4e1fSPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 837d61e4e1fSPeter Maydell object_property_set_int(OBJECT(&s->nmi_orgate), 2, "num-lines", &err); 838d61e4e1fSPeter Maydell if (err) { 839d61e4e1fSPeter Maydell error_propagate(errp, err); 840d61e4e1fSPeter Maydell return; 841d61e4e1fSPeter Maydell } 842d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nmi_orgate), true, "realized", &err); 843d61e4e1fSPeter Maydell if (err) { 844d61e4e1fSPeter Maydell error_propagate(errp, err); 845d61e4e1fSPeter Maydell return; 846d61e4e1fSPeter Maydell } 847d61e4e1fSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 848d61e4e1fSPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 849d61e4e1fSPeter Maydell 850d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); 851d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->s32kwatchdog), true, "realized", &err); 852d61e4e1fSPeter Maydell if (err) { 853d61e4e1fSPeter Maydell error_propagate(errp, err); 854d61e4e1fSPeter Maydell return; 855d61e4e1fSPeter Maydell } 856d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 857d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0)); 858d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000); 8599e5e54d1SPeter Maydell 86093dbd103SPeter Maydell /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ 8619e5e54d1SPeter Maydell 862d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); 863d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nswatchdog), true, "realized", &err); 864d61e4e1fSPeter Maydell if (err) { 865d61e4e1fSPeter Maydell error_propagate(errp, err); 866d61e4e1fSPeter Maydell return; 867d61e4e1fSPeter Maydell } 868d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0, 86991c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 1)); 870d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); 871d61e4e1fSPeter Maydell 872d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); 873d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->swatchdog), true, "realized", &err); 874d61e4e1fSPeter Maydell if (err) { 875d61e4e1fSPeter Maydell error_propagate(errp, err); 876d61e4e1fSPeter Maydell return; 877d61e4e1fSPeter Maydell } 878d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0, 879d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1)); 880d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000); 8819e5e54d1SPeter Maydell 8829e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 8839e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 8849e5e54d1SPeter Maydell 8859e5e54d1SPeter Maydell object_property_set_int(splitter, 2, "num-lines", &err); 8869e5e54d1SPeter Maydell if (err) { 8879e5e54d1SPeter Maydell error_propagate(errp, err); 8889e5e54d1SPeter Maydell return; 8899e5e54d1SPeter Maydell } 8909e5e54d1SPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 8919e5e54d1SPeter Maydell if (err) { 8929e5e54d1SPeter Maydell error_propagate(errp, err); 8939e5e54d1SPeter Maydell return; 8949e5e54d1SPeter Maydell } 8959e5e54d1SPeter Maydell } 8969e5e54d1SPeter Maydell 8979e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 8989e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 8999e5e54d1SPeter Maydell 90013628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 9019e5e54d1SPeter Maydell g_free(ppcname); 9029e5e54d1SPeter Maydell } 9039e5e54d1SPeter Maydell 9049e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 9059e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 9069e5e54d1SPeter Maydell 90713628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 9089e5e54d1SPeter Maydell g_free(ppcname); 9099e5e54d1SPeter Maydell } 9109e5e54d1SPeter Maydell 9119e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 9129e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 9139e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 9149e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 9159e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 9169e5e54d1SPeter Maydell TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; 9179e5e54d1SPeter Maydell 9189e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 9199e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 9209e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 9219e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 9229e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 9239e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 9247a35383aSPeter Maydell g_free(gpioname); 9259e5e54d1SPeter Maydell } 9269e5e54d1SPeter Maydell 927bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 928f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 929bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 930bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 931bb75e16dSPeter Maydell 932bb75e16dSPeter Maydell object_property_set_int(OBJECT(splitter), 2, "num-lines", &err); 933bb75e16dSPeter Maydell if (err) { 934bb75e16dSPeter Maydell error_propagate(errp, err); 935bb75e16dSPeter Maydell return; 936bb75e16dSPeter Maydell } 937bb75e16dSPeter Maydell object_property_set_bool(OBJECT(splitter), true, "realized", &err); 938bb75e16dSPeter Maydell if (err) { 939bb75e16dSPeter Maydell error_propagate(errp, err); 940bb75e16dSPeter Maydell return; 941bb75e16dSPeter Maydell } 942bb75e16dSPeter Maydell 943bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 944bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 945bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 946bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 947bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 948bb75e16dSPeter Maydell "mpcexp_status", i)); 949bb75e16dSPeter Maydell } else { 950bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 951f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 952f0cab7feSPeter Maydell "irq", 0, 953bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 954bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 955bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 956bb75e16dSPeter Maydell "mpc_status", 0)); 957bb75e16dSPeter Maydell } 958bb75e16dSPeter Maydell 959bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 960bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 961bb75e16dSPeter Maydell } 962bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 963bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 964bb75e16dSPeter Maydell */ 96513628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 966bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 967bb75e16dSPeter Maydell 96813628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 9699e5e54d1SPeter Maydell 970132b475aSPeter Maydell /* Forward the MSC related signals */ 971132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 972132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 973132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 974132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 97591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 976132b475aSPeter Maydell 977132b475aSPeter Maydell /* 978132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 979132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 980132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 98193dbd103SPeter Maydell * devices in the ARMSSE. 982132b475aSPeter Maydell */ 983132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 984132b475aSPeter Maydell 9859e5e54d1SPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; 9869e5e54d1SPeter Maydell } 9879e5e54d1SPeter Maydell 98813628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 9899e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 9909e5e54d1SPeter Maydell { 99193dbd103SPeter Maydell /* 99293dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 9939e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 9949e5e54d1SPeter Maydell * NSCCFG register in the security controller. 9959e5e54d1SPeter Maydell */ 99693dbd103SPeter Maydell ARMSSE *s = ARMSSE(ii); 9979e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 9989e5e54d1SPeter Maydell 9999e5e54d1SPeter Maydell *ns = !(region & 1); 10009e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 10019e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 10029e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 10039e5e54d1SPeter Maydell *iregion = region; 10049e5e54d1SPeter Maydell } 10059e5e54d1SPeter Maydell 100613628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 10079e5e54d1SPeter Maydell .name = "iotkit", 10089e5e54d1SPeter Maydell .version_id = 1, 10099e5e54d1SPeter Maydell .minimum_version_id = 1, 10109e5e54d1SPeter Maydell .fields = (VMStateField[]) { 101193dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 10129e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 10139e5e54d1SPeter Maydell } 10149e5e54d1SPeter Maydell }; 10159e5e54d1SPeter Maydell 101613628891SPeter Maydell static Property armsse_properties[] = { 101793dbd103SPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 10189e5e54d1SPeter Maydell MemoryRegion *), 101993dbd103SPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 102093dbd103SPeter Maydell DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), 10214b635cf7SPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 10229e5e54d1SPeter Maydell DEFINE_PROP_END_OF_LIST() 10239e5e54d1SPeter Maydell }; 10249e5e54d1SPeter Maydell 102513628891SPeter Maydell static void armsse_reset(DeviceState *dev) 10269e5e54d1SPeter Maydell { 102793dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 10289e5e54d1SPeter Maydell 10299e5e54d1SPeter Maydell s->nsccfg = 0; 10309e5e54d1SPeter Maydell } 10319e5e54d1SPeter Maydell 103213628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 10339e5e54d1SPeter Maydell { 10349e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 10359e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 10364c3690b5SPeter Maydell ARMSSEClass *asc = ARMSSE_CLASS(klass); 10379e5e54d1SPeter Maydell 103813628891SPeter Maydell dc->realize = armsse_realize; 103913628891SPeter Maydell dc->vmsd = &armsse_vmstate; 104013628891SPeter Maydell dc->props = armsse_properties; 104113628891SPeter Maydell dc->reset = armsse_reset; 104213628891SPeter Maydell iic->check = armsse_idau_check; 10434c3690b5SPeter Maydell asc->info = data; 10449e5e54d1SPeter Maydell } 10459e5e54d1SPeter Maydell 10464c3690b5SPeter Maydell static const TypeInfo armsse_info = { 104793dbd103SPeter Maydell .name = TYPE_ARMSSE, 10489e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 104993dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 105013628891SPeter Maydell .instance_init = armsse_init, 10514c3690b5SPeter Maydell .abstract = true, 10529e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 10539e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 10549e5e54d1SPeter Maydell { } 10559e5e54d1SPeter Maydell } 10569e5e54d1SPeter Maydell }; 10579e5e54d1SPeter Maydell 10584c3690b5SPeter Maydell static void armsse_register_types(void) 10599e5e54d1SPeter Maydell { 10604c3690b5SPeter Maydell int i; 10614c3690b5SPeter Maydell 10624c3690b5SPeter Maydell type_register_static(&armsse_info); 10634c3690b5SPeter Maydell 10644c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 10654c3690b5SPeter Maydell TypeInfo ti = { 10664c3690b5SPeter Maydell .name = armsse_variants[i].name, 10674c3690b5SPeter Maydell .parent = TYPE_ARMSSE, 106813628891SPeter Maydell .class_init = armsse_class_init, 10694c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 10704c3690b5SPeter Maydell }; 10714c3690b5SPeter Maydell type_register(&ti); 10724c3690b5SPeter Maydell } 10739e5e54d1SPeter Maydell } 10749e5e54d1SPeter Maydell 10754c3690b5SPeter Maydell type_init(armsse_register_types); 1076