19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15aab7a378SPeter Maydell #include "qemu/bitops.h" 169e5e54d1SPeter Maydell #include "qapi/error.h" 179e5e54d1SPeter Maydell #include "trace.h" 189e5e54d1SPeter Maydell #include "hw/sysbus.h" 19d6454270SMarkus Armbruster #include "migration/vmstate.h" 209e5e54d1SPeter Maydell #include "hw/registerfields.h" 216eee5d24SPeter Maydell #include "hw/arm/armsse.h" 22419a7f80SPeter Maydell #include "hw/arm/armsse-version.h" 2312ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2464552b6bSMarkus Armbruster #include "hw/irq.h" 258fd34dc0SPeter Maydell #include "hw/qdev-clock.h" 269e5e54d1SPeter Maydell 27e94d7723SPeter Maydell /* 28e94d7723SPeter Maydell * The SSE-300 puts some devices in different places to the 29e94d7723SPeter Maydell * SSE-200 (and original IoTKit). We use an array of these structs 30e94d7723SPeter Maydell * to define how each variant lays out these devices. (Parts of the 31e94d7723SPeter Maydell * SoC that are the same for all variants aren't handled via these 32e94d7723SPeter Maydell * data structures.) 33e94d7723SPeter Maydell */ 34e94d7723SPeter Maydell 35e94d7723SPeter Maydell #define NO_IRQ -1 36e94d7723SPeter Maydell #define NO_PPC -1 371292b932SPeter Maydell /* 381292b932SPeter Maydell * Special values for ARMSSEDeviceInfo::irq to indicate that this 391292b932SPeter Maydell * device uses one of the inputs to the OR gate that feeds into the 401292b932SPeter Maydell * CPU NMI input. 411292b932SPeter Maydell */ 421292b932SPeter Maydell #define NMI_0 10000 431292b932SPeter Maydell #define NMI_1 10001 44e94d7723SPeter Maydell 45e94d7723SPeter Maydell typedef struct ARMSSEDeviceInfo { 46e94d7723SPeter Maydell const char *name; /* name to use for the QOM object; NULL terminates list */ 47e94d7723SPeter Maydell const char *type; /* QOM type name */ 48e94d7723SPeter Maydell unsigned int index; /* Which of the N devices of this type is this ? */ 49e94d7723SPeter Maydell hwaddr addr; 50a459e849SPeter Maydell hwaddr size; /* only needed for TYPE_UNIMPLEMENTED_DEVICE */ 51e94d7723SPeter Maydell int ppc; /* Index of APB PPC this device is wired up to, or NO_PPC */ 52e94d7723SPeter Maydell int ppc_port; /* Port number of this device on the PPC */ 531292b932SPeter Maydell int irq; /* NO_IRQ, or 0..NUM_SSE_IRQS-1, or NMI_0 or NMI_1 */ 541292b932SPeter Maydell bool slowclk; /* true if device uses the slow 32KHz clock */ 55e94d7723SPeter Maydell } ARMSSEDeviceInfo; 56e94d7723SPeter Maydell 574c3690b5SPeter Maydell struct ARMSSEInfo { 584c3690b5SPeter Maydell const char *name; 59419a7f80SPeter Maydell uint32_t sse_version; 60f0cab7feSPeter Maydell int sram_banks; 6191c1e9fcSPeter Maydell int num_cpus; 62dde0c491SPeter Maydell uint32_t sys_version; 63446587a9SPeter Maydell uint32_t iidr; 64aab7a378SPeter Maydell uint32_t cpuwait_rst; 65f8574705SPeter Maydell bool has_mhus; 662357bca5SPeter Maydell bool has_cachectrl; 67c1f57257SPeter Maydell bool has_cpusecctrl; 68ade67dcdSPeter Maydell bool has_cpuid; 699febd175SPeter Maydell bool has_sse_counter; 70a90a862bSPeter Maydell Property *props; 71e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 721aa9e174SPeter Maydell const bool *irq_is_common; 73a90a862bSPeter Maydell }; 74a90a862bSPeter Maydell 75a90a862bSPeter Maydell static Property iotkit_properties[] = { 76a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 77a90a862bSPeter Maydell MemoryRegion *), 78a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 79a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 80a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 81a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 82a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 83a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 84a90a862bSPeter Maydell }; 85a90a862bSPeter Maydell 86a90a862bSPeter Maydell static Property armsse_properties[] = { 87a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 88a90a862bSPeter Maydell MemoryRegion *), 89a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 90a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 91a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 92a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), 93a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), 94a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), 95a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), 96a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 974c3690b5SPeter Maydell }; 984c3690b5SPeter Maydell 99a459e849SPeter Maydell static const ARMSSEDeviceInfo iotkit_devices[] = { 100e94d7723SPeter Maydell { 101e94d7723SPeter Maydell .name = "timer0", 102e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 103e94d7723SPeter Maydell .index = 0, 104e94d7723SPeter Maydell .addr = 0x40000000, 105e94d7723SPeter Maydell .ppc = 0, 106e94d7723SPeter Maydell .ppc_port = 0, 107e94d7723SPeter Maydell .irq = 3, 108e94d7723SPeter Maydell }, 109e94d7723SPeter Maydell { 110e94d7723SPeter Maydell .name = "timer1", 111e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 112e94d7723SPeter Maydell .index = 1, 113e94d7723SPeter Maydell .addr = 0x40001000, 114e94d7723SPeter Maydell .ppc = 0, 115e94d7723SPeter Maydell .ppc_port = 1, 116e94d7723SPeter Maydell .irq = 4, 117e94d7723SPeter Maydell }, 118e94d7723SPeter Maydell { 11999865afcSPeter Maydell .name = "s32ktimer", 12099865afcSPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 12199865afcSPeter Maydell .index = 2, 12299865afcSPeter Maydell .addr = 0x4002f000, 12399865afcSPeter Maydell .ppc = 1, 12499865afcSPeter Maydell .ppc_port = 0, 12599865afcSPeter Maydell .irq = 2, 12699865afcSPeter Maydell .slowclk = true, 12799865afcSPeter Maydell }, 12899865afcSPeter Maydell { 1297e8e25dbSPeter Maydell .name = "dualtimer", 1307e8e25dbSPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER, 1317e8e25dbSPeter Maydell .index = 0, 1327e8e25dbSPeter Maydell .addr = 0x40002000, 1337e8e25dbSPeter Maydell .ppc = 0, 1347e8e25dbSPeter Maydell .ppc_port = 2, 1357e8e25dbSPeter Maydell .irq = 5, 1367e8e25dbSPeter Maydell }, 1377e8e25dbSPeter Maydell { 1381292b932SPeter Maydell .name = "s32kwatchdog", 1391292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1401292b932SPeter Maydell .index = 0, 1411292b932SPeter Maydell .addr = 0x5002e000, 1421292b932SPeter Maydell .ppc = NO_PPC, 1431292b932SPeter Maydell .irq = NMI_0, 1441292b932SPeter Maydell .slowclk = true, 1451292b932SPeter Maydell }, 1461292b932SPeter Maydell { 1471292b932SPeter Maydell .name = "nswatchdog", 1481292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1491292b932SPeter Maydell .index = 1, 1501292b932SPeter Maydell .addr = 0x40081000, 1511292b932SPeter Maydell .ppc = NO_PPC, 1521292b932SPeter Maydell .irq = 1, 1531292b932SPeter Maydell }, 1541292b932SPeter Maydell { 1551292b932SPeter Maydell .name = "swatchdog", 1561292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1571292b932SPeter Maydell .index = 2, 1581292b932SPeter Maydell .addr = 0x50081000, 1591292b932SPeter Maydell .ppc = NO_PPC, 1601292b932SPeter Maydell .irq = NMI_1, 1611292b932SPeter Maydell }, 1621292b932SPeter Maydell { 16339bd0bb1SPeter Maydell .name = "armsse-sysinfo", 16439bd0bb1SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 16539bd0bb1SPeter Maydell .index = 0, 16639bd0bb1SPeter Maydell .addr = 0x40020000, 16739bd0bb1SPeter Maydell .ppc = NO_PPC, 16839bd0bb1SPeter Maydell .irq = NO_IRQ, 16939bd0bb1SPeter Maydell }, 17039bd0bb1SPeter Maydell { 1719de4ddb4SPeter Maydell .name = "armsse-sysctl", 1729de4ddb4SPeter Maydell .type = TYPE_IOTKIT_SYSCTL, 1739de4ddb4SPeter Maydell .index = 0, 1749de4ddb4SPeter Maydell .addr = 0x50021000, 1759de4ddb4SPeter Maydell .ppc = NO_PPC, 1769de4ddb4SPeter Maydell .irq = NO_IRQ, 1779de4ddb4SPeter Maydell }, 1789de4ddb4SPeter Maydell { 179e94d7723SPeter Maydell .name = NULL, 180e94d7723SPeter Maydell } 181e94d7723SPeter Maydell }; 182e94d7723SPeter Maydell 183a459e849SPeter Maydell static const ARMSSEDeviceInfo sse200_devices[] = { 184a459e849SPeter Maydell { 185a459e849SPeter Maydell .name = "timer0", 186a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 187a459e849SPeter Maydell .index = 0, 188a459e849SPeter Maydell .addr = 0x40000000, 189a459e849SPeter Maydell .ppc = 0, 190a459e849SPeter Maydell .ppc_port = 0, 191a459e849SPeter Maydell .irq = 3, 192a459e849SPeter Maydell }, 193a459e849SPeter Maydell { 194a459e849SPeter Maydell .name = "timer1", 195a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 196a459e849SPeter Maydell .index = 1, 197a459e849SPeter Maydell .addr = 0x40001000, 198a459e849SPeter Maydell .ppc = 0, 199a459e849SPeter Maydell .ppc_port = 1, 200a459e849SPeter Maydell .irq = 4, 201a459e849SPeter Maydell }, 202a459e849SPeter Maydell { 203a459e849SPeter Maydell .name = "s32ktimer", 204a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 205a459e849SPeter Maydell .index = 2, 206a459e849SPeter Maydell .addr = 0x4002f000, 207a459e849SPeter Maydell .ppc = 1, 208a459e849SPeter Maydell .ppc_port = 0, 209a459e849SPeter Maydell .irq = 2, 210a459e849SPeter Maydell .slowclk = true, 211a459e849SPeter Maydell }, 212a459e849SPeter Maydell { 213a459e849SPeter Maydell .name = "dualtimer", 214a459e849SPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER, 215a459e849SPeter Maydell .index = 0, 216a459e849SPeter Maydell .addr = 0x40002000, 217a459e849SPeter Maydell .ppc = 0, 218a459e849SPeter Maydell .ppc_port = 2, 219a459e849SPeter Maydell .irq = 5, 220a459e849SPeter Maydell }, 221a459e849SPeter Maydell { 222a459e849SPeter Maydell .name = "s32kwatchdog", 223a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 224a459e849SPeter Maydell .index = 0, 225a459e849SPeter Maydell .addr = 0x5002e000, 226a459e849SPeter Maydell .ppc = NO_PPC, 227a459e849SPeter Maydell .irq = NMI_0, 228a459e849SPeter Maydell .slowclk = true, 229a459e849SPeter Maydell }, 230a459e849SPeter Maydell { 231a459e849SPeter Maydell .name = "nswatchdog", 232a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 233a459e849SPeter Maydell .index = 1, 234a459e849SPeter Maydell .addr = 0x40081000, 235a459e849SPeter Maydell .ppc = NO_PPC, 236a459e849SPeter Maydell .irq = 1, 237a459e849SPeter Maydell }, 238a459e849SPeter Maydell { 239a459e849SPeter Maydell .name = "swatchdog", 240a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 241a459e849SPeter Maydell .index = 2, 242a459e849SPeter Maydell .addr = 0x50081000, 243a459e849SPeter Maydell .ppc = NO_PPC, 244a459e849SPeter Maydell .irq = NMI_1, 245a459e849SPeter Maydell }, 246a459e849SPeter Maydell { 247a459e849SPeter Maydell .name = "armsse-sysinfo", 248a459e849SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 249a459e849SPeter Maydell .index = 0, 250a459e849SPeter Maydell .addr = 0x40020000, 251a459e849SPeter Maydell .ppc = NO_PPC, 252a459e849SPeter Maydell .irq = NO_IRQ, 253a459e849SPeter Maydell }, 254a459e849SPeter Maydell { 255a459e849SPeter Maydell .name = "armsse-sysctl", 256a459e849SPeter Maydell .type = TYPE_IOTKIT_SYSCTL, 257a459e849SPeter Maydell .index = 0, 258a459e849SPeter Maydell .addr = 0x50021000, 259a459e849SPeter Maydell .ppc = NO_PPC, 260a459e849SPeter Maydell .irq = NO_IRQ, 261a459e849SPeter Maydell }, 262a459e849SPeter Maydell { 263a459e849SPeter Maydell .name = "CPU0CORE_PPU", 264a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 265a459e849SPeter Maydell .index = 0, 266a459e849SPeter Maydell .addr = 0x50023000, 267a459e849SPeter Maydell .size = 0x1000, 268a459e849SPeter Maydell .ppc = NO_PPC, 269a459e849SPeter Maydell .irq = NO_IRQ, 270a459e849SPeter Maydell }, 271a459e849SPeter Maydell { 272a459e849SPeter Maydell .name = "CPU1CORE_PPU", 273a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 274a459e849SPeter Maydell .index = 1, 275a459e849SPeter Maydell .addr = 0x50025000, 276a459e849SPeter Maydell .size = 0x1000, 277a459e849SPeter Maydell .ppc = NO_PPC, 278a459e849SPeter Maydell .irq = NO_IRQ, 279a459e849SPeter Maydell }, 280a459e849SPeter Maydell { 281a459e849SPeter Maydell .name = "DBG_PPU", 282a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 283a459e849SPeter Maydell .index = 2, 284a459e849SPeter Maydell .addr = 0x50029000, 285a459e849SPeter Maydell .size = 0x1000, 286a459e849SPeter Maydell .ppc = NO_PPC, 287a459e849SPeter Maydell .irq = NO_IRQ, 288a459e849SPeter Maydell }, 289a459e849SPeter Maydell { 290a459e849SPeter Maydell .name = "RAM0_PPU", 291a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 292a459e849SPeter Maydell .index = 3, 293a459e849SPeter Maydell .addr = 0x5002a000, 294a459e849SPeter Maydell .size = 0x1000, 295a459e849SPeter Maydell .ppc = NO_PPC, 296a459e849SPeter Maydell .irq = NO_IRQ, 297a459e849SPeter Maydell }, 298a459e849SPeter Maydell { 299a459e849SPeter Maydell .name = "RAM1_PPU", 300a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 301a459e849SPeter Maydell .index = 4, 302a459e849SPeter Maydell .addr = 0x5002b000, 303a459e849SPeter Maydell .size = 0x1000, 304a459e849SPeter Maydell .ppc = NO_PPC, 305a459e849SPeter Maydell .irq = NO_IRQ, 306a459e849SPeter Maydell }, 307a459e849SPeter Maydell { 308a459e849SPeter Maydell .name = "RAM2_PPU", 309a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 310a459e849SPeter Maydell .index = 5, 311a459e849SPeter Maydell .addr = 0x5002c000, 312a459e849SPeter Maydell .size = 0x1000, 313a459e849SPeter Maydell .ppc = NO_PPC, 314a459e849SPeter Maydell .irq = NO_IRQ, 315a459e849SPeter Maydell }, 316a459e849SPeter Maydell { 317a459e849SPeter Maydell .name = "RAM3_PPU", 318a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 319a459e849SPeter Maydell .index = 6, 320a459e849SPeter Maydell .addr = 0x5002d000, 321a459e849SPeter Maydell .size = 0x1000, 322a459e849SPeter Maydell .ppc = NO_PPC, 323a459e849SPeter Maydell .irq = NO_IRQ, 324a459e849SPeter Maydell }, 325a459e849SPeter Maydell { 3266fe8acb4SPeter Maydell .name = "SYS_PPU", 3276fe8acb4SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 3286fe8acb4SPeter Maydell .index = 7, 3296fe8acb4SPeter Maydell .addr = 0x50022000, 3306fe8acb4SPeter Maydell .size = 0x1000, 3316fe8acb4SPeter Maydell .ppc = NO_PPC, 3326fe8acb4SPeter Maydell .irq = NO_IRQ, 3336fe8acb4SPeter Maydell }, 3346fe8acb4SPeter Maydell { 335a459e849SPeter Maydell .name = NULL, 336a459e849SPeter Maydell } 337a459e849SPeter Maydell }; 338a459e849SPeter Maydell 3391aa9e174SPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 3401aa9e174SPeter Maydell static const bool sse200_irq_is_common[32] = { 3411aa9e174SPeter Maydell [0 ... 5] = true, 3421aa9e174SPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 3431aa9e174SPeter Maydell [8 ... 12] = true, 3441aa9e174SPeter Maydell /* 13: per-CPU icache interrupt */ 3451aa9e174SPeter Maydell /* 14: reserved */ 3461aa9e174SPeter Maydell [15 ... 20] = true, 3471aa9e174SPeter Maydell /* 21: reserved */ 3481aa9e174SPeter Maydell [22 ... 26] = true, 3491aa9e174SPeter Maydell /* 27: reserved */ 3501aa9e174SPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 3511aa9e174SPeter Maydell /* 30, 31: reserved */ 3521aa9e174SPeter Maydell }; 3531aa9e174SPeter Maydell 3544c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 3554c3690b5SPeter Maydell { 3564c3690b5SPeter Maydell .name = TYPE_IOTKIT, 357419a7f80SPeter Maydell .sse_version = ARMSSE_IOTKIT, 358f0cab7feSPeter Maydell .sram_banks = 1, 35991c1e9fcSPeter Maydell .num_cpus = 1, 360dde0c491SPeter Maydell .sys_version = 0x41743, 361446587a9SPeter Maydell .iidr = 0, 362aab7a378SPeter Maydell .cpuwait_rst = 0, 363f8574705SPeter Maydell .has_mhus = false, 3642357bca5SPeter Maydell .has_cachectrl = false, 365c1f57257SPeter Maydell .has_cpusecctrl = false, 366ade67dcdSPeter Maydell .has_cpuid = false, 3679febd175SPeter Maydell .has_sse_counter = false, 368a90a862bSPeter Maydell .props = iotkit_properties, 369a459e849SPeter Maydell .devinfo = iotkit_devices, 3701aa9e174SPeter Maydell .irq_is_common = sse200_irq_is_common, 3714c3690b5SPeter Maydell }, 3720829d24eSPeter Maydell { 3730829d24eSPeter Maydell .name = TYPE_SSE200, 374419a7f80SPeter Maydell .sse_version = ARMSSE_SSE200, 3750829d24eSPeter Maydell .sram_banks = 4, 3760829d24eSPeter Maydell .num_cpus = 2, 3770829d24eSPeter Maydell .sys_version = 0x22041743, 378446587a9SPeter Maydell .iidr = 0, 379aab7a378SPeter Maydell .cpuwait_rst = 2, 3800829d24eSPeter Maydell .has_mhus = true, 3810829d24eSPeter Maydell .has_cachectrl = true, 3820829d24eSPeter Maydell .has_cpusecctrl = true, 3830829d24eSPeter Maydell .has_cpuid = true, 3849febd175SPeter Maydell .has_sse_counter = false, 385a90a862bSPeter Maydell .props = armsse_properties, 386e94d7723SPeter Maydell .devinfo = sse200_devices, 3871aa9e174SPeter Maydell .irq_is_common = sse200_irq_is_common, 3880829d24eSPeter Maydell }, 3894c3690b5SPeter Maydell }; 3904c3690b5SPeter Maydell 391dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 392dde0c491SPeter Maydell { 393dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 394dde0c491SPeter Maydell uint32_t sys_config; 395dde0c491SPeter Maydell 396c89cef3aSPeter Maydell switch (info->sse_version) { 397c89cef3aSPeter Maydell case ARMSSE_IOTKIT: 398dde0c491SPeter Maydell sys_config = 0; 399dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 400dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 401dde0c491SPeter Maydell break; 402c89cef3aSPeter Maydell case ARMSSE_SSE200: 403dde0c491SPeter Maydell sys_config = 0; 404dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 405dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 406dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 407dde0c491SPeter Maydell if (info->num_cpus > 1) { 408dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 409dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 410dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 411dde0c491SPeter Maydell } 412dde0c491SPeter Maydell break; 413c89cef3aSPeter Maydell case ARMSSE_SSE300: 414c89cef3aSPeter Maydell sys_config = 0; 415c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 416c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 417c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 16, 3, 3); /* CPU0 = Cortex-M55 */ 418c89cef3aSPeter Maydell break; 419dde0c491SPeter Maydell default: 420dde0c491SPeter Maydell g_assert_not_reached(); 421dde0c491SPeter Maydell } 422dde0c491SPeter Maydell return sys_config; 423dde0c491SPeter Maydell } 424dde0c491SPeter Maydell 425d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 426d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 427d61e4e1fSPeter Maydell 4283733f803SPeter Maydell /* 4293733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 4309e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 4319e5e54d1SPeter Maydell */ 4323733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 4333733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 4349e5e54d1SPeter Maydell { 4353733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 4369e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 4373733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 4389e5e54d1SPeter Maydell } 4399e5e54d1SPeter Maydell 4409e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 4419e5e54d1SPeter Maydell { 4429e5e54d1SPeter Maydell qemu_irq destirq = opaque; 4439e5e54d1SPeter Maydell 4449e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 4459e5e54d1SPeter Maydell } 4469e5e54d1SPeter Maydell 4479e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 4489e5e54d1SPeter Maydell { 4498055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 4509e5e54d1SPeter Maydell 4519e5e54d1SPeter Maydell s->nsccfg = level; 4529e5e54d1SPeter Maydell } 4539e5e54d1SPeter Maydell 45413628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 4559e5e54d1SPeter Maydell { 4569e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 45793dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 4589e5e54d1SPeter Maydell * are provided by the security controller and which we want to 45993dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 46093dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 4619e5e54d1SPeter Maydell */ 4629e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 46313628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 4649e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 4659e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 4669e5e54d1SPeter Maydell char *name; 4679e5e54d1SPeter Maydell 4689e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 46913628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 4709e5e54d1SPeter Maydell g_free(name); 4719e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 47213628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 4739e5e54d1SPeter Maydell g_free(name); 4749e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 47513628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 4769e5e54d1SPeter Maydell g_free(name); 4779e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 47813628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 4799e5e54d1SPeter Maydell g_free(name); 4809e5e54d1SPeter Maydell 4819e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 4829e5e54d1SPeter Maydell * split it so we can send it both to the security controller 4839e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 4849e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 4859e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 4869e5e54d1SPeter Maydell */ 4879e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 4889e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 4899e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 4909e5e54d1SPeter Maydell name, 0)); 4919e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 4929e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 4939e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 49413628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 4959e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 4969e5e54d1SPeter Maydell g_free(name); 4979e5e54d1SPeter Maydell } 4989e5e54d1SPeter Maydell 49913628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 5009e5e54d1SPeter Maydell { 5019e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 50213628891SPeter Maydell * named GPIO output of the armsse object. 5039e5e54d1SPeter Maydell */ 5049e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 5059e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 5069e5e54d1SPeter Maydell 5079e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 5089e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 5099e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 5109e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 5119e5e54d1SPeter Maydell } 5129e5e54d1SPeter Maydell 5135ee0abedSPeter Maydell static void armsse_mainclk_update(void *opaque, ClockEvent event) 5148ee3e26eSPeter Maydell { 5158ee3e26eSPeter Maydell ARMSSE *s = ARM_SSE(opaque); 5165ee0abedSPeter Maydell 5178ee3e26eSPeter Maydell /* 5188ee3e26eSPeter Maydell * Set system_clock_scale from our Clock input; this is what 5198ee3e26eSPeter Maydell * controls the tick rate of the CPU SysTick timer. 5208ee3e26eSPeter Maydell */ 5218ee3e26eSPeter Maydell system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); 5228ee3e26eSPeter Maydell } 5238ee3e26eSPeter Maydell 52413628891SPeter Maydell static void armsse_init(Object *obj) 5259e5e54d1SPeter Maydell { 5268055340fSEduardo Habkost ARMSSE *s = ARM_SSE(obj); 5278055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(obj); 528f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 529e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 5309e5e54d1SPeter Maydell int i; 5319e5e54d1SPeter Maydell 532f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 53391c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 534f0cab7feSPeter Maydell 5358ee3e26eSPeter Maydell s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", 5365ee0abedSPeter Maydell armsse_mainclk_update, s, ClockUpdate); 5375ee0abedSPeter Maydell s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL, 0); 5388fd34dc0SPeter Maydell 53913628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 5409e5e54d1SPeter Maydell 54191c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 5427cd3a2e0SPeter Maydell /* 5437cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 5447cd3a2e0SPeter Maydell * distinct and may be configured differently. 5457cd3a2e0SPeter Maydell */ 5467cd3a2e0SPeter Maydell char *name; 5477cd3a2e0SPeter Maydell 5487cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 5499fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER); 5507cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 5517cd3a2e0SPeter Maydell g_free(name); 5527cd3a2e0SPeter Maydell 5537cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 5545a147c8cSMarkus Armbruster object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i], 555287f4319SMarkus Armbruster TYPE_ARMV7M); 55691c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 5579e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 55891c1e9fcSPeter Maydell g_free(name); 559d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 560d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 561d847ca51SPeter Maydell g_free(name); 562d847ca51SPeter Maydell if (i > 0) { 563d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 564d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 565d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 566d847ca51SPeter Maydell g_free(name); 567d847ca51SPeter Maydell } 56891c1e9fcSPeter Maydell } 5699e5e54d1SPeter Maydell 570e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 571e94d7723SPeter Maydell assert(devinfo->ppc == NO_PPC || devinfo->ppc < ARRAY_SIZE(s->apb_ppc)); 572e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 573e94d7723SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->timer)); 574e94d7723SPeter Maydell object_initialize_child(obj, devinfo->name, 575e94d7723SPeter Maydell &s->timer[devinfo->index], 576e94d7723SPeter Maydell TYPE_CMSDK_APB_TIMER); 5777e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 5787e8e25dbSPeter Maydell assert(devinfo->index == 0); 5797e8e25dbSPeter Maydell object_initialize_child(obj, devinfo->name, &s->dualtimer, 5807e8e25dbSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 581*f11de231SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_SSE_TIMER)) { 582*f11de231SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->sse_timer)); 583*f11de231SPeter Maydell object_initialize_child(obj, devinfo->name, 584*f11de231SPeter Maydell &s->sse_timer[devinfo->index], 585*f11de231SPeter Maydell TYPE_SSE_TIMER); 5861292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) { 5871292b932SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->cmsdk_watchdog)); 5881292b932SPeter Maydell object_initialize_child(obj, devinfo->name, 5891292b932SPeter Maydell &s->cmsdk_watchdog[devinfo->index], 5901292b932SPeter Maydell TYPE_CMSDK_APB_WATCHDOG); 59139bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) { 59239bd0bb1SPeter Maydell assert(devinfo->index == 0); 59339bd0bb1SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysinfo, 59439bd0bb1SPeter Maydell TYPE_IOTKIT_SYSINFO); 5959de4ddb4SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSCTL)) { 5969de4ddb4SPeter Maydell assert(devinfo->index == 0); 5979de4ddb4SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysctl, 5989de4ddb4SPeter Maydell TYPE_IOTKIT_SYSCTL); 599a459e849SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_UNIMPLEMENTED_DEVICE)) { 600a459e849SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->unimp)); 601a459e849SPeter Maydell object_initialize_child(obj, devinfo->name, 602a459e849SPeter Maydell &s->unimp[devinfo->index], 603a459e849SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 604e94d7723SPeter Maydell } else { 605e94d7723SPeter Maydell g_assert_not_reached(); 606e94d7723SPeter Maydell } 607e94d7723SPeter Maydell } 608e94d7723SPeter Maydell 609db873cc5SMarkus Armbruster object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL); 61091eb4f64SPeter Maydell 61191eb4f64SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->apb_ppc); i++) { 61291eb4f64SPeter Maydell g_autofree char *name = g_strdup_printf("apb-ppc%d", i); 61391eb4f64SPeter Maydell object_initialize_child(obj, name, &s->apb_ppc[i], TYPE_TZ_PPC); 61491eb4f64SPeter Maydell } 61591eb4f64SPeter Maydell 616f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 617f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 618db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC); 619f0cab7feSPeter Maydell g_free(name); 620f0cab7feSPeter Maydell } 621955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 6229fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 623955cbc6bSThomas Huth 624f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 625bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 626bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 627bb75e16dSPeter Maydell 6289fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 629bb75e16dSPeter Maydell g_free(name); 630bb75e16dSPeter Maydell } 6311292b932SPeter Maydell 632f8574705SPeter Maydell if (info->has_mhus) { 6335a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU); 6345a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU); 635f8574705SPeter Maydell } 6362357bca5SPeter Maydell if (info->has_cachectrl) { 6372357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 6382357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 6392357bca5SPeter Maydell 640db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cachectrl[i], 6412357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 6422357bca5SPeter Maydell g_free(name); 6432357bca5SPeter Maydell } 6442357bca5SPeter Maydell } 645c1f57257SPeter Maydell if (info->has_cpusecctrl) { 646c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 647c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 648c1f57257SPeter Maydell 649db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpusecctrl[i], 650c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 651c1f57257SPeter Maydell g_free(name); 652c1f57257SPeter Maydell } 653c1f57257SPeter Maydell } 654ade67dcdSPeter Maydell if (info->has_cpuid) { 655ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 656ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 657ade67dcdSPeter Maydell 658db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpuid[i], 659ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 660ade67dcdSPeter Maydell g_free(name); 661ade67dcdSPeter Maydell } 662ade67dcdSPeter Maydell } 6639febd175SPeter Maydell if (info->has_sse_counter) { 6649febd175SPeter Maydell object_initialize_child(obj, "sse-counter", &s->sse_counter, 6659febd175SPeter Maydell TYPE_SSE_COUNTER); 6669febd175SPeter Maydell } 6679febd175SPeter Maydell 6689fc7fc4dSMarkus Armbruster object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ); 669955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 6709fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 671955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 6729fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ); 6739e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 6749e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 6759e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 6769e5e54d1SPeter Maydell 6779fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 678955cbc6bSThomas Huth g_free(name); 6799e5e54d1SPeter Maydell } 68091c1e9fcSPeter Maydell if (info->num_cpus > 1) { 68191c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 6821aa9e174SPeter Maydell if (info->irq_is_common[i]) { 68391c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 68491c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 68591c1e9fcSPeter Maydell 6869fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 68791c1e9fcSPeter Maydell g_free(name); 68891c1e9fcSPeter Maydell } 68991c1e9fcSPeter Maydell } 69091c1e9fcSPeter Maydell } 6919e5e54d1SPeter Maydell } 6929e5e54d1SPeter Maydell 69313628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 6949e5e54d1SPeter Maydell { 69591c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 6969e5e54d1SPeter Maydell 69791c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 6989e5e54d1SPeter Maydell } 6999e5e54d1SPeter Maydell 70013628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 701bb75e16dSPeter Maydell { 7028055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 703bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 704bb75e16dSPeter Maydell } 705bb75e16dSPeter Maydell 70691c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 70791c1e9fcSPeter Maydell { 70891c1e9fcSPeter Maydell /* 70991c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 71091c1e9fcSPeter Maydell * all CPUs in the SSE. 71191c1e9fcSPeter Maydell */ 7128055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(s); 71391c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 71491c1e9fcSPeter Maydell 7151aa9e174SPeter Maydell assert(info->irq_is_common[irqno]); 71691c1e9fcSPeter Maydell 71791c1e9fcSPeter Maydell if (info->num_cpus == 1) { 71891c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 71991c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 72091c1e9fcSPeter Maydell } else { 72191c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 72291c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 72391c1e9fcSPeter Maydell } 72491c1e9fcSPeter Maydell } 72591c1e9fcSPeter Maydell 72613628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 7279e5e54d1SPeter Maydell { 7288055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 7298055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(dev); 730f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 731e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 7329e5e54d1SPeter Maydell int i; 7339e5e54d1SPeter Maydell MemoryRegion *mr; 7349e5e54d1SPeter Maydell Error *err = NULL; 7359e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 7369e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 7379e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 7389e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 7399e5e54d1SPeter Maydell DeviceState *dev_secctl; 7409e5e54d1SPeter Maydell DeviceState *dev_splitter; 7414b635cf7SPeter Maydell uint32_t addr_width_max; 7429e5e54d1SPeter Maydell 7439e5e54d1SPeter Maydell if (!s->board_memory) { 7449e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 7459e5e54d1SPeter Maydell return; 7469e5e54d1SPeter Maydell } 7479e5e54d1SPeter Maydell 7488ee3e26eSPeter Maydell if (!clock_has_source(s->mainclk)) { 7498ee3e26eSPeter Maydell error_setg(errp, "MAINCLK clock was not connected"); 7508ee3e26eSPeter Maydell } 7518ee3e26eSPeter Maydell if (!clock_has_source(s->s32kclk)) { 7528ee3e26eSPeter Maydell error_setg(errp, "S32KCLK clock was not connected"); 7539e5e54d1SPeter Maydell } 7549e5e54d1SPeter Maydell 7553f410039SPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 7563f410039SPeter Maydell 7574b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 7584b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 7594b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 7604b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 7614b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 7624b635cf7SPeter Maydell addr_width_max); 7634b635cf7SPeter Maydell return; 7644b635cf7SPeter Maydell } 7654b635cf7SPeter Maydell 7669e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 7679e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 7689e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 7699e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 7709e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 7719e5e54d1SPeter Maydell * 77293dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 7739e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 77493dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 7759e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 7769e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 7779e5e54d1SPeter Maydell * region, otherwise it is an S region. 7789e5e54d1SPeter Maydell * 7799e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 7809e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 7819e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 7829e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 7839e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 7849e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 7859e5e54d1SPeter Maydell * 7869e5e54d1SPeter Maydell * (The other place that guest software can configure security 7879e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 7889e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 7899e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 7909e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 7919e5e54d1SPeter Maydell * 7929e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 7939e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 7949e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 7959e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 79693dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 7979e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 7989e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 7999e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 8009e5e54d1SPeter Maydell */ 8019e5e54d1SPeter Maydell 802d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 8039e5e54d1SPeter Maydell 80491c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 80591c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 80691c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 80791c1e9fcSPeter Maydell int j; 80891c1e9fcSPeter Maydell char *gpioname; 80991c1e9fcSPeter Maydell 81033788738SPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + NUM_SSE_IRQS); 81191c1e9fcSPeter Maydell /* 812aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR* 813aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU 814aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the 815aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property. 816aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the 817aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property 818aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset). 819aab7a378SPeter Maydell * 820aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system 821aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR* 822aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate 82391c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 824aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code 825aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match 826aab7a378SPeter Maydell * whatever its firmware does. 8279e5e54d1SPeter Maydell */ 82832187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 82991c1e9fcSPeter Maydell /* 830aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT 831aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is 832aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and 833aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about 834aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in 835aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this 83691c1e9fcSPeter Maydell * later if necessary. 83791c1e9fcSPeter Maydell */ 838aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) { 839778a2dc5SMarkus Armbruster if (!object_property_set_bool(cpuobj, "start-powered-off", true, 840668f62ecSMarkus Armbruster errp)) { 8419e5e54d1SPeter Maydell return; 8429e5e54d1SPeter Maydell } 84391c1e9fcSPeter Maydell } 844a90a862bSPeter Maydell if (!s->cpu_fpu[i]) { 845668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "vfp", false, errp)) { 846a90a862bSPeter Maydell return; 847a90a862bSPeter Maydell } 848a90a862bSPeter Maydell } 849a90a862bSPeter Maydell if (!s->cpu_dsp[i]) { 850668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "dsp", false, errp)) { 851a90a862bSPeter Maydell return; 852a90a862bSPeter Maydell } 853a90a862bSPeter Maydell } 854d847ca51SPeter Maydell 855d847ca51SPeter Maydell if (i > 0) { 856d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 857d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 858d847ca51SPeter Maydell } else { 859d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 860d847ca51SPeter Maydell &s->container, -1); 861d847ca51SPeter Maydell } 8625325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory", 8635325cc34SMarkus Armbruster OBJECT(&s->cpu_container[i]), &error_abort); 8645325cc34SMarkus Armbruster object_property_set_link(cpuobj, "idau", OBJECT(s), &error_abort); 865668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(cpuobj), errp)) { 8669e5e54d1SPeter Maydell return; 8679e5e54d1SPeter Maydell } 8687cd3a2e0SPeter Maydell /* 8697cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 8707cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 8717cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 8727cd3a2e0SPeter Maydell * the cluster is realized. 8737cd3a2e0SPeter Maydell */ 874668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cluster[i]), NULL, errp)) { 8757cd3a2e0SPeter Maydell return; 8767cd3a2e0SPeter Maydell } 8779e5e54d1SPeter Maydell 87891c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 87991c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 88091c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 88133788738SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + NUM_SSE_IRQS); 8829e5e54d1SPeter Maydell } 88391c1e9fcSPeter Maydell if (i == 0) { 88491c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 88591c1e9fcSPeter Maydell } else { 88691c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 88791c1e9fcSPeter Maydell } 88891c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 88991c1e9fcSPeter Maydell s->exp_irqs[i], 89091c1e9fcSPeter Maydell gpioname, s->exp_numirq); 89191c1e9fcSPeter Maydell g_free(gpioname); 89291c1e9fcSPeter Maydell } 89391c1e9fcSPeter Maydell 89491c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 89591c1e9fcSPeter Maydell if (info->num_cpus > 1) { 89691c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 8971aa9e174SPeter Maydell if (info->irq_is_common[i]) { 89891c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 89991c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 90091c1e9fcSPeter Maydell int cpunum; 90191c1e9fcSPeter Maydell 902778a2dc5SMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 903668f62ecSMarkus Armbruster info->num_cpus, errp)) { 90491c1e9fcSPeter Maydell return; 90591c1e9fcSPeter Maydell } 906668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 90791c1e9fcSPeter Maydell return; 90891c1e9fcSPeter Maydell } 90991c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 91091c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 91191c1e9fcSPeter Maydell 91291c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 91391c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 91491c1e9fcSPeter Maydell } 91591c1e9fcSPeter Maydell } 91691c1e9fcSPeter Maydell } 91791c1e9fcSPeter Maydell } 9189e5e54d1SPeter Maydell 9199e5e54d1SPeter Maydell /* Set up the big aliases first */ 9203733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 9213733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 9223733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 9233733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 9249e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 9259e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 9269e5e54d1SPeter Maydell * control interfaces for the protection controllers). 9279e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 9283733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 9293733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 9309e5e54d1SPeter Maydell */ 9313733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 9323733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 9333733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 9343733f803SPeter Maydell } 9359e5e54d1SPeter Maydell 9369e5e54d1SPeter Maydell /* Security controller */ 9370eb6b0adSPeter Maydell object_property_set_int(OBJECT(&s->secctl), "sse-version", 9380eb6b0adSPeter Maydell info->sse_version, &error_abort); 939668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->secctl), errp)) { 9409e5e54d1SPeter Maydell return; 9419e5e54d1SPeter Maydell } 9429e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 9439e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 9449e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 9459e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 9469e5e54d1SPeter Maydell 9479e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 9489e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 9499e5e54d1SPeter Maydell 9509e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 95193dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 95293dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 9539e5e54d1SPeter Maydell */ 954778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sec_resp_splitter), 955668f62ecSMarkus Armbruster "num-lines", 3, errp)) { 9569e5e54d1SPeter Maydell return; 9579e5e54d1SPeter Maydell } 958668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, errp)) { 9599e5e54d1SPeter Maydell return; 9609e5e54d1SPeter Maydell } 9619e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 9629e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 9639e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 9649e5e54d1SPeter Maydell 965f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 966f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 967f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 968f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 9694b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 970f0cab7feSPeter Maydell 9714b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 9724b635cf7SPeter Maydell sram_bank_size, &err); 973f0cab7feSPeter Maydell g_free(ramname); 974af60b291SPeter Maydell if (err) { 975af60b291SPeter Maydell error_propagate(errp, err); 976af60b291SPeter Maydell return; 977af60b291SPeter Maydell } 9785325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mpc[i]), "downstream", 9795325cc34SMarkus Armbruster OBJECT(&s->sram[i]), &error_abort); 980668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), errp)) { 981af60b291SPeter Maydell return; 982af60b291SPeter Maydell } 983af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 984f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 9854b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 9864b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 987f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 988af60b291SPeter Maydell /* ...and its register interface */ 989f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 990f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 991f0cab7feSPeter Maydell } 992af60b291SPeter Maydell 993bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 994778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->mpc_irq_orgate), "num-lines", 995778a2dc5SMarkus Armbruster IOTS_NUM_EXP_MPC + info->sram_banks, 996668f62ecSMarkus Armbruster errp)) { 997bb75e16dSPeter Maydell return; 998bb75e16dSPeter Maydell } 999668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, errp)) { 1000bb75e16dSPeter Maydell return; 1001bb75e16dSPeter Maydell } 1002bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 100391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 1004bb75e16dSPeter Maydell 10051292b932SPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 10061292b932SPeter Maydell if (!object_property_set_int(OBJECT(&s->nmi_orgate), "num-lines", 2, 10071292b932SPeter Maydell errp)) { 10081292b932SPeter Maydell return; 10091292b932SPeter Maydell } 10101292b932SPeter Maydell if (!qdev_realize(DEVICE(&s->nmi_orgate), NULL, errp)) { 10111292b932SPeter Maydell return; 10121292b932SPeter Maydell } 10131292b932SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 10141292b932SPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 10151292b932SPeter Maydell 10169febd175SPeter Maydell /* The SSE-300 has a System Counter / System Timestamp Generator */ 10179febd175SPeter Maydell if (info->has_sse_counter) { 10189febd175SPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sse_counter); 10199febd175SPeter Maydell 10209febd175SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "CLK", s->mainclk); 10219febd175SPeter Maydell if (!sysbus_realize(sbd, errp)) { 10229febd175SPeter Maydell return; 10239febd175SPeter Maydell } 10249febd175SPeter Maydell /* 10259febd175SPeter Maydell * The control frame is only in the Secure region; 10269febd175SPeter Maydell * the status frame is in the NS region (and visible in the 10279febd175SPeter Maydell * S region via the alias mapping). 10289febd175SPeter Maydell */ 10299febd175SPeter Maydell memory_region_add_subregion(&s->container, 0x58100000, 10309febd175SPeter Maydell sysbus_mmio_get_region(sbd, 0)); 10319febd175SPeter Maydell memory_region_add_subregion(&s->container, 0x48101000, 10329febd175SPeter Maydell sysbus_mmio_get_region(sbd, 1)); 10339febd175SPeter Maydell } 10349febd175SPeter Maydell 10359e5e54d1SPeter Maydell /* Devices behind APB PPC0: 10369e5e54d1SPeter Maydell * 0x40000000: timer0 10379e5e54d1SPeter Maydell * 0x40001000: timer1 10389e5e54d1SPeter Maydell * 0x40002000: dual timer 1039f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 1040f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 10419e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 10429e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 10439e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 10449e5e54d1SPeter Maydell */ 1045e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 1046e94d7723SPeter Maydell SysBusDevice *sbd; 1047e94d7723SPeter Maydell qemu_irq irq; 10489e5e54d1SPeter Maydell 1049e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 1050e94d7723SPeter Maydell sbd = SYS_BUS_DEVICE(&s->timer[devinfo->index]); 1051e94d7723SPeter Maydell 105299865afcSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "pclk", 105399865afcSPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk); 1054e94d7723SPeter Maydell if (!sysbus_realize(sbd, errp)) { 10559e5e54d1SPeter Maydell return; 10569e5e54d1SPeter Maydell } 1057e94d7723SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 10587e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 10597e8e25dbSPeter Maydell sbd = SYS_BUS_DEVICE(&s->dualtimer); 10607e8e25dbSPeter Maydell 10617e8e25dbSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "TIMCLK", s->mainclk); 10627e8e25dbSPeter Maydell if (!sysbus_realize(sbd, errp)) { 10637e8e25dbSPeter Maydell return; 10647e8e25dbSPeter Maydell } 10657e8e25dbSPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 1066*f11de231SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_SSE_TIMER)) { 1067*f11de231SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sse_timer[devinfo->index]); 1068*f11de231SPeter Maydell 1069*f11de231SPeter Maydell assert(info->has_sse_counter); 1070*f11de231SPeter Maydell object_property_set_link(OBJECT(sbd), "counter", 1071*f11de231SPeter Maydell OBJECT(&s->sse_counter), &error_abort); 1072*f11de231SPeter Maydell if (!sysbus_realize(sbd, errp)) { 1073*f11de231SPeter Maydell return; 1074*f11de231SPeter Maydell } 1075*f11de231SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 10761292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) { 10771292b932SPeter Maydell sbd = SYS_BUS_DEVICE(&s->cmsdk_watchdog[devinfo->index]); 10781292b932SPeter Maydell 10791292b932SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "WDOGCLK", 10801292b932SPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk); 10811292b932SPeter Maydell if (!sysbus_realize(sbd, errp)) { 10821292b932SPeter Maydell return; 10831292b932SPeter Maydell } 10841292b932SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 108539bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) { 108639bd0bb1SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysinfo); 108739bd0bb1SPeter Maydell 108839bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_VERSION", 108939bd0bb1SPeter Maydell info->sys_version, &error_abort); 109039bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_CONFIG", 109139bd0bb1SPeter Maydell armsse_sys_config_value(s, info), 109239bd0bb1SPeter Maydell &error_abort); 109339bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "sse-version", 109439bd0bb1SPeter Maydell info->sse_version, &error_abort); 109539bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "IIDR", 109639bd0bb1SPeter Maydell info->iidr, &error_abort); 109739bd0bb1SPeter Maydell if (!sysbus_realize(sbd, errp)) { 109839bd0bb1SPeter Maydell return; 109939bd0bb1SPeter Maydell } 110039bd0bb1SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 11019de4ddb4SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSCTL)) { 11029de4ddb4SPeter Maydell /* System control registers */ 11039de4ddb4SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysctl); 11049de4ddb4SPeter Maydell 11059de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "sse-version", 11069de4ddb4SPeter Maydell info->sse_version, &error_abort); 11079de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "CPUWAIT_RST", 11089de4ddb4SPeter Maydell info->cpuwait_rst, &error_abort); 11099de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR0_RST", 11109de4ddb4SPeter Maydell s->init_svtor, &error_abort); 11119de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR1_RST", 11129de4ddb4SPeter Maydell s->init_svtor, &error_abort); 11139de4ddb4SPeter Maydell if (!sysbus_realize(sbd, errp)) { 11149de4ddb4SPeter Maydell return; 11159de4ddb4SPeter Maydell } 11169de4ddb4SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 1117a459e849SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_UNIMPLEMENTED_DEVICE)) { 1118a459e849SPeter Maydell sbd = SYS_BUS_DEVICE(&s->unimp[devinfo->index]); 1119a459e849SPeter Maydell 1120a459e849SPeter Maydell qdev_prop_set_string(DEVICE(sbd), "name", devinfo->name); 1121a459e849SPeter Maydell qdev_prop_set_uint64(DEVICE(sbd), "size", devinfo->size); 1122a459e849SPeter Maydell if (!sysbus_realize(sbd, errp)) { 1123a459e849SPeter Maydell return; 1124a459e849SPeter Maydell } 1125a459e849SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 1126e94d7723SPeter Maydell } else { 1127e94d7723SPeter Maydell g_assert_not_reached(); 1128e94d7723SPeter Maydell } 1129e94d7723SPeter Maydell 1130e94d7723SPeter Maydell switch (devinfo->irq) { 1131e94d7723SPeter Maydell case NO_IRQ: 1132e94d7723SPeter Maydell irq = NULL; 1133e94d7723SPeter Maydell break; 1134e94d7723SPeter Maydell case 0 ... NUM_SSE_IRQS - 1: 1135e94d7723SPeter Maydell irq = armsse_get_common_irq_in(s, devinfo->irq); 1136e94d7723SPeter Maydell break; 11371292b932SPeter Maydell case NMI_0: 11381292b932SPeter Maydell case NMI_1: 11391292b932SPeter Maydell irq = qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 11401292b932SPeter Maydell devinfo->irq - NMI_0); 11411292b932SPeter Maydell break; 1142e94d7723SPeter Maydell default: 1143e94d7723SPeter Maydell g_assert_not_reached(); 1144e94d7723SPeter Maydell } 1145e94d7723SPeter Maydell 1146e94d7723SPeter Maydell if (irq) { 1147e94d7723SPeter Maydell sysbus_connect_irq(sbd, 0, irq); 1148e94d7723SPeter Maydell } 1149e94d7723SPeter Maydell 1150e94d7723SPeter Maydell /* 1151e94d7723SPeter Maydell * Devices connected to a PPC are connected to the port here; 1152e94d7723SPeter Maydell * we will map the upstream end of that port to the right address 1153e94d7723SPeter Maydell * in the container later after the PPC has been realized. 1154e94d7723SPeter Maydell * Devices not connected to a PPC can be mapped immediately. 1155e94d7723SPeter Maydell */ 1156e94d7723SPeter Maydell if (devinfo->ppc != NO_PPC) { 1157e94d7723SPeter Maydell TZPPC *ppc = &s->apb_ppc[devinfo->ppc]; 1158e94d7723SPeter Maydell g_autofree char *portname = g_strdup_printf("port[%d]", 1159e94d7723SPeter Maydell devinfo->ppc_port); 1160e94d7723SPeter Maydell object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), 1161c24d9716SMarkus Armbruster &error_abort); 1162e94d7723SPeter Maydell } else { 1163e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 1164e94d7723SPeter Maydell } 1165e94d7723SPeter Maydell } 1166017d069dSPeter Maydell 1167f8574705SPeter Maydell if (info->has_mhus) { 116868d6b36fSPeter Maydell /* 116968d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 117068d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 117168d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 117268d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 117368d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 117468d6b36fSPeter Maydell */ 117568d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 1176f8574705SPeter Maydell 117768d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 117868d6b36fSPeter Maydell char *port; 117968d6b36fSPeter Maydell int cpunum; 118068d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 118168d6b36fSPeter Maydell 1182668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), errp)) { 1183f8574705SPeter Maydell return; 1184f8574705SPeter Maydell } 1185763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 118668d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 118791eb4f64SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc[0]), port, OBJECT(mr), 11885325cc34SMarkus Armbruster &error_abort); 1189763e10f7SPeter Maydell g_free(port); 119068d6b36fSPeter Maydell 119168d6b36fSPeter Maydell /* 119268d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 119368d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 119468d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 119568d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 119668d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 119768d6b36fSPeter Maydell */ 119868d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 119968d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 120068d6b36fSPeter Maydell 120168d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 120268d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 120368d6b36fSPeter Maydell } 1204f8574705SPeter Maydell } 1205f8574705SPeter Maydell } 1206f8574705SPeter Maydell 120791eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[0]), errp)) { 12089e5e54d1SPeter Maydell return; 12099e5e54d1SPeter Maydell } 12109e5e54d1SPeter Maydell 121191eb4f64SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc[0]); 121291eb4f64SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc[0]); 12139e5e54d1SPeter Maydell 1214f8574705SPeter Maydell if (info->has_mhus) { 1215f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 1216f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 1217f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 1218f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 1219f8574705SPeter Maydell } 12209e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 12219e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 12229e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 12239e5e54d1SPeter Maydell "cfg_nonsec", i)); 12249e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 12259e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 12269e5e54d1SPeter Maydell "cfg_ap", i)); 12279e5e54d1SPeter Maydell } 12289e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 12299e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 12309e5e54d1SPeter Maydell "irq_enable", 0)); 12319e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 12329e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 12339e5e54d1SPeter Maydell "irq_clear", 0)); 12349e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 12359e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 12369e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 12379e5e54d1SPeter Maydell 12389e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 12399e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 12409e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 12419e5e54d1SPeter Maydell */ 1242778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->ppc_irq_orgate), 1243668f62ecSMarkus Armbruster "num-lines", NUM_PPCS, errp)) { 12449e5e54d1SPeter Maydell return; 12459e5e54d1SPeter Maydell } 1246668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, errp)) { 12479e5e54d1SPeter Maydell return; 12489e5e54d1SPeter Maydell } 12499e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 125091c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 12519e5e54d1SPeter Maydell 12522357bca5SPeter Maydell /* 12532357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 12542357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 12552357bca5SPeter Maydell * 0x50010000: L1 icache control registers 12562357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 12572357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 12582357bca5SPeter Maydell */ 12592357bca5SPeter Maydell if (info->has_cachectrl) { 12602357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 12612357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 12622357bca5SPeter Maydell MemoryRegion *mr; 12632357bca5SPeter Maydell 12642357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 12652357bca5SPeter Maydell g_free(name); 12662357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 1267668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), errp)) { 12682357bca5SPeter Maydell return; 12692357bca5SPeter Maydell } 12702357bca5SPeter Maydell 12712357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 12722357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 12732357bca5SPeter Maydell } 12742357bca5SPeter Maydell } 1275c1f57257SPeter Maydell if (info->has_cpusecctrl) { 1276c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1277c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 1278c1f57257SPeter Maydell MemoryRegion *mr; 1279c1f57257SPeter Maydell 1280c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 1281c1f57257SPeter Maydell g_free(name); 1282c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 1283668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), errp)) { 1284c1f57257SPeter Maydell return; 1285c1f57257SPeter Maydell } 1286c1f57257SPeter Maydell 1287c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 1288c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 1289c1f57257SPeter Maydell } 1290c1f57257SPeter Maydell } 1291ade67dcdSPeter Maydell if (info->has_cpuid) { 1292ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1293ade67dcdSPeter Maydell MemoryRegion *mr; 1294ade67dcdSPeter Maydell 1295ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 1296668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), errp)) { 1297ade67dcdSPeter Maydell return; 1298ade67dcdSPeter Maydell } 1299ade67dcdSPeter Maydell 1300ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 1301ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 1302ade67dcdSPeter Maydell } 1303ade67dcdSPeter Maydell } 13049e5e54d1SPeter Maydell 130591eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[1]), errp)) { 13069e5e54d1SPeter Maydell return; 13079e5e54d1SPeter Maydell } 13089e5e54d1SPeter Maydell 130991eb4f64SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc[1]); 13109e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 13119e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 13129e5e54d1SPeter Maydell "cfg_nonsec", 0)); 13139e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 13149e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 13159e5e54d1SPeter Maydell "cfg_ap", 0)); 13169e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 13179e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 13189e5e54d1SPeter Maydell "irq_enable", 0)); 13199e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 13209e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 13219e5e54d1SPeter Maydell "irq_clear", 0)); 13229e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 13239e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 13249e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 13259e5e54d1SPeter Maydell 1326e94d7723SPeter Maydell /* 1327e94d7723SPeter Maydell * Now both PPCs are realized we can map the upstream ends of 1328e94d7723SPeter Maydell * ports which correspond to entries in the devinfo array. 1329e94d7723SPeter Maydell * The ports which are connected to non-devinfo devices have 1330e94d7723SPeter Maydell * already been mapped. 1331e94d7723SPeter Maydell */ 1332e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 1333e94d7723SPeter Maydell SysBusDevice *ppc_sbd; 1334e94d7723SPeter Maydell 1335e94d7723SPeter Maydell if (devinfo->ppc == NO_PPC) { 1336e94d7723SPeter Maydell continue; 1337e94d7723SPeter Maydell } 1338e94d7723SPeter Maydell ppc_sbd = SYS_BUS_DEVICE(&s->apb_ppc[devinfo->ppc]); 1339e94d7723SPeter Maydell mr = sysbus_mmio_get_region(ppc_sbd, devinfo->ppc_port); 1340e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 1341e94d7723SPeter Maydell } 1342e94d7723SPeter Maydell 13439e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 13449e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 13459e5e54d1SPeter Maydell 1346668f62ecSMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 2, errp)) { 13479e5e54d1SPeter Maydell return; 13489e5e54d1SPeter Maydell } 1349668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 13509e5e54d1SPeter Maydell return; 13519e5e54d1SPeter Maydell } 13529e5e54d1SPeter Maydell } 13539e5e54d1SPeter Maydell 13549e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 13559e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 13569e5e54d1SPeter Maydell 135713628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 13589e5e54d1SPeter Maydell g_free(ppcname); 13599e5e54d1SPeter Maydell } 13609e5e54d1SPeter Maydell 13619e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 13629e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 13639e5e54d1SPeter Maydell 136413628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 13659e5e54d1SPeter Maydell g_free(ppcname); 13669e5e54d1SPeter Maydell } 13679e5e54d1SPeter Maydell 13689e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 13699e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 13709e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 13719e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 13729e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 137391eb4f64SPeter Maydell TZPPC *ppc = &s->apb_ppc[i - NUM_EXTERNAL_PPCS]; 13749e5e54d1SPeter Maydell 13759e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 13769e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 13779e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 13789e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 13799e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 13809e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 13817a35383aSPeter Maydell g_free(gpioname); 13829e5e54d1SPeter Maydell } 13839e5e54d1SPeter Maydell 1384bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1385f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1386bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1387bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1388bb75e16dSPeter Maydell 1389778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(splitter), "num-lines", 2, 1390668f62ecSMarkus Armbruster errp)) { 1391bb75e16dSPeter Maydell return; 1392bb75e16dSPeter Maydell } 1393668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 1394bb75e16dSPeter Maydell return; 1395bb75e16dSPeter Maydell } 1396bb75e16dSPeter Maydell 1397bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1398bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1399bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1400bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1401bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1402bb75e16dSPeter Maydell "mpcexp_status", i)); 1403bb75e16dSPeter Maydell } else { 1404bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1405f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1406f0cab7feSPeter Maydell "irq", 0, 1407bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1408bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1409bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1410509602eeSPhilippe Mathieu-Daudé "mpc_status", 1411509602eeSPhilippe Mathieu-Daudé i - IOTS_NUM_EXP_MPC)); 1412bb75e16dSPeter Maydell } 1413bb75e16dSPeter Maydell 1414bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1415bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1416bb75e16dSPeter Maydell } 1417bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1418bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1419bb75e16dSPeter Maydell */ 142013628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1421bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1422bb75e16dSPeter Maydell 142313628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 14249e5e54d1SPeter Maydell 1425132b475aSPeter Maydell /* Forward the MSC related signals */ 1426132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1427132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1428132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1429132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 143091c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1431132b475aSPeter Maydell 1432132b475aSPeter Maydell /* 1433132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1434132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1435132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 143693dbd103SPeter Maydell * devices in the ARMSSE. 1437132b475aSPeter Maydell */ 1438132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1439132b475aSPeter Maydell 14408ee3e26eSPeter Maydell /* Set initial system_clock_scale from MAINCLK */ 14415ee0abedSPeter Maydell armsse_mainclk_update(s, ClockUpdate); 14429e5e54d1SPeter Maydell } 14439e5e54d1SPeter Maydell 144413628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 14459e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 14469e5e54d1SPeter Maydell { 144793dbd103SPeter Maydell /* 144893dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 14499e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 14509e5e54d1SPeter Maydell * NSCCFG register in the security controller. 14519e5e54d1SPeter Maydell */ 14528055340fSEduardo Habkost ARMSSE *s = ARM_SSE(ii); 14539e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 14549e5e54d1SPeter Maydell 14559e5e54d1SPeter Maydell *ns = !(region & 1); 14569e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 14579e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 14589e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 14599e5e54d1SPeter Maydell *iregion = region; 14609e5e54d1SPeter Maydell } 14619e5e54d1SPeter Maydell 146213628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 14639e5e54d1SPeter Maydell .name = "iotkit", 14648fd34dc0SPeter Maydell .version_id = 2, 14658fd34dc0SPeter Maydell .minimum_version_id = 2, 14669e5e54d1SPeter Maydell .fields = (VMStateField[]) { 14678fd34dc0SPeter Maydell VMSTATE_CLOCK(mainclk, ARMSSE), 14688fd34dc0SPeter Maydell VMSTATE_CLOCK(s32kclk, ARMSSE), 146993dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 14709e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 14719e5e54d1SPeter Maydell } 14729e5e54d1SPeter Maydell }; 14739e5e54d1SPeter Maydell 147413628891SPeter Maydell static void armsse_reset(DeviceState *dev) 14759e5e54d1SPeter Maydell { 14768055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 14779e5e54d1SPeter Maydell 14789e5e54d1SPeter Maydell s->nsccfg = 0; 14799e5e54d1SPeter Maydell } 14809e5e54d1SPeter Maydell 148113628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 14829e5e54d1SPeter Maydell { 14839e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 14849e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 14858055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_CLASS(klass); 1486a90a862bSPeter Maydell const ARMSSEInfo *info = data; 14879e5e54d1SPeter Maydell 148813628891SPeter Maydell dc->realize = armsse_realize; 148913628891SPeter Maydell dc->vmsd = &armsse_vmstate; 14904f67d30bSMarc-André Lureau device_class_set_props(dc, info->props); 149113628891SPeter Maydell dc->reset = armsse_reset; 149213628891SPeter Maydell iic->check = armsse_idau_check; 1493a90a862bSPeter Maydell asc->info = info; 14949e5e54d1SPeter Maydell } 14959e5e54d1SPeter Maydell 14964c3690b5SPeter Maydell static const TypeInfo armsse_info = { 14978055340fSEduardo Habkost .name = TYPE_ARM_SSE, 14989e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 149993dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 1500512c65e6SEduardo Habkost .class_size = sizeof(ARMSSEClass), 150113628891SPeter Maydell .instance_init = armsse_init, 15024c3690b5SPeter Maydell .abstract = true, 15039e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 15049e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 15059e5e54d1SPeter Maydell { } 15069e5e54d1SPeter Maydell } 15079e5e54d1SPeter Maydell }; 15089e5e54d1SPeter Maydell 15094c3690b5SPeter Maydell static void armsse_register_types(void) 15109e5e54d1SPeter Maydell { 15114c3690b5SPeter Maydell int i; 15124c3690b5SPeter Maydell 15134c3690b5SPeter Maydell type_register_static(&armsse_info); 15144c3690b5SPeter Maydell 15154c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 15164c3690b5SPeter Maydell TypeInfo ti = { 15174c3690b5SPeter Maydell .name = armsse_variants[i].name, 15188055340fSEduardo Habkost .parent = TYPE_ARM_SSE, 151913628891SPeter Maydell .class_init = armsse_class_init, 15204c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 15214c3690b5SPeter Maydell }; 15224c3690b5SPeter Maydell type_register(&ti); 15234c3690b5SPeter Maydell } 15249e5e54d1SPeter Maydell } 15259e5e54d1SPeter Maydell 15264c3690b5SPeter Maydell type_init(armsse_register_types); 1527