xref: /qemu/hw/arm/armsse.c (revision c24d97168a3ec92d4d624bb463214e449be0a42d)
19e5e54d1SPeter Maydell /*
293dbd103SPeter Maydell  * Arm SSE (Subsystems for Embedded): IoTKit
39e5e54d1SPeter Maydell  *
49e5e54d1SPeter Maydell  * Copyright (c) 2018 Linaro Limited
59e5e54d1SPeter Maydell  * Written by Peter Maydell
69e5e54d1SPeter Maydell  *
79e5e54d1SPeter Maydell  * This program is free software; you can redistribute it and/or modify
89e5e54d1SPeter Maydell  * it under the terms of the GNU General Public License version 2 or
99e5e54d1SPeter Maydell  * (at your option) any later version.
109e5e54d1SPeter Maydell  */
119e5e54d1SPeter Maydell 
129e5e54d1SPeter Maydell #include "qemu/osdep.h"
139e5e54d1SPeter Maydell #include "qemu/log.h"
140b8fa32fSMarkus Armbruster #include "qemu/module.h"
15aab7a378SPeter Maydell #include "qemu/bitops.h"
169e5e54d1SPeter Maydell #include "qapi/error.h"
179e5e54d1SPeter Maydell #include "trace.h"
189e5e54d1SPeter Maydell #include "hw/sysbus.h"
19d6454270SMarkus Armbruster #include "migration/vmstate.h"
209e5e54d1SPeter Maydell #include "hw/registerfields.h"
216eee5d24SPeter Maydell #include "hw/arm/armsse.h"
2212ec8bd5SPeter Maydell #include "hw/arm/boot.h"
2364552b6bSMarkus Armbruster #include "hw/irq.h"
249e5e54d1SPeter Maydell 
25dde0c491SPeter Maydell /* Format of the System Information block SYS_CONFIG register */
26dde0c491SPeter Maydell typedef enum SysConfigFormat {
27dde0c491SPeter Maydell     IoTKitFormat,
28dde0c491SPeter Maydell     SSE200Format,
29dde0c491SPeter Maydell } SysConfigFormat;
30dde0c491SPeter Maydell 
314c3690b5SPeter Maydell struct ARMSSEInfo {
324c3690b5SPeter Maydell     const char *name;
33f0cab7feSPeter Maydell     int sram_banks;
3491c1e9fcSPeter Maydell     int num_cpus;
35dde0c491SPeter Maydell     uint32_t sys_version;
36aab7a378SPeter Maydell     uint32_t cpuwait_rst;
37dde0c491SPeter Maydell     SysConfigFormat sys_config_format;
38f8574705SPeter Maydell     bool has_mhus;
39e0b00f1bSPeter Maydell     bool has_ppus;
402357bca5SPeter Maydell     bool has_cachectrl;
41c1f57257SPeter Maydell     bool has_cpusecctrl;
42ade67dcdSPeter Maydell     bool has_cpuid;
43a90a862bSPeter Maydell     Property *props;
44a90a862bSPeter Maydell };
45a90a862bSPeter Maydell 
46a90a862bSPeter Maydell static Property iotkit_properties[] = {
47a90a862bSPeter Maydell     DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
48a90a862bSPeter Maydell                      MemoryRegion *),
49a90a862bSPeter Maydell     DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
50a90a862bSPeter Maydell     DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0),
51a90a862bSPeter Maydell     DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15),
52a90a862bSPeter Maydell     DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
53a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true),
54a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true),
55a90a862bSPeter Maydell     DEFINE_PROP_END_OF_LIST()
56a90a862bSPeter Maydell };
57a90a862bSPeter Maydell 
58a90a862bSPeter Maydell static Property armsse_properties[] = {
59a90a862bSPeter Maydell     DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
60a90a862bSPeter Maydell                      MemoryRegion *),
61a90a862bSPeter Maydell     DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
62a90a862bSPeter Maydell     DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0),
63a90a862bSPeter Maydell     DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15),
64a90a862bSPeter Maydell     DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
65a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false),
66a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false),
67a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true),
68a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true),
69a90a862bSPeter Maydell     DEFINE_PROP_END_OF_LIST()
704c3690b5SPeter Maydell };
714c3690b5SPeter Maydell 
724c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = {
734c3690b5SPeter Maydell     {
744c3690b5SPeter Maydell         .name = TYPE_IOTKIT,
75f0cab7feSPeter Maydell         .sram_banks = 1,
7691c1e9fcSPeter Maydell         .num_cpus = 1,
77dde0c491SPeter Maydell         .sys_version = 0x41743,
78aab7a378SPeter Maydell         .cpuwait_rst = 0,
79dde0c491SPeter Maydell         .sys_config_format = IoTKitFormat,
80f8574705SPeter Maydell         .has_mhus = false,
81e0b00f1bSPeter Maydell         .has_ppus = false,
822357bca5SPeter Maydell         .has_cachectrl = false,
83c1f57257SPeter Maydell         .has_cpusecctrl = false,
84ade67dcdSPeter Maydell         .has_cpuid = false,
85a90a862bSPeter Maydell         .props = iotkit_properties,
864c3690b5SPeter Maydell     },
870829d24eSPeter Maydell     {
880829d24eSPeter Maydell         .name = TYPE_SSE200,
890829d24eSPeter Maydell         .sram_banks = 4,
900829d24eSPeter Maydell         .num_cpus = 2,
910829d24eSPeter Maydell         .sys_version = 0x22041743,
92aab7a378SPeter Maydell         .cpuwait_rst = 2,
930829d24eSPeter Maydell         .sys_config_format = SSE200Format,
940829d24eSPeter Maydell         .has_mhus = true,
950829d24eSPeter Maydell         .has_ppus = true,
960829d24eSPeter Maydell         .has_cachectrl = true,
970829d24eSPeter Maydell         .has_cpusecctrl = true,
980829d24eSPeter Maydell         .has_cpuid = true,
99a90a862bSPeter Maydell         .props = armsse_properties,
1000829d24eSPeter Maydell     },
1014c3690b5SPeter Maydell };
1024c3690b5SPeter Maydell 
103dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info)
104dde0c491SPeter Maydell {
105dde0c491SPeter Maydell     /* Return the SYS_CONFIG value for this SSE */
106dde0c491SPeter Maydell     uint32_t sys_config;
107dde0c491SPeter Maydell 
108dde0c491SPeter Maydell     switch (info->sys_config_format) {
109dde0c491SPeter Maydell     case IoTKitFormat:
110dde0c491SPeter Maydell         sys_config = 0;
111dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 0, 4, info->sram_banks);
112dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12);
113dde0c491SPeter Maydell         break;
114dde0c491SPeter Maydell     case SSE200Format:
115dde0c491SPeter Maydell         sys_config = 0;
116dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 0, 4, info->sram_banks);
117dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width);
118dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 24, 4, 2);
119dde0c491SPeter Maydell         if (info->num_cpus > 1) {
120dde0c491SPeter Maydell             sys_config = deposit32(sys_config, 10, 1, 1);
121dde0c491SPeter Maydell             sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1);
122dde0c491SPeter Maydell             sys_config = deposit32(sys_config, 28, 4, 2);
123dde0c491SPeter Maydell         }
124dde0c491SPeter Maydell         break;
125dde0c491SPeter Maydell     default:
126dde0c491SPeter Maydell         g_assert_not_reached();
127dde0c491SPeter Maydell     }
128dde0c491SPeter Maydell     return sys_config;
129dde0c491SPeter Maydell }
130dde0c491SPeter Maydell 
131d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */
132d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000)
133d61e4e1fSPeter Maydell 
13491c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */
13591c1e9fcSPeter Maydell static bool irq_is_common[32] = {
13691c1e9fcSPeter Maydell     [0 ... 5] = true,
13791c1e9fcSPeter Maydell     /* 6, 7: per-CPU MHU interrupts */
13891c1e9fcSPeter Maydell     [8 ... 12] = true,
13991c1e9fcSPeter Maydell     /* 13: per-CPU icache interrupt */
14091c1e9fcSPeter Maydell     /* 14: reserved */
14191c1e9fcSPeter Maydell     [15 ... 20] = true,
14291c1e9fcSPeter Maydell     /* 21: reserved */
14391c1e9fcSPeter Maydell     [22 ... 26] = true,
14491c1e9fcSPeter Maydell     /* 27: reserved */
14591c1e9fcSPeter Maydell     /* 28, 29: per-CPU CTI interrupts */
14691c1e9fcSPeter Maydell     /* 30, 31: reserved */
14791c1e9fcSPeter Maydell };
14891c1e9fcSPeter Maydell 
1493733f803SPeter Maydell /*
1503733f803SPeter Maydell  * Create an alias region in @container of @size bytes starting at @base
1519e5e54d1SPeter Maydell  * which mirrors the memory starting at @orig.
1529e5e54d1SPeter Maydell  */
1533733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container,
1543733f803SPeter Maydell                        const char *name, hwaddr base, hwaddr size, hwaddr orig)
1559e5e54d1SPeter Maydell {
1563733f803SPeter Maydell     memory_region_init_alias(mr, NULL, name, container, orig, size);
1579e5e54d1SPeter Maydell     /* The alias is even lower priority than unimplemented_device regions */
1583733f803SPeter Maydell     memory_region_add_subregion_overlap(container, base, mr, -1500);
1599e5e54d1SPeter Maydell }
1609e5e54d1SPeter Maydell 
1619e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level)
1629e5e54d1SPeter Maydell {
1639e5e54d1SPeter Maydell     qemu_irq destirq = opaque;
1649e5e54d1SPeter Maydell 
1659e5e54d1SPeter Maydell     qemu_set_irq(destirq, level);
1669e5e54d1SPeter Maydell }
1679e5e54d1SPeter Maydell 
1689e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level)
1699e5e54d1SPeter Maydell {
17093dbd103SPeter Maydell     ARMSSE *s = ARMSSE(opaque);
1719e5e54d1SPeter Maydell 
1729e5e54d1SPeter Maydell     s->nsccfg = level;
1739e5e54d1SPeter Maydell }
1749e5e54d1SPeter Maydell 
17513628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum)
1769e5e54d1SPeter Maydell {
1779e5e54d1SPeter Maydell     /* Each of the 4 AHB and 4 APB PPCs that might be present in a
17893dbd103SPeter Maydell      * system using the ARMSSE has a collection of control lines which
1799e5e54d1SPeter Maydell      * are provided by the security controller and which we want to
18093dbd103SPeter Maydell      * expose as control lines on the ARMSSE device itself, so the
18193dbd103SPeter Maydell      * code using the ARMSSE can wire them up to the PPCs.
1829e5e54d1SPeter Maydell      */
1839e5e54d1SPeter Maydell     SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum];
18413628891SPeter Maydell     DeviceState *armssedev = DEVICE(s);
1859e5e54d1SPeter Maydell     DeviceState *dev_secctl = DEVICE(&s->secctl);
1869e5e54d1SPeter Maydell     DeviceState *dev_splitter = DEVICE(splitter);
1879e5e54d1SPeter Maydell     char *name;
1889e5e54d1SPeter Maydell 
1899e5e54d1SPeter Maydell     name = g_strdup_printf("%s_nonsec", ppcname);
19013628891SPeter Maydell     qdev_pass_gpios(dev_secctl, armssedev, name);
1919e5e54d1SPeter Maydell     g_free(name);
1929e5e54d1SPeter Maydell     name = g_strdup_printf("%s_ap", ppcname);
19313628891SPeter Maydell     qdev_pass_gpios(dev_secctl, armssedev, name);
1949e5e54d1SPeter Maydell     g_free(name);
1959e5e54d1SPeter Maydell     name = g_strdup_printf("%s_irq_enable", ppcname);
19613628891SPeter Maydell     qdev_pass_gpios(dev_secctl, armssedev, name);
1979e5e54d1SPeter Maydell     g_free(name);
1989e5e54d1SPeter Maydell     name = g_strdup_printf("%s_irq_clear", ppcname);
19913628891SPeter Maydell     qdev_pass_gpios(dev_secctl, armssedev, name);
2009e5e54d1SPeter Maydell     g_free(name);
2019e5e54d1SPeter Maydell 
2029e5e54d1SPeter Maydell     /* irq_status is a little more tricky, because we need to
2039e5e54d1SPeter Maydell      * split it so we can send it both to the security controller
2049e5e54d1SPeter Maydell      * and to our OR gate for the NVIC interrupt line.
2059e5e54d1SPeter Maydell      * Connect up the splitter's outputs, and create a GPIO input
2069e5e54d1SPeter Maydell      * which will pass the line state to the input splitter.
2079e5e54d1SPeter Maydell      */
2089e5e54d1SPeter Maydell     name = g_strdup_printf("%s_irq_status", ppcname);
2099e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 0,
2109e5e54d1SPeter Maydell                           qdev_get_gpio_in_named(dev_secctl,
2119e5e54d1SPeter Maydell                                                  name, 0));
2129e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 1,
2139e5e54d1SPeter Maydell                           qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum));
2149e5e54d1SPeter Maydell     s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0);
21513628891SPeter Maydell     qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder,
2169e5e54d1SPeter Maydell                                         s->irq_status_in[ppcnum], name, 1);
2179e5e54d1SPeter Maydell     g_free(name);
2189e5e54d1SPeter Maydell }
2199e5e54d1SPeter Maydell 
22013628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s)
2219e5e54d1SPeter Maydell {
2229e5e54d1SPeter Maydell     /* Forward the 3rd output from the splitter device as a
22313628891SPeter Maydell      * named GPIO output of the armsse object.
2249e5e54d1SPeter Maydell      */
2259e5e54d1SPeter Maydell     DeviceState *dev = DEVICE(s);
2269e5e54d1SPeter Maydell     DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter);
2279e5e54d1SPeter Maydell 
2289e5e54d1SPeter Maydell     qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1);
2299e5e54d1SPeter Maydell     s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder,
2309e5e54d1SPeter Maydell                                            s->sec_resp_cfg, 1);
2319e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in);
2329e5e54d1SPeter Maydell }
2339e5e54d1SPeter Maydell 
23413628891SPeter Maydell static void armsse_init(Object *obj)
2359e5e54d1SPeter Maydell {
23693dbd103SPeter Maydell     ARMSSE *s = ARMSSE(obj);
237f0cab7feSPeter Maydell     ARMSSEClass *asc = ARMSSE_GET_CLASS(obj);
238f0cab7feSPeter Maydell     const ARMSSEInfo *info = asc->info;
2399e5e54d1SPeter Maydell     int i;
2409e5e54d1SPeter Maydell 
241f0cab7feSPeter Maydell     assert(info->sram_banks <= MAX_SRAM_BANKS);
24291c1e9fcSPeter Maydell     assert(info->num_cpus <= SSE_MAX_CPUS);
243f0cab7feSPeter Maydell 
24413628891SPeter Maydell     memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX);
2459e5e54d1SPeter Maydell 
24691c1e9fcSPeter Maydell     for (i = 0; i < info->num_cpus; i++) {
2477cd3a2e0SPeter Maydell         /*
2487cd3a2e0SPeter Maydell          * We put each CPU in its own cluster as they are logically
2497cd3a2e0SPeter Maydell          * distinct and may be configured differently.
2507cd3a2e0SPeter Maydell          */
2517cd3a2e0SPeter Maydell         char *name;
2527cd3a2e0SPeter Maydell 
2537cd3a2e0SPeter Maydell         name = g_strdup_printf("cluster%d", i);
2549fc7fc4dSMarkus Armbruster         object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER);
2557cd3a2e0SPeter Maydell         qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i);
2567cd3a2e0SPeter Maydell         g_free(name);
2577cd3a2e0SPeter Maydell 
2587cd3a2e0SPeter Maydell         name = g_strdup_printf("armv7m%d", i);
2595a147c8cSMarkus Armbruster         object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i],
260287f4319SMarkus Armbruster                                 TYPE_ARMV7M);
26191c1e9fcSPeter Maydell         qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type",
2629e5e54d1SPeter Maydell                              ARM_CPU_TYPE_NAME("cortex-m33"));
26391c1e9fcSPeter Maydell         g_free(name);
264d847ca51SPeter Maydell         name = g_strdup_printf("arm-sse-cpu-container%d", i);
265d847ca51SPeter Maydell         memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX);
266d847ca51SPeter Maydell         g_free(name);
267d847ca51SPeter Maydell         if (i > 0) {
268d847ca51SPeter Maydell             name = g_strdup_printf("arm-sse-container-alias%d", i);
269d847ca51SPeter Maydell             memory_region_init_alias(&s->container_alias[i - 1], obj,
270d847ca51SPeter Maydell                                      name, &s->container, 0, UINT64_MAX);
271d847ca51SPeter Maydell             g_free(name);
272d847ca51SPeter Maydell         }
27391c1e9fcSPeter Maydell     }
2749e5e54d1SPeter Maydell 
275db873cc5SMarkus Armbruster     object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL);
276db873cc5SMarkus Armbruster     object_initialize_child(obj, "apb-ppc0", &s->apb_ppc0, TYPE_TZ_PPC);
277db873cc5SMarkus Armbruster     object_initialize_child(obj, "apb-ppc1", &s->apb_ppc1, TYPE_TZ_PPC);
278f0cab7feSPeter Maydell     for (i = 0; i < info->sram_banks; i++) {
279f0cab7feSPeter Maydell         char *name = g_strdup_printf("mpc%d", i);
280db873cc5SMarkus Armbruster         object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC);
281f0cab7feSPeter Maydell         g_free(name);
282f0cab7feSPeter Maydell     }
283955cbc6bSThomas Huth     object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate,
2849fc7fc4dSMarkus Armbruster                             TYPE_OR_IRQ);
285955cbc6bSThomas Huth 
286f0cab7feSPeter Maydell     for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) {
287bb75e16dSPeter Maydell         char *name = g_strdup_printf("mpc-irq-splitter-%d", i);
288bb75e16dSPeter Maydell         SplitIRQ *splitter = &s->mpc_irq_splitter[i];
289bb75e16dSPeter Maydell 
2909fc7fc4dSMarkus Armbruster         object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ);
291bb75e16dSPeter Maydell         g_free(name);
292bb75e16dSPeter Maydell     }
293db873cc5SMarkus Armbruster     object_initialize_child(obj, "timer0", &s->timer0, TYPE_CMSDK_APB_TIMER);
294db873cc5SMarkus Armbruster     object_initialize_child(obj, "timer1", &s->timer1, TYPE_CMSDK_APB_TIMER);
295db873cc5SMarkus Armbruster     object_initialize_child(obj, "s32ktimer", &s->s32ktimer,
2969e5e54d1SPeter Maydell                             TYPE_CMSDK_APB_TIMER);
297db873cc5SMarkus Armbruster     object_initialize_child(obj, "dualtimer", &s->dualtimer,
298017d069dSPeter Maydell                             TYPE_CMSDK_APB_DUALTIMER);
299db873cc5SMarkus Armbruster     object_initialize_child(obj, "s32kwatchdog", &s->s32kwatchdog,
300db873cc5SMarkus Armbruster                             TYPE_CMSDK_APB_WATCHDOG);
301db873cc5SMarkus Armbruster     object_initialize_child(obj, "nswatchdog", &s->nswatchdog,
302db873cc5SMarkus Armbruster                             TYPE_CMSDK_APB_WATCHDOG);
303db873cc5SMarkus Armbruster     object_initialize_child(obj, "swatchdog", &s->swatchdog,
304db873cc5SMarkus Armbruster                             TYPE_CMSDK_APB_WATCHDOG);
305db873cc5SMarkus Armbruster     object_initialize_child(obj, "armsse-sysctl", &s->sysctl,
306db873cc5SMarkus Armbruster                             TYPE_IOTKIT_SYSCTL);
307db873cc5SMarkus Armbruster     object_initialize_child(obj, "armsse-sysinfo", &s->sysinfo,
308db873cc5SMarkus Armbruster                             TYPE_IOTKIT_SYSINFO);
309f8574705SPeter Maydell     if (info->has_mhus) {
3105a147c8cSMarkus Armbruster         object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU);
3115a147c8cSMarkus Armbruster         object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU);
312f8574705SPeter Maydell     }
313e0b00f1bSPeter Maydell     if (info->has_ppus) {
314e0b00f1bSPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
315e0b00f1bSPeter Maydell             char *name = g_strdup_printf("CPU%dCORE_PPU", i);
316e0b00f1bSPeter Maydell             int ppuidx = CPU0CORE_PPU + i;
317e0b00f1bSPeter Maydell 
3185a147c8cSMarkus Armbruster             object_initialize_child(obj, name, &s->ppu[ppuidx],
319e0b00f1bSPeter Maydell                                     TYPE_UNIMPLEMENTED_DEVICE);
320e0b00f1bSPeter Maydell             g_free(name);
321e0b00f1bSPeter Maydell         }
3225a147c8cSMarkus Armbruster         object_initialize_child(obj, "DBG_PPU", &s->ppu[DBG_PPU],
323e0b00f1bSPeter Maydell                                 TYPE_UNIMPLEMENTED_DEVICE);
324e0b00f1bSPeter Maydell         for (i = 0; i < info->sram_banks; i++) {
325e0b00f1bSPeter Maydell             char *name = g_strdup_printf("RAM%d_PPU", i);
326e0b00f1bSPeter Maydell             int ppuidx = RAM0_PPU + i;
327e0b00f1bSPeter Maydell 
3285a147c8cSMarkus Armbruster             object_initialize_child(obj, name, &s->ppu[ppuidx],
329e0b00f1bSPeter Maydell                                     TYPE_UNIMPLEMENTED_DEVICE);
330e0b00f1bSPeter Maydell             g_free(name);
331e0b00f1bSPeter Maydell         }
332e0b00f1bSPeter Maydell     }
3332357bca5SPeter Maydell     if (info->has_cachectrl) {
3342357bca5SPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
3352357bca5SPeter Maydell             char *name = g_strdup_printf("cachectrl%d", i);
3362357bca5SPeter Maydell 
337db873cc5SMarkus Armbruster             object_initialize_child(obj, name, &s->cachectrl[i],
3382357bca5SPeter Maydell                                     TYPE_UNIMPLEMENTED_DEVICE);
3392357bca5SPeter Maydell             g_free(name);
3402357bca5SPeter Maydell         }
3412357bca5SPeter Maydell     }
342c1f57257SPeter Maydell     if (info->has_cpusecctrl) {
343c1f57257SPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
344c1f57257SPeter Maydell             char *name = g_strdup_printf("cpusecctrl%d", i);
345c1f57257SPeter Maydell 
346db873cc5SMarkus Armbruster             object_initialize_child(obj, name, &s->cpusecctrl[i],
347c1f57257SPeter Maydell                                     TYPE_UNIMPLEMENTED_DEVICE);
348c1f57257SPeter Maydell             g_free(name);
349c1f57257SPeter Maydell         }
350c1f57257SPeter Maydell     }
351ade67dcdSPeter Maydell     if (info->has_cpuid) {
352ade67dcdSPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
353ade67dcdSPeter Maydell             char *name = g_strdup_printf("cpuid%d", i);
354ade67dcdSPeter Maydell 
355db873cc5SMarkus Armbruster             object_initialize_child(obj, name, &s->cpuid[i],
356ade67dcdSPeter Maydell                                     TYPE_ARMSSE_CPUID);
357ade67dcdSPeter Maydell             g_free(name);
358ade67dcdSPeter Maydell         }
359ade67dcdSPeter Maydell     }
3609fc7fc4dSMarkus Armbruster     object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ);
361955cbc6bSThomas Huth     object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate,
3629fc7fc4dSMarkus Armbruster                             TYPE_OR_IRQ);
363955cbc6bSThomas Huth     object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter,
3649fc7fc4dSMarkus Armbruster                             TYPE_SPLIT_IRQ);
3659e5e54d1SPeter Maydell     for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) {
3669e5e54d1SPeter Maydell         char *name = g_strdup_printf("ppc-irq-splitter-%d", i);
3679e5e54d1SPeter Maydell         SplitIRQ *splitter = &s->ppc_irq_splitter[i];
3689e5e54d1SPeter Maydell 
3699fc7fc4dSMarkus Armbruster         object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ);
370955cbc6bSThomas Huth         g_free(name);
3719e5e54d1SPeter Maydell     }
37291c1e9fcSPeter Maydell     if (info->num_cpus > 1) {
37391c1e9fcSPeter Maydell         for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) {
37491c1e9fcSPeter Maydell             if (irq_is_common[i]) {
37591c1e9fcSPeter Maydell                 char *name = g_strdup_printf("cpu-irq-splitter%d", i);
37691c1e9fcSPeter Maydell                 SplitIRQ *splitter = &s->cpu_irq_splitter[i];
37791c1e9fcSPeter Maydell 
3789fc7fc4dSMarkus Armbruster                 object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ);
37991c1e9fcSPeter Maydell                 g_free(name);
38091c1e9fcSPeter Maydell             }
38191c1e9fcSPeter Maydell         }
38291c1e9fcSPeter Maydell     }
3839e5e54d1SPeter Maydell }
3849e5e54d1SPeter Maydell 
38513628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level)
3869e5e54d1SPeter Maydell {
38791c1e9fcSPeter Maydell     qemu_irq *irqarray = opaque;
3889e5e54d1SPeter Maydell 
38991c1e9fcSPeter Maydell     qemu_set_irq(irqarray[n], level);
3909e5e54d1SPeter Maydell }
3919e5e54d1SPeter Maydell 
39213628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level)
393bb75e16dSPeter Maydell {
39493dbd103SPeter Maydell     ARMSSE *s = ARMSSE(opaque);
395bb75e16dSPeter Maydell     qemu_set_irq(s->mpcexp_status_in[n], level);
396bb75e16dSPeter Maydell }
397bb75e16dSPeter Maydell 
39891c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno)
39991c1e9fcSPeter Maydell {
40091c1e9fcSPeter Maydell     /*
40191c1e9fcSPeter Maydell      * Return a qemu_irq which can be used to signal IRQ n to
40291c1e9fcSPeter Maydell      * all CPUs in the SSE.
40391c1e9fcSPeter Maydell      */
40491c1e9fcSPeter Maydell     ARMSSEClass *asc = ARMSSE_GET_CLASS(s);
40591c1e9fcSPeter Maydell     const ARMSSEInfo *info = asc->info;
40691c1e9fcSPeter Maydell 
40791c1e9fcSPeter Maydell     assert(irq_is_common[irqno]);
40891c1e9fcSPeter Maydell 
40991c1e9fcSPeter Maydell     if (info->num_cpus == 1) {
41091c1e9fcSPeter Maydell         /* Only one CPU -- just connect directly to it */
41191c1e9fcSPeter Maydell         return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno);
41291c1e9fcSPeter Maydell     } else {
41391c1e9fcSPeter Maydell         /* Connect to the splitter which feeds all CPUs */
41491c1e9fcSPeter Maydell         return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0);
41591c1e9fcSPeter Maydell     }
41691c1e9fcSPeter Maydell }
41791c1e9fcSPeter Maydell 
418e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr)
419e0b00f1bSPeter Maydell {
420e0b00f1bSPeter Maydell     /* Map a PPU unimplemented device stub */
421e0b00f1bSPeter Maydell     DeviceState *dev = DEVICE(&s->ppu[ppuidx]);
422e0b00f1bSPeter Maydell 
423e0b00f1bSPeter Maydell     qdev_prop_set_string(dev, "name", name);
424e0b00f1bSPeter Maydell     qdev_prop_set_uint64(dev, "size", 0x1000);
4255a147c8cSMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal);
426e0b00f1bSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr);
427e0b00f1bSPeter Maydell }
428e0b00f1bSPeter Maydell 
42913628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp)
4309e5e54d1SPeter Maydell {
43193dbd103SPeter Maydell     ARMSSE *s = ARMSSE(dev);
432f0cab7feSPeter Maydell     ARMSSEClass *asc = ARMSSE_GET_CLASS(dev);
433f0cab7feSPeter Maydell     const ARMSSEInfo *info = asc->info;
4349e5e54d1SPeter Maydell     int i;
4359e5e54d1SPeter Maydell     MemoryRegion *mr;
4369e5e54d1SPeter Maydell     Error *err = NULL;
4379e5e54d1SPeter Maydell     SysBusDevice *sbd_apb_ppc0;
4389e5e54d1SPeter Maydell     SysBusDevice *sbd_secctl;
4399e5e54d1SPeter Maydell     DeviceState *dev_apb_ppc0;
4409e5e54d1SPeter Maydell     DeviceState *dev_apb_ppc1;
4419e5e54d1SPeter Maydell     DeviceState *dev_secctl;
4429e5e54d1SPeter Maydell     DeviceState *dev_splitter;
4434b635cf7SPeter Maydell     uint32_t addr_width_max;
4449e5e54d1SPeter Maydell 
4459e5e54d1SPeter Maydell     if (!s->board_memory) {
4469e5e54d1SPeter Maydell         error_setg(errp, "memory property was not set");
4479e5e54d1SPeter Maydell         return;
4489e5e54d1SPeter Maydell     }
4499e5e54d1SPeter Maydell 
4509e5e54d1SPeter Maydell     if (!s->mainclk_frq) {
4519e5e54d1SPeter Maydell         error_setg(errp, "MAINCLK property was not set");
4529e5e54d1SPeter Maydell         return;
4539e5e54d1SPeter Maydell     }
4549e5e54d1SPeter Maydell 
4554b635cf7SPeter Maydell     /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */
4564b635cf7SPeter Maydell     assert(is_power_of_2(info->sram_banks));
4574b635cf7SPeter Maydell     addr_width_max = 24 - ctz32(info->sram_banks);
4584b635cf7SPeter Maydell     if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) {
4594b635cf7SPeter Maydell         error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d",
4604b635cf7SPeter Maydell                    addr_width_max);
4614b635cf7SPeter Maydell         return;
4624b635cf7SPeter Maydell     }
4634b635cf7SPeter Maydell 
4649e5e54d1SPeter Maydell     /* Handling of which devices should be available only to secure
4659e5e54d1SPeter Maydell      * code is usually done differently for M profile than for A profile.
4669e5e54d1SPeter Maydell      * Instead of putting some devices only into the secure address space,
4679e5e54d1SPeter Maydell      * devices exist in both address spaces but with hard-wired security
4689e5e54d1SPeter Maydell      * permissions that will cause the CPU to fault for non-secure accesses.
4699e5e54d1SPeter Maydell      *
47093dbd103SPeter Maydell      * The ARMSSE has an IDAU (Implementation Defined Access Unit),
4719e5e54d1SPeter Maydell      * which specifies hard-wired security permissions for different
47293dbd103SPeter Maydell      * areas of the physical address space. For the ARMSSE IDAU, the
4739e5e54d1SPeter Maydell      * top 4 bits of the physical address are the IDAU region ID, and
4749e5e54d1SPeter Maydell      * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS
4759e5e54d1SPeter Maydell      * region, otherwise it is an S region.
4769e5e54d1SPeter Maydell      *
4779e5e54d1SPeter Maydell      * The various devices and RAMs are generally all mapped twice,
4789e5e54d1SPeter Maydell      * once into a region that the IDAU defines as secure and once
4799e5e54d1SPeter Maydell      * into a non-secure region. They sit behind either a Memory
4809e5e54d1SPeter Maydell      * Protection Controller (for RAM) or a Peripheral Protection
4819e5e54d1SPeter Maydell      * Controller (for devices), which allow a more fine grained
4829e5e54d1SPeter Maydell      * configuration of whether non-secure accesses are permitted.
4839e5e54d1SPeter Maydell      *
4849e5e54d1SPeter Maydell      * (The other place that guest software can configure security
4859e5e54d1SPeter Maydell      * permissions is in the architected SAU (Security Attribution
4869e5e54d1SPeter Maydell      * Unit), which is entirely inside the CPU. The IDAU can upgrade
4879e5e54d1SPeter Maydell      * the security attributes for a region to more restrictive than
4889e5e54d1SPeter Maydell      * the SAU specifies, but cannot downgrade them.)
4899e5e54d1SPeter Maydell      *
4909e5e54d1SPeter Maydell      * 0x10000000..0x1fffffff  alias of 0x00000000..0x0fffffff
4919e5e54d1SPeter Maydell      * 0x20000000..0x2007ffff  32KB FPGA block RAM
4929e5e54d1SPeter Maydell      * 0x30000000..0x3fffffff  alias of 0x20000000..0x2fffffff
4939e5e54d1SPeter Maydell      * 0x40000000..0x4000ffff  base peripheral region 1
49493dbd103SPeter Maydell      * 0x40010000..0x4001ffff  CPU peripherals (none for ARMSSE)
4959e5e54d1SPeter Maydell      * 0x40020000..0x4002ffff  system control element peripherals
4969e5e54d1SPeter Maydell      * 0x40080000..0x400fffff  base peripheral region 2
4979e5e54d1SPeter Maydell      * 0x50000000..0x5fffffff  alias of 0x40000000..0x4fffffff
4989e5e54d1SPeter Maydell      */
4999e5e54d1SPeter Maydell 
500d847ca51SPeter Maydell     memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2);
5019e5e54d1SPeter Maydell 
50291c1e9fcSPeter Maydell     for (i = 0; i < info->num_cpus; i++) {
50391c1e9fcSPeter Maydell         DeviceState *cpudev = DEVICE(&s->armv7m[i]);
50491c1e9fcSPeter Maydell         Object *cpuobj = OBJECT(&s->armv7m[i]);
50591c1e9fcSPeter Maydell         int j;
50691c1e9fcSPeter Maydell         char *gpioname;
50791c1e9fcSPeter Maydell 
50891c1e9fcSPeter Maydell         qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32);
50991c1e9fcSPeter Maydell         /*
510aab7a378SPeter Maydell          * In real hardware the initial Secure VTOR is set from the INITSVTOR*
511aab7a378SPeter Maydell          * registers in the IoT Kit System Control Register block. In QEMU
512aab7a378SPeter Maydell          * we set the initial value here, and also the reset value of the
513aab7a378SPeter Maydell          * sysctl register, from this object's QOM init-svtor property.
514aab7a378SPeter Maydell          * If the guest changes the INITSVTOR* registers at runtime then the
515aab7a378SPeter Maydell          * code in iotkit-sysctl.c will update the CPU init-svtor property
516aab7a378SPeter Maydell          * (which will then take effect on the next CPU warm-reset).
517aab7a378SPeter Maydell          *
518aab7a378SPeter Maydell          * Note that typically a board using the SSE-200 will have a system
519aab7a378SPeter Maydell          * control processor whose boot firmware initializes the INITSVTOR*
520aab7a378SPeter Maydell          * registers before powering up the CPUs. QEMU doesn't emulate
52191c1e9fcSPeter Maydell          * the control processor, so instead we behave in the way that the
522aab7a378SPeter Maydell          * firmware does: the initial value should be set by the board code
523aab7a378SPeter Maydell          * (using the init-svtor property on the ARMSSE object) to match
524aab7a378SPeter Maydell          * whatever its firmware does.
5259e5e54d1SPeter Maydell          */
52632187419SPeter Maydell         qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor);
52791c1e9fcSPeter Maydell         /*
528aab7a378SPeter Maydell          * CPUs start powered down if the corresponding bit in the CPUWAIT
529aab7a378SPeter Maydell          * register is 1. In real hardware the CPUWAIT register reset value is
530aab7a378SPeter Maydell          * a configurable property of the SSE-200 (via the CPUWAIT0_RST and
531aab7a378SPeter Maydell          * CPUWAIT1_RST parameters), but since all the boards we care about
532aab7a378SPeter Maydell          * start CPU0 and leave CPU1 powered off, we hard-code that in
533aab7a378SPeter Maydell          * info->cpuwait_rst for now. We can add QOM properties for this
53491c1e9fcSPeter Maydell          * later if necessary.
53591c1e9fcSPeter Maydell          */
536aab7a378SPeter Maydell         if (extract32(info->cpuwait_rst, i, 1)) {
53791c1e9fcSPeter Maydell             object_property_set_bool(cpuobj, true, "start-powered-off", &err);
5389e5e54d1SPeter Maydell             if (err) {
5399e5e54d1SPeter Maydell                 error_propagate(errp, err);
5409e5e54d1SPeter Maydell                 return;
5419e5e54d1SPeter Maydell             }
54291c1e9fcSPeter Maydell         }
543a90a862bSPeter Maydell         if (!s->cpu_fpu[i]) {
544a90a862bSPeter Maydell             object_property_set_bool(cpuobj, false, "vfp", &err);
545a90a862bSPeter Maydell             if (err) {
546a90a862bSPeter Maydell                 error_propagate(errp, err);
547a90a862bSPeter Maydell                 return;
548a90a862bSPeter Maydell             }
549a90a862bSPeter Maydell         }
550a90a862bSPeter Maydell         if (!s->cpu_dsp[i]) {
551a90a862bSPeter Maydell             object_property_set_bool(cpuobj, false, "dsp", &err);
552a90a862bSPeter Maydell             if (err) {
553a90a862bSPeter Maydell                 error_propagate(errp, err);
554a90a862bSPeter Maydell                 return;
555a90a862bSPeter Maydell             }
556a90a862bSPeter Maydell         }
557d847ca51SPeter Maydell 
558d847ca51SPeter Maydell         if (i > 0) {
559d847ca51SPeter Maydell             memory_region_add_subregion_overlap(&s->cpu_container[i], 0,
560d847ca51SPeter Maydell                                                 &s->container_alias[i - 1], -1);
561d847ca51SPeter Maydell         } else {
562d847ca51SPeter Maydell             memory_region_add_subregion_overlap(&s->cpu_container[i], 0,
563d847ca51SPeter Maydell                                                 &s->container, -1);
564d847ca51SPeter Maydell         }
565d847ca51SPeter Maydell         object_property_set_link(cpuobj, OBJECT(&s->cpu_container[i]),
566*c24d9716SMarkus Armbruster                                  "memory", &error_abort);
567*c24d9716SMarkus Armbruster         object_property_set_link(cpuobj, OBJECT(s), "idau", &error_abort);
5685a147c8cSMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(cpuobj), &err);
5699e5e54d1SPeter Maydell         if (err) {
5709e5e54d1SPeter Maydell             error_propagate(errp, err);
5719e5e54d1SPeter Maydell             return;
5729e5e54d1SPeter Maydell         }
5737cd3a2e0SPeter Maydell         /*
5747cd3a2e0SPeter Maydell          * The cluster must be realized after the armv7m container, as
5757cd3a2e0SPeter Maydell          * the container's CPU object is only created on realize, and the
5767cd3a2e0SPeter Maydell          * CPU must exist and have been parented into the cluster before
5777cd3a2e0SPeter Maydell          * the cluster is realized.
5787cd3a2e0SPeter Maydell          */
579ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(&s->cluster[i]), NULL, &err);
5807cd3a2e0SPeter Maydell         if (err) {
5817cd3a2e0SPeter Maydell             error_propagate(errp, err);
5827cd3a2e0SPeter Maydell             return;
5837cd3a2e0SPeter Maydell         }
5849e5e54d1SPeter Maydell 
58591c1e9fcSPeter Maydell         /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */
58691c1e9fcSPeter Maydell         s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq);
58791c1e9fcSPeter Maydell         for (j = 0; j < s->exp_numirq; j++) {
5885007c904SPeter Maydell             s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + 32);
5899e5e54d1SPeter Maydell         }
59091c1e9fcSPeter Maydell         if (i == 0) {
59191c1e9fcSPeter Maydell             gpioname = g_strdup("EXP_IRQ");
59291c1e9fcSPeter Maydell         } else {
59391c1e9fcSPeter Maydell             gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i);
59491c1e9fcSPeter Maydell         }
59591c1e9fcSPeter Maydell         qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq,
59691c1e9fcSPeter Maydell                                             s->exp_irqs[i],
59791c1e9fcSPeter Maydell                                             gpioname, s->exp_numirq);
59891c1e9fcSPeter Maydell         g_free(gpioname);
59991c1e9fcSPeter Maydell     }
60091c1e9fcSPeter Maydell 
60191c1e9fcSPeter Maydell     /* Wire up the splitters that connect common IRQs to all CPUs */
60291c1e9fcSPeter Maydell     if (info->num_cpus > 1) {
60391c1e9fcSPeter Maydell         for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) {
60491c1e9fcSPeter Maydell             if (irq_is_common[i]) {
60591c1e9fcSPeter Maydell                 Object *splitter = OBJECT(&s->cpu_irq_splitter[i]);
60691c1e9fcSPeter Maydell                 DeviceState *devs = DEVICE(splitter);
60791c1e9fcSPeter Maydell                 int cpunum;
60891c1e9fcSPeter Maydell 
60991c1e9fcSPeter Maydell                 object_property_set_int(splitter, info->num_cpus,
61091c1e9fcSPeter Maydell                                         "num-lines", &err);
61191c1e9fcSPeter Maydell                 if (err) {
61291c1e9fcSPeter Maydell                     error_propagate(errp, err);
61391c1e9fcSPeter Maydell                     return;
61491c1e9fcSPeter Maydell                 }
615ce189ab2SMarkus Armbruster                 qdev_realize(DEVICE(splitter), NULL, &err);
61691c1e9fcSPeter Maydell                 if (err) {
61791c1e9fcSPeter Maydell                     error_propagate(errp, err);
61891c1e9fcSPeter Maydell                     return;
61991c1e9fcSPeter Maydell                 }
62091c1e9fcSPeter Maydell                 for (cpunum = 0; cpunum < info->num_cpus; cpunum++) {
62191c1e9fcSPeter Maydell                     DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]);
62291c1e9fcSPeter Maydell 
62391c1e9fcSPeter Maydell                     qdev_connect_gpio_out(devs, cpunum,
62491c1e9fcSPeter Maydell                                           qdev_get_gpio_in(cpudev, i));
62591c1e9fcSPeter Maydell                 }
62691c1e9fcSPeter Maydell             }
62791c1e9fcSPeter Maydell         }
62891c1e9fcSPeter Maydell     }
6299e5e54d1SPeter Maydell 
6309e5e54d1SPeter Maydell     /* Set up the big aliases first */
6313733f803SPeter Maydell     make_alias(s, &s->alias1, &s->container, "alias 1",
6323733f803SPeter Maydell                0x10000000, 0x10000000, 0x00000000);
6333733f803SPeter Maydell     make_alias(s, &s->alias2, &s->container,
6343733f803SPeter Maydell                "alias 2", 0x30000000, 0x10000000, 0x20000000);
6359e5e54d1SPeter Maydell     /* The 0x50000000..0x5fffffff region is not a pure alias: it has
6369e5e54d1SPeter Maydell      * a few extra devices that only appear there (generally the
6379e5e54d1SPeter Maydell      * control interfaces for the protection controllers).
6389e5e54d1SPeter Maydell      * We implement this by mapping those devices over the top of this
6393733f803SPeter Maydell      * alias MR at a higher priority. Some of the devices in this range
6403733f803SPeter Maydell      * are per-CPU, so we must put this alias in the per-cpu containers.
6419e5e54d1SPeter Maydell      */
6423733f803SPeter Maydell     for (i = 0; i < info->num_cpus; i++) {
6433733f803SPeter Maydell         make_alias(s, &s->alias3[i], &s->cpu_container[i],
6443733f803SPeter Maydell                    "alias 3", 0x50000000, 0x10000000, 0x40000000);
6453733f803SPeter Maydell     }
6469e5e54d1SPeter Maydell 
6479e5e54d1SPeter Maydell     /* Security controller */
648db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->secctl), &err);
6499e5e54d1SPeter Maydell     if (err) {
6509e5e54d1SPeter Maydell         error_propagate(errp, err);
6519e5e54d1SPeter Maydell         return;
6529e5e54d1SPeter Maydell     }
6539e5e54d1SPeter Maydell     sbd_secctl = SYS_BUS_DEVICE(&s->secctl);
6549e5e54d1SPeter Maydell     dev_secctl = DEVICE(&s->secctl);
6559e5e54d1SPeter Maydell     sysbus_mmio_map(sbd_secctl, 0, 0x50080000);
6569e5e54d1SPeter Maydell     sysbus_mmio_map(sbd_secctl, 1, 0x40080000);
6579e5e54d1SPeter Maydell 
6589e5e54d1SPeter Maydell     s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1);
6599e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in);
6609e5e54d1SPeter Maydell 
6619e5e54d1SPeter Maydell     /* The sec_resp_cfg output from the security controller must be split into
66293dbd103SPeter Maydell      * multiple lines, one for each of the PPCs within the ARMSSE and one
66393dbd103SPeter Maydell      * that will be an output from the ARMSSE to the system.
6649e5e54d1SPeter Maydell      */
6659e5e54d1SPeter Maydell     object_property_set_int(OBJECT(&s->sec_resp_splitter), 3,
6669e5e54d1SPeter Maydell                             "num-lines", &err);
6679e5e54d1SPeter Maydell     if (err) {
6689e5e54d1SPeter Maydell         error_propagate(errp, err);
6699e5e54d1SPeter Maydell         return;
6709e5e54d1SPeter Maydell     }
671ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, &err);
6729e5e54d1SPeter Maydell     if (err) {
6739e5e54d1SPeter Maydell         error_propagate(errp, err);
6749e5e54d1SPeter Maydell         return;
6759e5e54d1SPeter Maydell     }
6769e5e54d1SPeter Maydell     dev_splitter = DEVICE(&s->sec_resp_splitter);
6779e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0,
6789e5e54d1SPeter Maydell                                 qdev_get_gpio_in(dev_splitter, 0));
6799e5e54d1SPeter Maydell 
680f0cab7feSPeter Maydell     /* Each SRAM bank lives behind its own Memory Protection Controller */
681f0cab7feSPeter Maydell     for (i = 0; i < info->sram_banks; i++) {
682f0cab7feSPeter Maydell         char *ramname = g_strdup_printf("armsse.sram%d", i);
683f0cab7feSPeter Maydell         SysBusDevice *sbd_mpc;
6844b635cf7SPeter Maydell         uint32_t sram_bank_size = 1 << s->sram_addr_width;
685f0cab7feSPeter Maydell 
6864b635cf7SPeter Maydell         memory_region_init_ram(&s->sram[i], NULL, ramname,
6874b635cf7SPeter Maydell                                sram_bank_size, &err);
688f0cab7feSPeter Maydell         g_free(ramname);
689af60b291SPeter Maydell         if (err) {
690af60b291SPeter Maydell             error_propagate(errp, err);
691af60b291SPeter Maydell             return;
692af60b291SPeter Maydell         }
693f0cab7feSPeter Maydell         object_property_set_link(OBJECT(&s->mpc[i]), OBJECT(&s->sram[i]),
694*c24d9716SMarkus Armbruster                                  "downstream", &error_abort);
695db873cc5SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), &err);
696af60b291SPeter Maydell         if (err) {
697af60b291SPeter Maydell             error_propagate(errp, err);
698af60b291SPeter Maydell             return;
699af60b291SPeter Maydell         }
700af60b291SPeter Maydell         /* Map the upstream end of the MPC into the right place... */
701f0cab7feSPeter Maydell         sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]);
7024b635cf7SPeter Maydell         memory_region_add_subregion(&s->container,
7034b635cf7SPeter Maydell                                     0x20000000 + i * sram_bank_size,
704f0cab7feSPeter Maydell                                     sysbus_mmio_get_region(sbd_mpc, 1));
705af60b291SPeter Maydell         /* ...and its register interface */
706f0cab7feSPeter Maydell         memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000,
707f0cab7feSPeter Maydell                                     sysbus_mmio_get_region(sbd_mpc, 0));
708f0cab7feSPeter Maydell     }
709af60b291SPeter Maydell 
710bb75e16dSPeter Maydell     /* We must OR together lines from the MPC splitters to go to the NVIC */
711bb75e16dSPeter Maydell     object_property_set_int(OBJECT(&s->mpc_irq_orgate),
712f0cab7feSPeter Maydell                             IOTS_NUM_EXP_MPC + info->sram_banks,
713f0cab7feSPeter Maydell                             "num-lines", &err);
714bb75e16dSPeter Maydell     if (err) {
715bb75e16dSPeter Maydell         error_propagate(errp, err);
716bb75e16dSPeter Maydell         return;
717bb75e16dSPeter Maydell     }
718ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, &err);
719bb75e16dSPeter Maydell     if (err) {
720bb75e16dSPeter Maydell         error_propagate(errp, err);
721bb75e16dSPeter Maydell         return;
722bb75e16dSPeter Maydell     }
723bb75e16dSPeter Maydell     qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0,
72491c1e9fcSPeter Maydell                           armsse_get_common_irq_in(s, 9));
725bb75e16dSPeter Maydell 
7269e5e54d1SPeter Maydell     /* Devices behind APB PPC0:
7279e5e54d1SPeter Maydell      *   0x40000000: timer0
7289e5e54d1SPeter Maydell      *   0x40001000: timer1
7299e5e54d1SPeter Maydell      *   0x40002000: dual timer
730f8574705SPeter Maydell      *   0x40003000: MHU0 (SSE-200 only)
731f8574705SPeter Maydell      *   0x40004000: MHU1 (SSE-200 only)
7329e5e54d1SPeter Maydell      * We must configure and realize each downstream device and connect
7339e5e54d1SPeter Maydell      * it to the appropriate PPC port; then we can realize the PPC and
7349e5e54d1SPeter Maydell      * map its upstream ends to the right place in the container.
7359e5e54d1SPeter Maydell      */
7369e5e54d1SPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq);
737db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->timer0), &err);
7389e5e54d1SPeter Maydell     if (err) {
7399e5e54d1SPeter Maydell         error_propagate(errp, err);
7409e5e54d1SPeter Maydell         return;
7419e5e54d1SPeter Maydell     }
7429e5e54d1SPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0,
74391c1e9fcSPeter Maydell                        armsse_get_common_irq_in(s, 3));
7449e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0);
745*c24d9716SMarkus Armbruster     object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[0]",
746*c24d9716SMarkus Armbruster                              &error_abort);
7479e5e54d1SPeter Maydell 
7489e5e54d1SPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq);
749db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->timer1), &err);
7509e5e54d1SPeter Maydell     if (err) {
7519e5e54d1SPeter Maydell         error_propagate(errp, err);
7529e5e54d1SPeter Maydell         return;
7539e5e54d1SPeter Maydell     }
7549e5e54d1SPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0,
75591c1e9fcSPeter Maydell                        armsse_get_common_irq_in(s, 4));
7569e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0);
757*c24d9716SMarkus Armbruster     object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[1]",
758*c24d9716SMarkus Armbruster                              &error_abort);
759017d069dSPeter Maydell 
760017d069dSPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq);
761db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), &err);
7629e5e54d1SPeter Maydell     if (err) {
7639e5e54d1SPeter Maydell         error_propagate(errp, err);
7649e5e54d1SPeter Maydell         return;
7659e5e54d1SPeter Maydell     }
766017d069dSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->dualtimer), 0,
76791c1e9fcSPeter Maydell                        armsse_get_common_irq_in(s, 5));
7689e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0);
769*c24d9716SMarkus Armbruster     object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[2]",
770*c24d9716SMarkus Armbruster                              &error_abort);
7719e5e54d1SPeter Maydell 
772f8574705SPeter Maydell     if (info->has_mhus) {
77368d6b36fSPeter Maydell         /*
77468d6b36fSPeter Maydell          * An SSE-200 with only one CPU should have only one MHU created,
77568d6b36fSPeter Maydell          * with the region where the second MHU usually is being RAZ/WI.
77668d6b36fSPeter Maydell          * We don't implement that SSE-200 config; if we want to support
77768d6b36fSPeter Maydell          * it then this code needs to be enhanced to handle creating the
77868d6b36fSPeter Maydell          * RAZ/WI region instead of the second MHU.
77968d6b36fSPeter Maydell          */
78068d6b36fSPeter Maydell         assert(info->num_cpus == ARRAY_SIZE(s->mhu));
781f8574705SPeter Maydell 
78268d6b36fSPeter Maydell         for (i = 0; i < ARRAY_SIZE(s->mhu); i++) {
78368d6b36fSPeter Maydell             char *port;
78468d6b36fSPeter Maydell             int cpunum;
78568d6b36fSPeter Maydell             SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]);
78668d6b36fSPeter Maydell 
7875a147c8cSMarkus Armbruster             sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), &err);
788f8574705SPeter Maydell             if (err) {
789f8574705SPeter Maydell                 error_propagate(errp, err);
790f8574705SPeter Maydell                 return;
791f8574705SPeter Maydell             }
792763e10f7SPeter Maydell             port = g_strdup_printf("port[%d]", i + 3);
79368d6b36fSPeter Maydell             mr = sysbus_mmio_get_region(mhu_sbd, 0);
794f8574705SPeter Maydell             object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr),
795*c24d9716SMarkus Armbruster                                      port, &error_abort);
796763e10f7SPeter Maydell             g_free(port);
79768d6b36fSPeter Maydell 
79868d6b36fSPeter Maydell             /*
79968d6b36fSPeter Maydell              * Each MHU has an irq line for each CPU:
80068d6b36fSPeter Maydell              *  MHU 0 irq line 0 -> CPU 0 IRQ 6
80168d6b36fSPeter Maydell              *  MHU 0 irq line 1 -> CPU 1 IRQ 6
80268d6b36fSPeter Maydell              *  MHU 1 irq line 0 -> CPU 0 IRQ 7
80368d6b36fSPeter Maydell              *  MHU 1 irq line 1 -> CPU 1 IRQ 7
80468d6b36fSPeter Maydell              */
80568d6b36fSPeter Maydell             for (cpunum = 0; cpunum < info->num_cpus; cpunum++) {
80668d6b36fSPeter Maydell                 DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]);
80768d6b36fSPeter Maydell 
80868d6b36fSPeter Maydell                 sysbus_connect_irq(mhu_sbd, cpunum,
80968d6b36fSPeter Maydell                                    qdev_get_gpio_in(cpudev, 6 + i));
81068d6b36fSPeter Maydell             }
811f8574705SPeter Maydell         }
812f8574705SPeter Maydell     }
813f8574705SPeter Maydell 
814db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc0), &err);
8159e5e54d1SPeter Maydell     if (err) {
8169e5e54d1SPeter Maydell         error_propagate(errp, err);
8179e5e54d1SPeter Maydell         return;
8189e5e54d1SPeter Maydell     }
8199e5e54d1SPeter Maydell 
8209e5e54d1SPeter Maydell     sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0);
8219e5e54d1SPeter Maydell     dev_apb_ppc0 = DEVICE(&s->apb_ppc0);
8229e5e54d1SPeter Maydell 
8239e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0);
8249e5e54d1SPeter Maydell     memory_region_add_subregion(&s->container, 0x40000000, mr);
8259e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1);
8269e5e54d1SPeter Maydell     memory_region_add_subregion(&s->container, 0x40001000, mr);
8279e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2);
8289e5e54d1SPeter Maydell     memory_region_add_subregion(&s->container, 0x40002000, mr);
829f8574705SPeter Maydell     if (info->has_mhus) {
830f8574705SPeter Maydell         mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3);
831f8574705SPeter Maydell         memory_region_add_subregion(&s->container, 0x40003000, mr);
832f8574705SPeter Maydell         mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4);
833f8574705SPeter Maydell         memory_region_add_subregion(&s->container, 0x40004000, mr);
834f8574705SPeter Maydell     }
8359e5e54d1SPeter Maydell     for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) {
8369e5e54d1SPeter Maydell         qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i,
8379e5e54d1SPeter Maydell                                     qdev_get_gpio_in_named(dev_apb_ppc0,
8389e5e54d1SPeter Maydell                                                            "cfg_nonsec", i));
8399e5e54d1SPeter Maydell         qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i,
8409e5e54d1SPeter Maydell                                     qdev_get_gpio_in_named(dev_apb_ppc0,
8419e5e54d1SPeter Maydell                                                            "cfg_ap", i));
8429e5e54d1SPeter Maydell     }
8439e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0,
8449e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc0,
8459e5e54d1SPeter Maydell                                                        "irq_enable", 0));
8469e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0,
8479e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc0,
8489e5e54d1SPeter Maydell                                                        "irq_clear", 0));
8499e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 0,
8509e5e54d1SPeter Maydell                           qdev_get_gpio_in_named(dev_apb_ppc0,
8519e5e54d1SPeter Maydell                                                  "cfg_sec_resp", 0));
8529e5e54d1SPeter Maydell 
8539e5e54d1SPeter Maydell     /* All the PPC irq lines (from the 2 internal PPCs and the 8 external
8549e5e54d1SPeter Maydell      * ones) are sent individually to the security controller, and also
8559e5e54d1SPeter Maydell      * ORed together to give a single combined PPC interrupt to the NVIC.
8569e5e54d1SPeter Maydell      */
8579e5e54d1SPeter Maydell     object_property_set_int(OBJECT(&s->ppc_irq_orgate),
8589e5e54d1SPeter Maydell                             NUM_PPCS, "num-lines", &err);
8599e5e54d1SPeter Maydell     if (err) {
8609e5e54d1SPeter Maydell         error_propagate(errp, err);
8619e5e54d1SPeter Maydell         return;
8629e5e54d1SPeter Maydell     }
863ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, &err);
8649e5e54d1SPeter Maydell     if (err) {
8659e5e54d1SPeter Maydell         error_propagate(errp, err);
8669e5e54d1SPeter Maydell         return;
8679e5e54d1SPeter Maydell     }
8689e5e54d1SPeter Maydell     qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0,
86991c1e9fcSPeter Maydell                           armsse_get_common_irq_in(s, 10));
8709e5e54d1SPeter Maydell 
8712357bca5SPeter Maydell     /*
8722357bca5SPeter Maydell      * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias):
8732357bca5SPeter Maydell      * private per-CPU region (all these devices are SSE-200 only):
8742357bca5SPeter Maydell      *  0x50010000: L1 icache control registers
8752357bca5SPeter Maydell      *  0x50011000: CPUSECCTRL (CPU local security control registers)
8762357bca5SPeter Maydell      *  0x4001f000 and 0x5001f000: CPU_IDENTITY register block
8772357bca5SPeter Maydell      */
8782357bca5SPeter Maydell     if (info->has_cachectrl) {
8792357bca5SPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
8802357bca5SPeter Maydell             char *name = g_strdup_printf("cachectrl%d", i);
8812357bca5SPeter Maydell             MemoryRegion *mr;
8822357bca5SPeter Maydell 
8832357bca5SPeter Maydell             qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name);
8842357bca5SPeter Maydell             g_free(name);
8852357bca5SPeter Maydell             qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000);
886db873cc5SMarkus Armbruster             sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), &err);
8872357bca5SPeter Maydell             if (err) {
8882357bca5SPeter Maydell                 error_propagate(errp, err);
8892357bca5SPeter Maydell                 return;
8902357bca5SPeter Maydell             }
8912357bca5SPeter Maydell 
8922357bca5SPeter Maydell             mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0);
8932357bca5SPeter Maydell             memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr);
8942357bca5SPeter Maydell         }
8952357bca5SPeter Maydell     }
896c1f57257SPeter Maydell     if (info->has_cpusecctrl) {
897c1f57257SPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
898c1f57257SPeter Maydell             char *name = g_strdup_printf("CPUSECCTRL%d", i);
899c1f57257SPeter Maydell             MemoryRegion *mr;
900c1f57257SPeter Maydell 
901c1f57257SPeter Maydell             qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name);
902c1f57257SPeter Maydell             g_free(name);
903c1f57257SPeter Maydell             qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000);
904db873cc5SMarkus Armbruster             sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), &err);
905c1f57257SPeter Maydell             if (err) {
906c1f57257SPeter Maydell                 error_propagate(errp, err);
907c1f57257SPeter Maydell                 return;
908c1f57257SPeter Maydell             }
909c1f57257SPeter Maydell 
910c1f57257SPeter Maydell             mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0);
911c1f57257SPeter Maydell             memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr);
912c1f57257SPeter Maydell         }
913c1f57257SPeter Maydell     }
914ade67dcdSPeter Maydell     if (info->has_cpuid) {
915ade67dcdSPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
916ade67dcdSPeter Maydell             MemoryRegion *mr;
917ade67dcdSPeter Maydell 
918ade67dcdSPeter Maydell             qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i);
919db873cc5SMarkus Armbruster             sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), &err);
920ade67dcdSPeter Maydell             if (err) {
921ade67dcdSPeter Maydell                 error_propagate(errp, err);
922ade67dcdSPeter Maydell                 return;
923ade67dcdSPeter Maydell             }
924ade67dcdSPeter Maydell 
925ade67dcdSPeter Maydell             mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0);
926ade67dcdSPeter Maydell             memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr);
927ade67dcdSPeter Maydell         }
928ade67dcdSPeter Maydell     }
9299e5e54d1SPeter Maydell 
93093dbd103SPeter Maydell     /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */
9319e5e54d1SPeter Maydell     /* Devices behind APB PPC1:
9329e5e54d1SPeter Maydell      *   0x4002f000: S32K timer
9339e5e54d1SPeter Maydell      */
934e2d203baSPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK);
935db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), &err);
9369e5e54d1SPeter Maydell     if (err) {
9379e5e54d1SPeter Maydell         error_propagate(errp, err);
9389e5e54d1SPeter Maydell         return;
9399e5e54d1SPeter Maydell     }
940e2d203baSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0,
94191c1e9fcSPeter Maydell                        armsse_get_common_irq_in(s, 2));
9429e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0);
943*c24d9716SMarkus Armbruster     object_property_set_link(OBJECT(&s->apb_ppc1), OBJECT(mr), "port[0]",
944*c24d9716SMarkus Armbruster                              &error_abort);
9459e5e54d1SPeter Maydell 
946db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc1), &err);
9479e5e54d1SPeter Maydell     if (err) {
9489e5e54d1SPeter Maydell         error_propagate(errp, err);
9499e5e54d1SPeter Maydell         return;
9509e5e54d1SPeter Maydell     }
9519e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0);
9529e5e54d1SPeter Maydell     memory_region_add_subregion(&s->container, 0x4002f000, mr);
9539e5e54d1SPeter Maydell 
9549e5e54d1SPeter Maydell     dev_apb_ppc1 = DEVICE(&s->apb_ppc1);
9559e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0,
9569e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc1,
9579e5e54d1SPeter Maydell                                                        "cfg_nonsec", 0));
9589e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0,
9599e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc1,
9609e5e54d1SPeter Maydell                                                        "cfg_ap", 0));
9619e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0,
9629e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc1,
9639e5e54d1SPeter Maydell                                                        "irq_enable", 0));
9649e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0,
9659e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc1,
9669e5e54d1SPeter Maydell                                                        "irq_clear", 0));
9679e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 1,
9689e5e54d1SPeter Maydell                           qdev_get_gpio_in_named(dev_apb_ppc1,
9699e5e54d1SPeter Maydell                                                  "cfg_sec_resp", 0));
9709e5e54d1SPeter Maydell 
971dde0c491SPeter Maydell     object_property_set_int(OBJECT(&s->sysinfo), info->sys_version,
972dde0c491SPeter Maydell                             "SYS_VERSION", &err);
973dde0c491SPeter Maydell     if (err) {
974dde0c491SPeter Maydell         error_propagate(errp, err);
975dde0c491SPeter Maydell         return;
976dde0c491SPeter Maydell     }
977dde0c491SPeter Maydell     object_property_set_int(OBJECT(&s->sysinfo),
978dde0c491SPeter Maydell                             armsse_sys_config_value(s, info),
979dde0c491SPeter Maydell                             "SYS_CONFIG", &err);
980dde0c491SPeter Maydell     if (err) {
981dde0c491SPeter Maydell         error_propagate(errp, err);
982dde0c491SPeter Maydell         return;
983dde0c491SPeter Maydell     }
984db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->sysinfo), &err);
98506e65af3SPeter Maydell     if (err) {
98606e65af3SPeter Maydell         error_propagate(errp, err);
98706e65af3SPeter Maydell         return;
98806e65af3SPeter Maydell     }
98906e65af3SPeter Maydell     /* System information registers */
99006e65af3SPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000);
99106e65af3SPeter Maydell     /* System control registers */
99204836414SPeter Maydell     object_property_set_int(OBJECT(&s->sysctl), info->sys_version,
99304836414SPeter Maydell                             "SYS_VERSION", &err);
994aab7a378SPeter Maydell     object_property_set_int(OBJECT(&s->sysctl), info->cpuwait_rst,
995aab7a378SPeter Maydell                             "CPUWAIT_RST", &err);
996aab7a378SPeter Maydell     object_property_set_int(OBJECT(&s->sysctl), s->init_svtor,
997aab7a378SPeter Maydell                             "INITSVTOR0_RST", &err);
998aab7a378SPeter Maydell     object_property_set_int(OBJECT(&s->sysctl), s->init_svtor,
999aab7a378SPeter Maydell                             "INITSVTOR1_RST", &err);
1000db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->sysctl), &err);
100106e65af3SPeter Maydell     if (err) {
100206e65af3SPeter Maydell         error_propagate(errp, err);
100306e65af3SPeter Maydell         return;
100406e65af3SPeter Maydell     }
100506e65af3SPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000);
1006d61e4e1fSPeter Maydell 
1007e0b00f1bSPeter Maydell     if (info->has_ppus) {
1008e0b00f1bSPeter Maydell         /* CPUnCORE_PPU for each CPU */
1009e0b00f1bSPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
1010e0b00f1bSPeter Maydell             char *name = g_strdup_printf("CPU%dCORE_PPU", i);
1011e0b00f1bSPeter Maydell 
1012e0b00f1bSPeter Maydell             map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000);
1013e0b00f1bSPeter Maydell             /*
1014e0b00f1bSPeter Maydell              * We don't support CPU debug so don't create the
1015e0b00f1bSPeter Maydell              * CPU0DEBUG_PPU at 0x50024000 and 0x50026000.
1016e0b00f1bSPeter Maydell              */
1017e0b00f1bSPeter Maydell             g_free(name);
1018e0b00f1bSPeter Maydell         }
1019e0b00f1bSPeter Maydell         map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000);
1020e0b00f1bSPeter Maydell 
1021e0b00f1bSPeter Maydell         for (i = 0; i < info->sram_banks; i++) {
1022e0b00f1bSPeter Maydell             char *name = g_strdup_printf("RAM%d_PPU", i);
1023e0b00f1bSPeter Maydell 
1024e0b00f1bSPeter Maydell             map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000);
1025e0b00f1bSPeter Maydell             g_free(name);
1026e0b00f1bSPeter Maydell         }
1027e0b00f1bSPeter Maydell     }
1028e0b00f1bSPeter Maydell 
1029d61e4e1fSPeter Maydell     /* This OR gate wires together outputs from the secure watchdogs to NMI */
1030d61e4e1fSPeter Maydell     object_property_set_int(OBJECT(&s->nmi_orgate), 2, "num-lines", &err);
1031d61e4e1fSPeter Maydell     if (err) {
1032d61e4e1fSPeter Maydell         error_propagate(errp, err);
1033d61e4e1fSPeter Maydell         return;
1034d61e4e1fSPeter Maydell     }
1035ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->nmi_orgate), NULL, &err);
1036d61e4e1fSPeter Maydell     if (err) {
1037d61e4e1fSPeter Maydell         error_propagate(errp, err);
1038d61e4e1fSPeter Maydell         return;
1039d61e4e1fSPeter Maydell     }
1040d61e4e1fSPeter Maydell     qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0,
1041d61e4e1fSPeter Maydell                           qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0));
1042d61e4e1fSPeter Maydell 
1043d61e4e1fSPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK);
1044db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), &err);
1045d61e4e1fSPeter Maydell     if (err) {
1046d61e4e1fSPeter Maydell         error_propagate(errp, err);
1047d61e4e1fSPeter Maydell         return;
1048d61e4e1fSPeter Maydell     }
1049d61e4e1fSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0,
1050d61e4e1fSPeter Maydell                        qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0));
1051d61e4e1fSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000);
10529e5e54d1SPeter Maydell 
105393dbd103SPeter Maydell     /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */
10549e5e54d1SPeter Maydell 
1055d61e4e1fSPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq);
1056db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), &err);
1057d61e4e1fSPeter Maydell     if (err) {
1058d61e4e1fSPeter Maydell         error_propagate(errp, err);
1059d61e4e1fSPeter Maydell         return;
1060d61e4e1fSPeter Maydell     }
1061d61e4e1fSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0,
106291c1e9fcSPeter Maydell                        armsse_get_common_irq_in(s, 1));
1063d61e4e1fSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000);
1064d61e4e1fSPeter Maydell 
1065d61e4e1fSPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq);
1066db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), &err);
1067d61e4e1fSPeter Maydell     if (err) {
1068d61e4e1fSPeter Maydell         error_propagate(errp, err);
1069d61e4e1fSPeter Maydell         return;
1070d61e4e1fSPeter Maydell     }
1071d61e4e1fSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0,
1072d61e4e1fSPeter Maydell                        qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1));
1073d61e4e1fSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000);
10749e5e54d1SPeter Maydell 
10759e5e54d1SPeter Maydell     for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) {
10769e5e54d1SPeter Maydell         Object *splitter = OBJECT(&s->ppc_irq_splitter[i]);
10779e5e54d1SPeter Maydell 
10789e5e54d1SPeter Maydell         object_property_set_int(splitter, 2, "num-lines", &err);
10799e5e54d1SPeter Maydell         if (err) {
10809e5e54d1SPeter Maydell             error_propagate(errp, err);
10819e5e54d1SPeter Maydell             return;
10829e5e54d1SPeter Maydell         }
1083ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(splitter), NULL, &err);
10849e5e54d1SPeter Maydell         if (err) {
10859e5e54d1SPeter Maydell             error_propagate(errp, err);
10869e5e54d1SPeter Maydell             return;
10879e5e54d1SPeter Maydell         }
10889e5e54d1SPeter Maydell     }
10899e5e54d1SPeter Maydell 
10909e5e54d1SPeter Maydell     for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) {
10919e5e54d1SPeter Maydell         char *ppcname = g_strdup_printf("ahb_ppcexp%d", i);
10929e5e54d1SPeter Maydell 
109313628891SPeter Maydell         armsse_forward_ppc(s, ppcname, i);
10949e5e54d1SPeter Maydell         g_free(ppcname);
10959e5e54d1SPeter Maydell     }
10969e5e54d1SPeter Maydell 
10979e5e54d1SPeter Maydell     for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) {
10989e5e54d1SPeter Maydell         char *ppcname = g_strdup_printf("apb_ppcexp%d", i);
10999e5e54d1SPeter Maydell 
110013628891SPeter Maydell         armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC);
11019e5e54d1SPeter Maydell         g_free(ppcname);
11029e5e54d1SPeter Maydell     }
11039e5e54d1SPeter Maydell 
11049e5e54d1SPeter Maydell     for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) {
11059e5e54d1SPeter Maydell         /* Wire up IRQ splitter for internal PPCs */
11069e5e54d1SPeter Maydell         DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]);
11079e5e54d1SPeter Maydell         char *gpioname = g_strdup_printf("apb_ppc%d_irq_status",
11089e5e54d1SPeter Maydell                                          i - NUM_EXTERNAL_PPCS);
11099e5e54d1SPeter Maydell         TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1;
11109e5e54d1SPeter Maydell 
11119e5e54d1SPeter Maydell         qdev_connect_gpio_out(devs, 0,
11129e5e54d1SPeter Maydell                               qdev_get_gpio_in_named(dev_secctl, gpioname, 0));
11139e5e54d1SPeter Maydell         qdev_connect_gpio_out(devs, 1,
11149e5e54d1SPeter Maydell                               qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i));
11159e5e54d1SPeter Maydell         qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0,
11169e5e54d1SPeter Maydell                                     qdev_get_gpio_in(devs, 0));
11177a35383aSPeter Maydell         g_free(gpioname);
11189e5e54d1SPeter Maydell     }
11199e5e54d1SPeter Maydell 
1120bb75e16dSPeter Maydell     /* Wire up the splitters for the MPC IRQs */
1121f0cab7feSPeter Maydell     for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) {
1122bb75e16dSPeter Maydell         SplitIRQ *splitter = &s->mpc_irq_splitter[i];
1123bb75e16dSPeter Maydell         DeviceState *dev_splitter = DEVICE(splitter);
1124bb75e16dSPeter Maydell 
1125bb75e16dSPeter Maydell         object_property_set_int(OBJECT(splitter), 2, "num-lines", &err);
1126bb75e16dSPeter Maydell         if (err) {
1127bb75e16dSPeter Maydell             error_propagate(errp, err);
1128bb75e16dSPeter Maydell             return;
1129bb75e16dSPeter Maydell         }
1130ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(splitter), NULL, &err);
1131bb75e16dSPeter Maydell         if (err) {
1132bb75e16dSPeter Maydell             error_propagate(errp, err);
1133bb75e16dSPeter Maydell             return;
1134bb75e16dSPeter Maydell         }
1135bb75e16dSPeter Maydell 
1136bb75e16dSPeter Maydell         if (i < IOTS_NUM_EXP_MPC) {
1137bb75e16dSPeter Maydell             /* Splitter input is from GPIO input line */
1138bb75e16dSPeter Maydell             s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0);
1139bb75e16dSPeter Maydell             qdev_connect_gpio_out(dev_splitter, 0,
1140bb75e16dSPeter Maydell                                   qdev_get_gpio_in_named(dev_secctl,
1141bb75e16dSPeter Maydell                                                          "mpcexp_status", i));
1142bb75e16dSPeter Maydell         } else {
1143bb75e16dSPeter Maydell             /* Splitter input is from our own MPC */
1144f0cab7feSPeter Maydell             qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]),
1145f0cab7feSPeter Maydell                                         "irq", 0,
1146bb75e16dSPeter Maydell                                         qdev_get_gpio_in(dev_splitter, 0));
1147bb75e16dSPeter Maydell             qdev_connect_gpio_out(dev_splitter, 0,
1148bb75e16dSPeter Maydell                                   qdev_get_gpio_in_named(dev_secctl,
1149bb75e16dSPeter Maydell                                                          "mpc_status", 0));
1150bb75e16dSPeter Maydell         }
1151bb75e16dSPeter Maydell 
1152bb75e16dSPeter Maydell         qdev_connect_gpio_out(dev_splitter, 1,
1153bb75e16dSPeter Maydell                               qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i));
1154bb75e16dSPeter Maydell     }
1155bb75e16dSPeter Maydell     /* Create GPIO inputs which will pass the line state for our
1156bb75e16dSPeter Maydell      * mpcexp_irq inputs to the correct splitter devices.
1157bb75e16dSPeter Maydell      */
115813628891SPeter Maydell     qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status",
1159bb75e16dSPeter Maydell                             IOTS_NUM_EXP_MPC);
1160bb75e16dSPeter Maydell 
116113628891SPeter Maydell     armsse_forward_sec_resp_cfg(s);
11629e5e54d1SPeter Maydell 
1163132b475aSPeter Maydell     /* Forward the MSC related signals */
1164132b475aSPeter Maydell     qdev_pass_gpios(dev_secctl, dev, "mscexp_status");
1165132b475aSPeter Maydell     qdev_pass_gpios(dev_secctl, dev, "mscexp_clear");
1166132b475aSPeter Maydell     qdev_pass_gpios(dev_secctl, dev, "mscexp_ns");
1167132b475aSPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0,
116891c1e9fcSPeter Maydell                                 armsse_get_common_irq_in(s, 11));
1169132b475aSPeter Maydell 
1170132b475aSPeter Maydell     /*
1171132b475aSPeter Maydell      * Expose our container region to the board model; this corresponds
1172132b475aSPeter Maydell      * to the AHB Slave Expansion ports which allow bus master devices
1173132b475aSPeter Maydell      * (eg DMA controllers) in the board model to make transactions into
117493dbd103SPeter Maydell      * devices in the ARMSSE.
1175132b475aSPeter Maydell      */
1176132b475aSPeter Maydell     sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container);
1177132b475aSPeter Maydell 
11789e5e54d1SPeter Maydell     system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq;
11799e5e54d1SPeter Maydell }
11809e5e54d1SPeter Maydell 
118113628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address,
11829e5e54d1SPeter Maydell                               int *iregion, bool *exempt, bool *ns, bool *nsc)
11839e5e54d1SPeter Maydell {
118493dbd103SPeter Maydell     /*
118593dbd103SPeter Maydell      * For ARMSSE systems the IDAU responses are simple logical functions
11869e5e54d1SPeter Maydell      * of the address bits. The NSC attribute is guest-adjustable via the
11879e5e54d1SPeter Maydell      * NSCCFG register in the security controller.
11889e5e54d1SPeter Maydell      */
118993dbd103SPeter Maydell     ARMSSE *s = ARMSSE(ii);
11909e5e54d1SPeter Maydell     int region = extract32(address, 28, 4);
11919e5e54d1SPeter Maydell 
11929e5e54d1SPeter Maydell     *ns = !(region & 1);
11939e5e54d1SPeter Maydell     *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2));
11949e5e54d1SPeter Maydell     /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */
11959e5e54d1SPeter Maydell     *exempt = (address & 0xeff00000) == 0xe0000000;
11969e5e54d1SPeter Maydell     *iregion = region;
11979e5e54d1SPeter Maydell }
11989e5e54d1SPeter Maydell 
119913628891SPeter Maydell static const VMStateDescription armsse_vmstate = {
12009e5e54d1SPeter Maydell     .name = "iotkit",
12019e5e54d1SPeter Maydell     .version_id = 1,
12029e5e54d1SPeter Maydell     .minimum_version_id = 1,
12039e5e54d1SPeter Maydell     .fields = (VMStateField[]) {
120493dbd103SPeter Maydell         VMSTATE_UINT32(nsccfg, ARMSSE),
12059e5e54d1SPeter Maydell         VMSTATE_END_OF_LIST()
12069e5e54d1SPeter Maydell     }
12079e5e54d1SPeter Maydell };
12089e5e54d1SPeter Maydell 
120913628891SPeter Maydell static void armsse_reset(DeviceState *dev)
12109e5e54d1SPeter Maydell {
121193dbd103SPeter Maydell     ARMSSE *s = ARMSSE(dev);
12129e5e54d1SPeter Maydell 
12139e5e54d1SPeter Maydell     s->nsccfg = 0;
12149e5e54d1SPeter Maydell }
12159e5e54d1SPeter Maydell 
121613628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data)
12179e5e54d1SPeter Maydell {
12189e5e54d1SPeter Maydell     DeviceClass *dc = DEVICE_CLASS(klass);
12199e5e54d1SPeter Maydell     IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass);
12204c3690b5SPeter Maydell     ARMSSEClass *asc = ARMSSE_CLASS(klass);
1221a90a862bSPeter Maydell     const ARMSSEInfo *info = data;
12229e5e54d1SPeter Maydell 
122313628891SPeter Maydell     dc->realize = armsse_realize;
122413628891SPeter Maydell     dc->vmsd = &armsse_vmstate;
12254f67d30bSMarc-André Lureau     device_class_set_props(dc, info->props);
122613628891SPeter Maydell     dc->reset = armsse_reset;
122713628891SPeter Maydell     iic->check = armsse_idau_check;
1228a90a862bSPeter Maydell     asc->info = info;
12299e5e54d1SPeter Maydell }
12309e5e54d1SPeter Maydell 
12314c3690b5SPeter Maydell static const TypeInfo armsse_info = {
123293dbd103SPeter Maydell     .name = TYPE_ARMSSE,
12339e5e54d1SPeter Maydell     .parent = TYPE_SYS_BUS_DEVICE,
123493dbd103SPeter Maydell     .instance_size = sizeof(ARMSSE),
123513628891SPeter Maydell     .instance_init = armsse_init,
12364c3690b5SPeter Maydell     .abstract = true,
12379e5e54d1SPeter Maydell     .interfaces = (InterfaceInfo[]) {
12389e5e54d1SPeter Maydell         { TYPE_IDAU_INTERFACE },
12399e5e54d1SPeter Maydell         { }
12409e5e54d1SPeter Maydell     }
12419e5e54d1SPeter Maydell };
12429e5e54d1SPeter Maydell 
12434c3690b5SPeter Maydell static void armsse_register_types(void)
12449e5e54d1SPeter Maydell {
12454c3690b5SPeter Maydell     int i;
12464c3690b5SPeter Maydell 
12474c3690b5SPeter Maydell     type_register_static(&armsse_info);
12484c3690b5SPeter Maydell 
12494c3690b5SPeter Maydell     for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) {
12504c3690b5SPeter Maydell         TypeInfo ti = {
12514c3690b5SPeter Maydell             .name = armsse_variants[i].name,
12524c3690b5SPeter Maydell             .parent = TYPE_ARMSSE,
125313628891SPeter Maydell             .class_init = armsse_class_init,
12544c3690b5SPeter Maydell             .class_data = (void *)&armsse_variants[i],
12554c3690b5SPeter Maydell         };
12564c3690b5SPeter Maydell         type_register(&ti);
12574c3690b5SPeter Maydell     }
12589e5e54d1SPeter Maydell }
12599e5e54d1SPeter Maydell 
12604c3690b5SPeter Maydell type_init(armsse_register_types);
1261