19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 149e5e54d1SPeter Maydell #include "qapi/error.h" 159e5e54d1SPeter Maydell #include "trace.h" 169e5e54d1SPeter Maydell #include "hw/sysbus.h" 179e5e54d1SPeter Maydell #include "hw/registerfields.h" 186eee5d24SPeter Maydell #include "hw/arm/armsse.h" 199e5e54d1SPeter Maydell #include "hw/arm/arm.h" 209e5e54d1SPeter Maydell 21dde0c491SPeter Maydell /* Format of the System Information block SYS_CONFIG register */ 22dde0c491SPeter Maydell typedef enum SysConfigFormat { 23dde0c491SPeter Maydell IoTKitFormat, 24dde0c491SPeter Maydell SSE200Format, 25dde0c491SPeter Maydell } SysConfigFormat; 26dde0c491SPeter Maydell 274c3690b5SPeter Maydell struct ARMSSEInfo { 284c3690b5SPeter Maydell const char *name; 29f0cab7feSPeter Maydell int sram_banks; 3091c1e9fcSPeter Maydell int num_cpus; 31dde0c491SPeter Maydell uint32_t sys_version; 32dde0c491SPeter Maydell SysConfigFormat sys_config_format; 33f8574705SPeter Maydell bool has_mhus; 34e0b00f1bSPeter Maydell bool has_ppus; 352357bca5SPeter Maydell bool has_cachectrl; 36*c1f57257SPeter Maydell bool has_cpusecctrl; 374c3690b5SPeter Maydell }; 384c3690b5SPeter Maydell 394c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 404c3690b5SPeter Maydell { 414c3690b5SPeter Maydell .name = TYPE_IOTKIT, 42f0cab7feSPeter Maydell .sram_banks = 1, 4391c1e9fcSPeter Maydell .num_cpus = 1, 44dde0c491SPeter Maydell .sys_version = 0x41743, 45dde0c491SPeter Maydell .sys_config_format = IoTKitFormat, 46f8574705SPeter Maydell .has_mhus = false, 47e0b00f1bSPeter Maydell .has_ppus = false, 482357bca5SPeter Maydell .has_cachectrl = false, 49*c1f57257SPeter Maydell .has_cpusecctrl = false, 504c3690b5SPeter Maydell }, 514c3690b5SPeter Maydell }; 524c3690b5SPeter Maydell 53dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 54dde0c491SPeter Maydell { 55dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 56dde0c491SPeter Maydell uint32_t sys_config; 57dde0c491SPeter Maydell 58dde0c491SPeter Maydell switch (info->sys_config_format) { 59dde0c491SPeter Maydell case IoTKitFormat: 60dde0c491SPeter Maydell sys_config = 0; 61dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 62dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 63dde0c491SPeter Maydell break; 64dde0c491SPeter Maydell case SSE200Format: 65dde0c491SPeter Maydell sys_config = 0; 66dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 67dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 68dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 69dde0c491SPeter Maydell if (info->num_cpus > 1) { 70dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 71dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 72dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 73dde0c491SPeter Maydell } 74dde0c491SPeter Maydell break; 75dde0c491SPeter Maydell default: 76dde0c491SPeter Maydell g_assert_not_reached(); 77dde0c491SPeter Maydell } 78dde0c491SPeter Maydell return sys_config; 79dde0c491SPeter Maydell } 80dde0c491SPeter Maydell 81d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 82d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 83d61e4e1fSPeter Maydell 8491c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 8591c1e9fcSPeter Maydell static bool irq_is_common[32] = { 8691c1e9fcSPeter Maydell [0 ... 5] = true, 8791c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 8891c1e9fcSPeter Maydell [8 ... 12] = true, 8991c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 9091c1e9fcSPeter Maydell /* 14: reserved */ 9191c1e9fcSPeter Maydell [15 ... 20] = true, 9291c1e9fcSPeter Maydell /* 21: reserved */ 9391c1e9fcSPeter Maydell [22 ... 26] = true, 9491c1e9fcSPeter Maydell /* 27: reserved */ 9591c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 9691c1e9fcSPeter Maydell /* 30, 31: reserved */ 9791c1e9fcSPeter Maydell }; 9891c1e9fcSPeter Maydell 999e5e54d1SPeter Maydell /* Create an alias region of @size bytes starting at @base 1009e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 1019e5e54d1SPeter Maydell */ 10293dbd103SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, const char *name, 1039e5e54d1SPeter Maydell hwaddr base, hwaddr size, hwaddr orig) 1049e5e54d1SPeter Maydell { 1059e5e54d1SPeter Maydell memory_region_init_alias(mr, NULL, name, &s->container, orig, size); 1069e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 1079e5e54d1SPeter Maydell memory_region_add_subregion_overlap(&s->container, base, mr, -1500); 1089e5e54d1SPeter Maydell } 1099e5e54d1SPeter Maydell 1109e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 1119e5e54d1SPeter Maydell { 1129e5e54d1SPeter Maydell qemu_irq destirq = opaque; 1139e5e54d1SPeter Maydell 1149e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 1159e5e54d1SPeter Maydell } 1169e5e54d1SPeter Maydell 1179e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 1189e5e54d1SPeter Maydell { 11993dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 1209e5e54d1SPeter Maydell 1219e5e54d1SPeter Maydell s->nsccfg = level; 1229e5e54d1SPeter Maydell } 1239e5e54d1SPeter Maydell 12413628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 1259e5e54d1SPeter Maydell { 1269e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 12793dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 1289e5e54d1SPeter Maydell * are provided by the security controller and which we want to 12993dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 13093dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 1319e5e54d1SPeter Maydell */ 1329e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 13313628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 1349e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 1359e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1369e5e54d1SPeter Maydell char *name; 1379e5e54d1SPeter Maydell 1389e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 13913628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1409e5e54d1SPeter Maydell g_free(name); 1419e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 14213628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1439e5e54d1SPeter Maydell g_free(name); 1449e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 14513628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1469e5e54d1SPeter Maydell g_free(name); 1479e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 14813628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1499e5e54d1SPeter Maydell g_free(name); 1509e5e54d1SPeter Maydell 1519e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 1529e5e54d1SPeter Maydell * split it so we can send it both to the security controller 1539e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 1549e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 1559e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 1569e5e54d1SPeter Maydell */ 1579e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 1589e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1599e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1609e5e54d1SPeter Maydell name, 0)); 1619e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1629e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 1639e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 16413628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 1659e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 1669e5e54d1SPeter Maydell g_free(name); 1679e5e54d1SPeter Maydell } 1689e5e54d1SPeter Maydell 16913628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 1709e5e54d1SPeter Maydell { 1719e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 17213628891SPeter Maydell * named GPIO output of the armsse object. 1739e5e54d1SPeter Maydell */ 1749e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 1759e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 1769e5e54d1SPeter Maydell 1779e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 1789e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 1799e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 1809e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 1819e5e54d1SPeter Maydell } 1829e5e54d1SPeter Maydell 18313628891SPeter Maydell static void armsse_init(Object *obj) 1849e5e54d1SPeter Maydell { 18593dbd103SPeter Maydell ARMSSE *s = ARMSSE(obj); 186f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(obj); 187f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 1889e5e54d1SPeter Maydell int i; 1899e5e54d1SPeter Maydell 190f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 19191c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 192f0cab7feSPeter Maydell 19313628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 1949e5e54d1SPeter Maydell 19591c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1967cd3a2e0SPeter Maydell /* 1977cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 1987cd3a2e0SPeter Maydell * distinct and may be configured differently. 1997cd3a2e0SPeter Maydell */ 2007cd3a2e0SPeter Maydell char *name; 2017cd3a2e0SPeter Maydell 2027cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 2037cd3a2e0SPeter Maydell object_initialize_child(obj, name, &s->cluster[i], 2047cd3a2e0SPeter Maydell sizeof(s->cluster[i]), TYPE_CPU_CLUSTER, 2057cd3a2e0SPeter Maydell &error_abort, NULL); 2067cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 2077cd3a2e0SPeter Maydell g_free(name); 2087cd3a2e0SPeter Maydell 2097cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 2107cd3a2e0SPeter Maydell sysbus_init_child_obj(OBJECT(&s->cluster[i]), name, 2117cd3a2e0SPeter Maydell &s->armv7m[i], sizeof(s->armv7m), TYPE_ARMV7M); 21291c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 2139e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 21491c1e9fcSPeter Maydell g_free(name); 215d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 216d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 217d847ca51SPeter Maydell g_free(name); 218d847ca51SPeter Maydell if (i > 0) { 219d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 220d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 221d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 222d847ca51SPeter Maydell g_free(name); 223d847ca51SPeter Maydell } 22491c1e9fcSPeter Maydell } 2259e5e54d1SPeter Maydell 226955cbc6bSThomas Huth sysbus_init_child_obj(obj, "secctl", &s->secctl, sizeof(s->secctl), 2279e5e54d1SPeter Maydell TYPE_IOTKIT_SECCTL); 228955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc0", &s->apb_ppc0, sizeof(s->apb_ppc0), 2299e5e54d1SPeter Maydell TYPE_TZ_PPC); 230955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc1", &s->apb_ppc1, sizeof(s->apb_ppc1), 2319e5e54d1SPeter Maydell TYPE_TZ_PPC); 232f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 233f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 234f0cab7feSPeter Maydell sysbus_init_child_obj(obj, name, &s->mpc[i], 235f0cab7feSPeter Maydell sizeof(s->mpc[i]), TYPE_TZ_MPC); 236f0cab7feSPeter Maydell g_free(name); 237f0cab7feSPeter Maydell } 238955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 239955cbc6bSThomas Huth sizeof(s->mpc_irq_orgate), TYPE_OR_IRQ, 240955cbc6bSThomas Huth &error_abort, NULL); 241955cbc6bSThomas Huth 242f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 243bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 244bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 245bb75e16dSPeter Maydell 246955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 247955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 248bb75e16dSPeter Maydell g_free(name); 249bb75e16dSPeter Maydell } 250955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer0", &s->timer0, sizeof(s->timer0), 2519e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 252955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer1", &s->timer1, sizeof(s->timer1), 2539e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 254e2d203baSPeter Maydell sysbus_init_child_obj(obj, "s32ktimer", &s->s32ktimer, sizeof(s->s32ktimer), 255e2d203baSPeter Maydell TYPE_CMSDK_APB_TIMER); 256955cbc6bSThomas Huth sysbus_init_child_obj(obj, "dualtimer", &s->dualtimer, sizeof(s->dualtimer), 257017d069dSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 258d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "s32kwatchdog", &s->s32kwatchdog, 259d61e4e1fSPeter Maydell sizeof(s->s32kwatchdog), TYPE_CMSDK_APB_WATCHDOG); 260d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "nswatchdog", &s->nswatchdog, 261d61e4e1fSPeter Maydell sizeof(s->nswatchdog), TYPE_CMSDK_APB_WATCHDOG); 262d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "swatchdog", &s->swatchdog, 263d61e4e1fSPeter Maydell sizeof(s->swatchdog), TYPE_CMSDK_APB_WATCHDOG); 26413628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysctl", &s->sysctl, 26506e65af3SPeter Maydell sizeof(s->sysctl), TYPE_IOTKIT_SYSCTL); 26613628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysinfo", &s->sysinfo, 26706e65af3SPeter Maydell sizeof(s->sysinfo), TYPE_IOTKIT_SYSINFO); 268f8574705SPeter Maydell if (info->has_mhus) { 269f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu0", &s->mhu[0], sizeof(s->mhu[0]), 270f8574705SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 271f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu1", &s->mhu[1], sizeof(s->mhu[1]), 272f8574705SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 273f8574705SPeter Maydell } 274e0b00f1bSPeter Maydell if (info->has_ppus) { 275e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 276e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 277e0b00f1bSPeter Maydell int ppuidx = CPU0CORE_PPU + i; 278e0b00f1bSPeter Maydell 279e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, name, &s->ppu[ppuidx], 280e0b00f1bSPeter Maydell sizeof(s->ppu[ppuidx]), 281e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 282e0b00f1bSPeter Maydell g_free(name); 283e0b00f1bSPeter Maydell } 284e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, "DBG_PPU", &s->ppu[DBG_PPU], 285e0b00f1bSPeter Maydell sizeof(s->ppu[DBG_PPU]), 286e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 287e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 288e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 289e0b00f1bSPeter Maydell int ppuidx = RAM0_PPU + i; 290e0b00f1bSPeter Maydell 291e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, name, &s->ppu[ppuidx], 292e0b00f1bSPeter Maydell sizeof(s->ppu[ppuidx]), 293e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 294e0b00f1bSPeter Maydell g_free(name); 295e0b00f1bSPeter Maydell } 296e0b00f1bSPeter Maydell } 2972357bca5SPeter Maydell if (info->has_cachectrl) { 2982357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 2992357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 3002357bca5SPeter Maydell 3012357bca5SPeter Maydell sysbus_init_child_obj(obj, name, &s->cachectrl[i], 3022357bca5SPeter Maydell sizeof(s->cachectrl[i]), 3032357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 3042357bca5SPeter Maydell g_free(name); 3052357bca5SPeter Maydell } 3062357bca5SPeter Maydell } 307*c1f57257SPeter Maydell if (info->has_cpusecctrl) { 308*c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 309*c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 310*c1f57257SPeter Maydell 311*c1f57257SPeter Maydell sysbus_init_child_obj(obj, name, &s->cpusecctrl[i], 312*c1f57257SPeter Maydell sizeof(s->cpusecctrl[i]), 313*c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 314*c1f57257SPeter Maydell g_free(name); 315*c1f57257SPeter Maydell } 316*c1f57257SPeter Maydell } 317d61e4e1fSPeter Maydell object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, 318d61e4e1fSPeter Maydell sizeof(s->nmi_orgate), TYPE_OR_IRQ, 319d61e4e1fSPeter Maydell &error_abort, NULL); 320955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 321955cbc6bSThomas Huth sizeof(s->ppc_irq_orgate), TYPE_OR_IRQ, 322955cbc6bSThomas Huth &error_abort, NULL); 323955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 324955cbc6bSThomas Huth sizeof(s->sec_resp_splitter), TYPE_SPLIT_IRQ, 325955cbc6bSThomas Huth &error_abort, NULL); 3269e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 3279e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 3289e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 3299e5e54d1SPeter Maydell 330955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 331955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 332955cbc6bSThomas Huth g_free(name); 3339e5e54d1SPeter Maydell } 33491c1e9fcSPeter Maydell if (info->num_cpus > 1) { 33591c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 33691c1e9fcSPeter Maydell if (irq_is_common[i]) { 33791c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 33891c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 33991c1e9fcSPeter Maydell 34091c1e9fcSPeter Maydell object_initialize_child(obj, name, splitter, sizeof(*splitter), 34191c1e9fcSPeter Maydell TYPE_SPLIT_IRQ, &error_abort, NULL); 34291c1e9fcSPeter Maydell g_free(name); 34391c1e9fcSPeter Maydell } 34491c1e9fcSPeter Maydell } 34591c1e9fcSPeter Maydell } 3469e5e54d1SPeter Maydell } 3479e5e54d1SPeter Maydell 34813628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 3499e5e54d1SPeter Maydell { 35091c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 3519e5e54d1SPeter Maydell 35291c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 3539e5e54d1SPeter Maydell } 3549e5e54d1SPeter Maydell 35513628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 356bb75e16dSPeter Maydell { 35793dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 358bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 359bb75e16dSPeter Maydell } 360bb75e16dSPeter Maydell 36191c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 36291c1e9fcSPeter Maydell { 36391c1e9fcSPeter Maydell /* 36491c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 36591c1e9fcSPeter Maydell * all CPUs in the SSE. 36691c1e9fcSPeter Maydell */ 36791c1e9fcSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(s); 36891c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 36991c1e9fcSPeter Maydell 37091c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 37191c1e9fcSPeter Maydell 37291c1e9fcSPeter Maydell if (info->num_cpus == 1) { 37391c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 37491c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 37591c1e9fcSPeter Maydell } else { 37691c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 37791c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 37891c1e9fcSPeter Maydell } 37991c1e9fcSPeter Maydell } 38091c1e9fcSPeter Maydell 381e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr) 382e0b00f1bSPeter Maydell { 383e0b00f1bSPeter Maydell /* Map a PPU unimplemented device stub */ 384e0b00f1bSPeter Maydell DeviceState *dev = DEVICE(&s->ppu[ppuidx]); 385e0b00f1bSPeter Maydell 386e0b00f1bSPeter Maydell qdev_prop_set_string(dev, "name", name); 387e0b00f1bSPeter Maydell qdev_prop_set_uint64(dev, "size", 0x1000); 388e0b00f1bSPeter Maydell qdev_init_nofail(dev); 389e0b00f1bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr); 390e0b00f1bSPeter Maydell } 391e0b00f1bSPeter Maydell 39213628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 3939e5e54d1SPeter Maydell { 39493dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 395f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(dev); 396f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 3979e5e54d1SPeter Maydell int i; 3989e5e54d1SPeter Maydell MemoryRegion *mr; 3999e5e54d1SPeter Maydell Error *err = NULL; 4009e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 4019e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 4029e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 4039e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 4049e5e54d1SPeter Maydell DeviceState *dev_secctl; 4059e5e54d1SPeter Maydell DeviceState *dev_splitter; 4064b635cf7SPeter Maydell uint32_t addr_width_max; 4079e5e54d1SPeter Maydell 4089e5e54d1SPeter Maydell if (!s->board_memory) { 4099e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 4109e5e54d1SPeter Maydell return; 4119e5e54d1SPeter Maydell } 4129e5e54d1SPeter Maydell 4139e5e54d1SPeter Maydell if (!s->mainclk_frq) { 4149e5e54d1SPeter Maydell error_setg(errp, "MAINCLK property was not set"); 4159e5e54d1SPeter Maydell return; 4169e5e54d1SPeter Maydell } 4179e5e54d1SPeter Maydell 4184b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 4194b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 4204b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 4214b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 4224b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 4234b635cf7SPeter Maydell addr_width_max); 4244b635cf7SPeter Maydell return; 4254b635cf7SPeter Maydell } 4264b635cf7SPeter Maydell 4279e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 4289e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 4299e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 4309e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 4319e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 4329e5e54d1SPeter Maydell * 43393dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 4349e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 43593dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 4369e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 4379e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 4389e5e54d1SPeter Maydell * region, otherwise it is an S region. 4399e5e54d1SPeter Maydell * 4409e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 4419e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 4429e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 4439e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 4449e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 4459e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 4469e5e54d1SPeter Maydell * 4479e5e54d1SPeter Maydell * (The other place that guest software can configure security 4489e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 4499e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 4509e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 4519e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 4529e5e54d1SPeter Maydell * 4539e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 4549e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 4559e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 4569e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 45793dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 4589e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 4599e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 4609e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 4619e5e54d1SPeter Maydell */ 4629e5e54d1SPeter Maydell 463d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 4649e5e54d1SPeter Maydell 46591c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 46691c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 46791c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 46891c1e9fcSPeter Maydell int j; 46991c1e9fcSPeter Maydell char *gpioname; 47091c1e9fcSPeter Maydell 47191c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32); 47291c1e9fcSPeter Maydell /* 47391c1e9fcSPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR0 4749e5e54d1SPeter Maydell * register in the IoT Kit System Control Register block, and the 4759e5e54d1SPeter Maydell * initial value of that is in turn specifiable by the FPGA that 4769e5e54d1SPeter Maydell * instantiates the IoT Kit. In QEMU we don't implement this wrinkle, 4779e5e54d1SPeter Maydell * and simply set the CPU's init-svtor to the IoT Kit default value. 47891c1e9fcSPeter Maydell * In SSE-200 the situation is similar, except that the default value 47991c1e9fcSPeter Maydell * is a reset-time signal input. Typically a board using the SSE-200 48091c1e9fcSPeter Maydell * will have a system control processor whose boot firmware initializes 48191c1e9fcSPeter Maydell * the INITSVTOR* registers before powering up the CPUs in any case, 48291c1e9fcSPeter Maydell * so the hardware's default value doesn't matter. QEMU doesn't emulate 48391c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 48491c1e9fcSPeter Maydell * firmware does. All boards currently known about have firmware that 48591c1e9fcSPeter Maydell * sets the INITSVTOR0 and INITSVTOR1 registers to 0x10000000, like the 48691c1e9fcSPeter Maydell * IoTKit default. We can make this more configurable if necessary. 4879e5e54d1SPeter Maydell */ 48891c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", 0x10000000); 48991c1e9fcSPeter Maydell /* 49091c1e9fcSPeter Maydell * Start all CPUs except CPU0 powered down. In real hardware it is 49191c1e9fcSPeter Maydell * a configurable property of the SSE-200 which CPUs start powered up 49291c1e9fcSPeter Maydell * (via the CPUWAIT0_RST and CPUWAIT1_RST parameters), but since all 49391c1e9fcSPeter Maydell * the boards we care about start CPU0 and leave CPU1 powered off, 49491c1e9fcSPeter Maydell * we hard-code that for now. We can add QOM properties for this 49591c1e9fcSPeter Maydell * later if necessary. 49691c1e9fcSPeter Maydell */ 49791c1e9fcSPeter Maydell if (i > 0) { 49891c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "start-powered-off", &err); 4999e5e54d1SPeter Maydell if (err) { 5009e5e54d1SPeter Maydell error_propagate(errp, err); 5019e5e54d1SPeter Maydell return; 5029e5e54d1SPeter Maydell } 50391c1e9fcSPeter Maydell } 504d847ca51SPeter Maydell 505d847ca51SPeter Maydell if (i > 0) { 506d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 507d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 508d847ca51SPeter Maydell } else { 509d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 510d847ca51SPeter Maydell &s->container, -1); 511d847ca51SPeter Maydell } 512d847ca51SPeter Maydell object_property_set_link(cpuobj, OBJECT(&s->cpu_container[i]), 513d847ca51SPeter Maydell "memory", &err); 5149e5e54d1SPeter Maydell if (err) { 5159e5e54d1SPeter Maydell error_propagate(errp, err); 5169e5e54d1SPeter Maydell return; 5179e5e54d1SPeter Maydell } 51891c1e9fcSPeter Maydell object_property_set_link(cpuobj, OBJECT(s), "idau", &err); 51991c1e9fcSPeter Maydell if (err) { 52091c1e9fcSPeter Maydell error_propagate(errp, err); 52191c1e9fcSPeter Maydell return; 52291c1e9fcSPeter Maydell } 52391c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "realized", &err); 5249e5e54d1SPeter Maydell if (err) { 5259e5e54d1SPeter Maydell error_propagate(errp, err); 5269e5e54d1SPeter Maydell return; 5279e5e54d1SPeter Maydell } 5287cd3a2e0SPeter Maydell /* 5297cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 5307cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 5317cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 5327cd3a2e0SPeter Maydell * the cluster is realized. 5337cd3a2e0SPeter Maydell */ 5347cd3a2e0SPeter Maydell object_property_set_bool(OBJECT(&s->cluster[i]), 5357cd3a2e0SPeter Maydell true, "realized", &err); 5367cd3a2e0SPeter Maydell if (err) { 5377cd3a2e0SPeter Maydell error_propagate(errp, err); 5387cd3a2e0SPeter Maydell return; 5397cd3a2e0SPeter Maydell } 5409e5e54d1SPeter Maydell 54191c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 54291c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 54391c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 54491c1e9fcSPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, i + 32); 5459e5e54d1SPeter Maydell } 54691c1e9fcSPeter Maydell if (i == 0) { 54791c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 54891c1e9fcSPeter Maydell } else { 54991c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 55091c1e9fcSPeter Maydell } 55191c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 55291c1e9fcSPeter Maydell s->exp_irqs[i], 55391c1e9fcSPeter Maydell gpioname, s->exp_numirq); 55491c1e9fcSPeter Maydell g_free(gpioname); 55591c1e9fcSPeter Maydell } 55691c1e9fcSPeter Maydell 55791c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 55891c1e9fcSPeter Maydell if (info->num_cpus > 1) { 55991c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 56091c1e9fcSPeter Maydell if (irq_is_common[i]) { 56191c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 56291c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 56391c1e9fcSPeter Maydell int cpunum; 56491c1e9fcSPeter Maydell 56591c1e9fcSPeter Maydell object_property_set_int(splitter, info->num_cpus, 56691c1e9fcSPeter Maydell "num-lines", &err); 56791c1e9fcSPeter Maydell if (err) { 56891c1e9fcSPeter Maydell error_propagate(errp, err); 56991c1e9fcSPeter Maydell return; 57091c1e9fcSPeter Maydell } 57191c1e9fcSPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 57291c1e9fcSPeter Maydell if (err) { 57391c1e9fcSPeter Maydell error_propagate(errp, err); 57491c1e9fcSPeter Maydell return; 57591c1e9fcSPeter Maydell } 57691c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 57791c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 57891c1e9fcSPeter Maydell 57991c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 58091c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 58191c1e9fcSPeter Maydell } 58291c1e9fcSPeter Maydell } 58391c1e9fcSPeter Maydell } 58491c1e9fcSPeter Maydell } 5859e5e54d1SPeter Maydell 5869e5e54d1SPeter Maydell /* Set up the big aliases first */ 5879e5e54d1SPeter Maydell make_alias(s, &s->alias1, "alias 1", 0x10000000, 0x10000000, 0x00000000); 5889e5e54d1SPeter Maydell make_alias(s, &s->alias2, "alias 2", 0x30000000, 0x10000000, 0x20000000); 5899e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 5909e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 5919e5e54d1SPeter Maydell * control interfaces for the protection controllers). 5929e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 5939e5e54d1SPeter Maydell * alias MR at a higher priority. 5949e5e54d1SPeter Maydell */ 5959e5e54d1SPeter Maydell make_alias(s, &s->alias3, "alias 3", 0x50000000, 0x10000000, 0x40000000); 5969e5e54d1SPeter Maydell 5979e5e54d1SPeter Maydell 5989e5e54d1SPeter Maydell /* Security controller */ 5999e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->secctl), true, "realized", &err); 6009e5e54d1SPeter Maydell if (err) { 6019e5e54d1SPeter Maydell error_propagate(errp, err); 6029e5e54d1SPeter Maydell return; 6039e5e54d1SPeter Maydell } 6049e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 6059e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 6069e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 6079e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 6089e5e54d1SPeter Maydell 6099e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 6109e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 6119e5e54d1SPeter Maydell 6129e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 61393dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 61493dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 6159e5e54d1SPeter Maydell */ 6169e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->sec_resp_splitter), 3, 6179e5e54d1SPeter Maydell "num-lines", &err); 6189e5e54d1SPeter Maydell if (err) { 6199e5e54d1SPeter Maydell error_propagate(errp, err); 6209e5e54d1SPeter Maydell return; 6219e5e54d1SPeter Maydell } 6229e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->sec_resp_splitter), true, 6239e5e54d1SPeter Maydell "realized", &err); 6249e5e54d1SPeter Maydell if (err) { 6259e5e54d1SPeter Maydell error_propagate(errp, err); 6269e5e54d1SPeter Maydell return; 6279e5e54d1SPeter Maydell } 6289e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 6299e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 6309e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 6319e5e54d1SPeter Maydell 632f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 633f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 634f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 635f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 6364b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 637f0cab7feSPeter Maydell 6384b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 6394b635cf7SPeter Maydell sram_bank_size, &err); 640f0cab7feSPeter Maydell g_free(ramname); 641af60b291SPeter Maydell if (err) { 642af60b291SPeter Maydell error_propagate(errp, err); 643af60b291SPeter Maydell return; 644af60b291SPeter Maydell } 645f0cab7feSPeter Maydell object_property_set_link(OBJECT(&s->mpc[i]), OBJECT(&s->sram[i]), 646af60b291SPeter Maydell "downstream", &err); 647af60b291SPeter Maydell if (err) { 648af60b291SPeter Maydell error_propagate(errp, err); 649af60b291SPeter Maydell return; 650af60b291SPeter Maydell } 651f0cab7feSPeter Maydell object_property_set_bool(OBJECT(&s->mpc[i]), true, "realized", &err); 652af60b291SPeter Maydell if (err) { 653af60b291SPeter Maydell error_propagate(errp, err); 654af60b291SPeter Maydell return; 655af60b291SPeter Maydell } 656af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 657f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 6584b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 6594b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 660f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 661af60b291SPeter Maydell /* ...and its register interface */ 662f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 663f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 664f0cab7feSPeter Maydell } 665af60b291SPeter Maydell 666bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 667bb75e16dSPeter Maydell object_property_set_int(OBJECT(&s->mpc_irq_orgate), 668f0cab7feSPeter Maydell IOTS_NUM_EXP_MPC + info->sram_banks, 669f0cab7feSPeter Maydell "num-lines", &err); 670bb75e16dSPeter Maydell if (err) { 671bb75e16dSPeter Maydell error_propagate(errp, err); 672bb75e16dSPeter Maydell return; 673bb75e16dSPeter Maydell } 674bb75e16dSPeter Maydell object_property_set_bool(OBJECT(&s->mpc_irq_orgate), true, 675bb75e16dSPeter Maydell "realized", &err); 676bb75e16dSPeter Maydell if (err) { 677bb75e16dSPeter Maydell error_propagate(errp, err); 678bb75e16dSPeter Maydell return; 679bb75e16dSPeter Maydell } 680bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 68191c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 682bb75e16dSPeter Maydell 6839e5e54d1SPeter Maydell /* Devices behind APB PPC0: 6849e5e54d1SPeter Maydell * 0x40000000: timer0 6859e5e54d1SPeter Maydell * 0x40001000: timer1 6869e5e54d1SPeter Maydell * 0x40002000: dual timer 687f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 688f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 6899e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 6909e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 6919e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 6929e5e54d1SPeter Maydell */ 6939e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); 6949e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer0), true, "realized", &err); 6959e5e54d1SPeter Maydell if (err) { 6969e5e54d1SPeter Maydell error_propagate(errp, err); 6979e5e54d1SPeter Maydell return; 6989e5e54d1SPeter Maydell } 6999e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, 70091c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 3)); 7019e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); 7029e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[0]", &err); 7039e5e54d1SPeter Maydell if (err) { 7049e5e54d1SPeter Maydell error_propagate(errp, err); 7059e5e54d1SPeter Maydell return; 7069e5e54d1SPeter Maydell } 7079e5e54d1SPeter Maydell 7089e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); 7099e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer1), true, "realized", &err); 7109e5e54d1SPeter Maydell if (err) { 7119e5e54d1SPeter Maydell error_propagate(errp, err); 7129e5e54d1SPeter Maydell return; 7139e5e54d1SPeter Maydell } 7149e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, 71591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 4)); 7169e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); 7179e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[1]", &err); 7189e5e54d1SPeter Maydell if (err) { 7199e5e54d1SPeter Maydell error_propagate(errp, err); 7209e5e54d1SPeter Maydell return; 7219e5e54d1SPeter Maydell } 7229e5e54d1SPeter Maydell 723017d069dSPeter Maydell 724017d069dSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); 7259e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->dualtimer), true, "realized", &err); 7269e5e54d1SPeter Maydell if (err) { 7279e5e54d1SPeter Maydell error_propagate(errp, err); 7289e5e54d1SPeter Maydell return; 7299e5e54d1SPeter Maydell } 730017d069dSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->dualtimer), 0, 73191c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 5)); 7329e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); 7339e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[2]", &err); 7349e5e54d1SPeter Maydell if (err) { 7359e5e54d1SPeter Maydell error_propagate(errp, err); 7369e5e54d1SPeter Maydell return; 7379e5e54d1SPeter Maydell } 7389e5e54d1SPeter Maydell 739f8574705SPeter Maydell if (info->has_mhus) { 740f8574705SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 741f8574705SPeter Maydell char *name = g_strdup_printf("MHU%d", i); 742f8574705SPeter Maydell char *port = g_strdup_printf("port[%d]", i + 3); 743f8574705SPeter Maydell 744f8574705SPeter Maydell qdev_prop_set_string(DEVICE(&s->mhu[i]), "name", name); 745f8574705SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->mhu[i]), "size", 0x1000); 746f8574705SPeter Maydell object_property_set_bool(OBJECT(&s->mhu[i]), true, 747f8574705SPeter Maydell "realized", &err); 748f8574705SPeter Maydell if (err) { 749f8574705SPeter Maydell error_propagate(errp, err); 750f8574705SPeter Maydell return; 751f8574705SPeter Maydell } 752f8574705SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->mhu[i]), 0); 753f8574705SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), 754f8574705SPeter Maydell port, &err); 755f8574705SPeter Maydell if (err) { 756f8574705SPeter Maydell error_propagate(errp, err); 757f8574705SPeter Maydell return; 758f8574705SPeter Maydell } 759f8574705SPeter Maydell g_free(name); 760f8574705SPeter Maydell g_free(port); 761f8574705SPeter Maydell } 762f8574705SPeter Maydell } 763f8574705SPeter Maydell 7649e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc0), true, "realized", &err); 7659e5e54d1SPeter Maydell if (err) { 7669e5e54d1SPeter Maydell error_propagate(errp, err); 7679e5e54d1SPeter Maydell return; 7689e5e54d1SPeter Maydell } 7699e5e54d1SPeter Maydell 7709e5e54d1SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); 7719e5e54d1SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc0); 7729e5e54d1SPeter Maydell 7739e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); 7749e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40000000, mr); 7759e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); 7769e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40001000, mr); 7779e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); 7789e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40002000, mr); 779f8574705SPeter Maydell if (info->has_mhus) { 780f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 781f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 782f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 783f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 784f8574705SPeter Maydell } 7859e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 7869e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 7879e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 7889e5e54d1SPeter Maydell "cfg_nonsec", i)); 7899e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 7909e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 7919e5e54d1SPeter Maydell "cfg_ap", i)); 7929e5e54d1SPeter Maydell } 7939e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 7949e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 7959e5e54d1SPeter Maydell "irq_enable", 0)); 7969e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 7979e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 7989e5e54d1SPeter Maydell "irq_clear", 0)); 7999e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 8009e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8019e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 8029e5e54d1SPeter Maydell 8039e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 8049e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 8059e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 8069e5e54d1SPeter Maydell */ 8079e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->ppc_irq_orgate), 8089e5e54d1SPeter Maydell NUM_PPCS, "num-lines", &err); 8099e5e54d1SPeter Maydell if (err) { 8109e5e54d1SPeter Maydell error_propagate(errp, err); 8119e5e54d1SPeter Maydell return; 8129e5e54d1SPeter Maydell } 8139e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->ppc_irq_orgate), true, 8149e5e54d1SPeter Maydell "realized", &err); 8159e5e54d1SPeter Maydell if (err) { 8169e5e54d1SPeter Maydell error_propagate(errp, err); 8179e5e54d1SPeter Maydell return; 8189e5e54d1SPeter Maydell } 8199e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 82091c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 8219e5e54d1SPeter Maydell 8222357bca5SPeter Maydell /* 8232357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 8242357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 8252357bca5SPeter Maydell * 0x50010000: L1 icache control registers 8262357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 8272357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 8282357bca5SPeter Maydell */ 8292357bca5SPeter Maydell if (info->has_cachectrl) { 8302357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 8312357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 8322357bca5SPeter Maydell MemoryRegion *mr; 8332357bca5SPeter Maydell 8342357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 8352357bca5SPeter Maydell g_free(name); 8362357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 8372357bca5SPeter Maydell object_property_set_bool(OBJECT(&s->cachectrl[i]), true, 8382357bca5SPeter Maydell "realized", &err); 8392357bca5SPeter Maydell if (err) { 8402357bca5SPeter Maydell error_propagate(errp, err); 8412357bca5SPeter Maydell return; 8422357bca5SPeter Maydell } 8432357bca5SPeter Maydell 8442357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 8452357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 8462357bca5SPeter Maydell } 8472357bca5SPeter Maydell } 848*c1f57257SPeter Maydell if (info->has_cpusecctrl) { 849*c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 850*c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 851*c1f57257SPeter Maydell MemoryRegion *mr; 852*c1f57257SPeter Maydell 853*c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 854*c1f57257SPeter Maydell g_free(name); 855*c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 856*c1f57257SPeter Maydell object_property_set_bool(OBJECT(&s->cpusecctrl[i]), true, 857*c1f57257SPeter Maydell "realized", &err); 858*c1f57257SPeter Maydell if (err) { 859*c1f57257SPeter Maydell error_propagate(errp, err); 860*c1f57257SPeter Maydell return; 861*c1f57257SPeter Maydell } 862*c1f57257SPeter Maydell 863*c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 864*c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 865*c1f57257SPeter Maydell } 866*c1f57257SPeter Maydell } 8679e5e54d1SPeter Maydell 86893dbd103SPeter Maydell /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */ 8699e5e54d1SPeter Maydell /* Devices behind APB PPC1: 8709e5e54d1SPeter Maydell * 0x4002f000: S32K timer 8719e5e54d1SPeter Maydell */ 872e2d203baSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); 8739e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->s32ktimer), true, "realized", &err); 8749e5e54d1SPeter Maydell if (err) { 8759e5e54d1SPeter Maydell error_propagate(errp, err); 8769e5e54d1SPeter Maydell return; 8779e5e54d1SPeter Maydell } 878e2d203baSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0, 87991c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 2)); 8809e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); 8819e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc1), OBJECT(mr), "port[0]", &err); 8829e5e54d1SPeter Maydell if (err) { 8839e5e54d1SPeter Maydell error_propagate(errp, err); 8849e5e54d1SPeter Maydell return; 8859e5e54d1SPeter Maydell } 8869e5e54d1SPeter Maydell 8879e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc1), true, "realized", &err); 8889e5e54d1SPeter Maydell if (err) { 8899e5e54d1SPeter Maydell error_propagate(errp, err); 8909e5e54d1SPeter Maydell return; 8919e5e54d1SPeter Maydell } 8929e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); 8939e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x4002f000, mr); 8949e5e54d1SPeter Maydell 8959e5e54d1SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc1); 8969e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 8979e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 8989e5e54d1SPeter Maydell "cfg_nonsec", 0)); 8999e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 9009e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9019e5e54d1SPeter Maydell "cfg_ap", 0)); 9029e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 9039e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9049e5e54d1SPeter Maydell "irq_enable", 0)); 9059e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 9069e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9079e5e54d1SPeter Maydell "irq_clear", 0)); 9089e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 9099e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9109e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 9119e5e54d1SPeter Maydell 912dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), info->sys_version, 913dde0c491SPeter Maydell "SYS_VERSION", &err); 914dde0c491SPeter Maydell if (err) { 915dde0c491SPeter Maydell error_propagate(errp, err); 916dde0c491SPeter Maydell return; 917dde0c491SPeter Maydell } 918dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), 919dde0c491SPeter Maydell armsse_sys_config_value(s, info), 920dde0c491SPeter Maydell "SYS_CONFIG", &err); 921dde0c491SPeter Maydell if (err) { 922dde0c491SPeter Maydell error_propagate(errp, err); 923dde0c491SPeter Maydell return; 924dde0c491SPeter Maydell } 92506e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysinfo), true, "realized", &err); 92606e65af3SPeter Maydell if (err) { 92706e65af3SPeter Maydell error_propagate(errp, err); 92806e65af3SPeter Maydell return; 92906e65af3SPeter Maydell } 93006e65af3SPeter Maydell /* System information registers */ 93106e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); 93206e65af3SPeter Maydell /* System control registers */ 93306e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysctl), true, "realized", &err); 93406e65af3SPeter Maydell if (err) { 93506e65af3SPeter Maydell error_propagate(errp, err); 93606e65af3SPeter Maydell return; 93706e65af3SPeter Maydell } 93806e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000); 939d61e4e1fSPeter Maydell 940e0b00f1bSPeter Maydell if (info->has_ppus) { 941e0b00f1bSPeter Maydell /* CPUnCORE_PPU for each CPU */ 942e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 943e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 944e0b00f1bSPeter Maydell 945e0b00f1bSPeter Maydell map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000); 946e0b00f1bSPeter Maydell /* 947e0b00f1bSPeter Maydell * We don't support CPU debug so don't create the 948e0b00f1bSPeter Maydell * CPU0DEBUG_PPU at 0x50024000 and 0x50026000. 949e0b00f1bSPeter Maydell */ 950e0b00f1bSPeter Maydell g_free(name); 951e0b00f1bSPeter Maydell } 952e0b00f1bSPeter Maydell map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000); 953e0b00f1bSPeter Maydell 954e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 955e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 956e0b00f1bSPeter Maydell 957e0b00f1bSPeter Maydell map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000); 958e0b00f1bSPeter Maydell g_free(name); 959e0b00f1bSPeter Maydell } 960e0b00f1bSPeter Maydell } 961e0b00f1bSPeter Maydell 962d61e4e1fSPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 963d61e4e1fSPeter Maydell object_property_set_int(OBJECT(&s->nmi_orgate), 2, "num-lines", &err); 964d61e4e1fSPeter Maydell if (err) { 965d61e4e1fSPeter Maydell error_propagate(errp, err); 966d61e4e1fSPeter Maydell return; 967d61e4e1fSPeter Maydell } 968d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nmi_orgate), true, "realized", &err); 969d61e4e1fSPeter Maydell if (err) { 970d61e4e1fSPeter Maydell error_propagate(errp, err); 971d61e4e1fSPeter Maydell return; 972d61e4e1fSPeter Maydell } 973d61e4e1fSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 974d61e4e1fSPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 975d61e4e1fSPeter Maydell 976d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); 977d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->s32kwatchdog), true, "realized", &err); 978d61e4e1fSPeter Maydell if (err) { 979d61e4e1fSPeter Maydell error_propagate(errp, err); 980d61e4e1fSPeter Maydell return; 981d61e4e1fSPeter Maydell } 982d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 983d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0)); 984d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000); 9859e5e54d1SPeter Maydell 98693dbd103SPeter Maydell /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ 9879e5e54d1SPeter Maydell 988d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); 989d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nswatchdog), true, "realized", &err); 990d61e4e1fSPeter Maydell if (err) { 991d61e4e1fSPeter Maydell error_propagate(errp, err); 992d61e4e1fSPeter Maydell return; 993d61e4e1fSPeter Maydell } 994d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0, 99591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 1)); 996d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); 997d61e4e1fSPeter Maydell 998d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); 999d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->swatchdog), true, "realized", &err); 1000d61e4e1fSPeter Maydell if (err) { 1001d61e4e1fSPeter Maydell error_propagate(errp, err); 1002d61e4e1fSPeter Maydell return; 1003d61e4e1fSPeter Maydell } 1004d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0, 1005d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1)); 1006d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000); 10079e5e54d1SPeter Maydell 10089e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 10099e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 10109e5e54d1SPeter Maydell 10119e5e54d1SPeter Maydell object_property_set_int(splitter, 2, "num-lines", &err); 10129e5e54d1SPeter Maydell if (err) { 10139e5e54d1SPeter Maydell error_propagate(errp, err); 10149e5e54d1SPeter Maydell return; 10159e5e54d1SPeter Maydell } 10169e5e54d1SPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 10179e5e54d1SPeter Maydell if (err) { 10189e5e54d1SPeter Maydell error_propagate(errp, err); 10199e5e54d1SPeter Maydell return; 10209e5e54d1SPeter Maydell } 10219e5e54d1SPeter Maydell } 10229e5e54d1SPeter Maydell 10239e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 10249e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 10259e5e54d1SPeter Maydell 102613628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 10279e5e54d1SPeter Maydell g_free(ppcname); 10289e5e54d1SPeter Maydell } 10299e5e54d1SPeter Maydell 10309e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 10319e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 10329e5e54d1SPeter Maydell 103313628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 10349e5e54d1SPeter Maydell g_free(ppcname); 10359e5e54d1SPeter Maydell } 10369e5e54d1SPeter Maydell 10379e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 10389e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 10399e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 10409e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 10419e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 10429e5e54d1SPeter Maydell TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; 10439e5e54d1SPeter Maydell 10449e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 10459e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 10469e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 10479e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 10489e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 10499e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 10507a35383aSPeter Maydell g_free(gpioname); 10519e5e54d1SPeter Maydell } 10529e5e54d1SPeter Maydell 1053bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1054f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1055bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1056bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1057bb75e16dSPeter Maydell 1058bb75e16dSPeter Maydell object_property_set_int(OBJECT(splitter), 2, "num-lines", &err); 1059bb75e16dSPeter Maydell if (err) { 1060bb75e16dSPeter Maydell error_propagate(errp, err); 1061bb75e16dSPeter Maydell return; 1062bb75e16dSPeter Maydell } 1063bb75e16dSPeter Maydell object_property_set_bool(OBJECT(splitter), true, "realized", &err); 1064bb75e16dSPeter Maydell if (err) { 1065bb75e16dSPeter Maydell error_propagate(errp, err); 1066bb75e16dSPeter Maydell return; 1067bb75e16dSPeter Maydell } 1068bb75e16dSPeter Maydell 1069bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1070bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1071bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1072bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1073bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1074bb75e16dSPeter Maydell "mpcexp_status", i)); 1075bb75e16dSPeter Maydell } else { 1076bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1077f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1078f0cab7feSPeter Maydell "irq", 0, 1079bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1080bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1081bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1082bb75e16dSPeter Maydell "mpc_status", 0)); 1083bb75e16dSPeter Maydell } 1084bb75e16dSPeter Maydell 1085bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1086bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1087bb75e16dSPeter Maydell } 1088bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1089bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1090bb75e16dSPeter Maydell */ 109113628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1092bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1093bb75e16dSPeter Maydell 109413628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 10959e5e54d1SPeter Maydell 1096132b475aSPeter Maydell /* Forward the MSC related signals */ 1097132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1098132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1099132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1100132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 110191c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1102132b475aSPeter Maydell 1103132b475aSPeter Maydell /* 1104132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1105132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1106132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 110793dbd103SPeter Maydell * devices in the ARMSSE. 1108132b475aSPeter Maydell */ 1109132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1110132b475aSPeter Maydell 11119e5e54d1SPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; 11129e5e54d1SPeter Maydell } 11139e5e54d1SPeter Maydell 111413628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 11159e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 11169e5e54d1SPeter Maydell { 111793dbd103SPeter Maydell /* 111893dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 11199e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 11209e5e54d1SPeter Maydell * NSCCFG register in the security controller. 11219e5e54d1SPeter Maydell */ 112293dbd103SPeter Maydell ARMSSE *s = ARMSSE(ii); 11239e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 11249e5e54d1SPeter Maydell 11259e5e54d1SPeter Maydell *ns = !(region & 1); 11269e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 11279e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 11289e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 11299e5e54d1SPeter Maydell *iregion = region; 11309e5e54d1SPeter Maydell } 11319e5e54d1SPeter Maydell 113213628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 11339e5e54d1SPeter Maydell .name = "iotkit", 11349e5e54d1SPeter Maydell .version_id = 1, 11359e5e54d1SPeter Maydell .minimum_version_id = 1, 11369e5e54d1SPeter Maydell .fields = (VMStateField[]) { 113793dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 11389e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 11399e5e54d1SPeter Maydell } 11409e5e54d1SPeter Maydell }; 11419e5e54d1SPeter Maydell 114213628891SPeter Maydell static Property armsse_properties[] = { 114393dbd103SPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 11449e5e54d1SPeter Maydell MemoryRegion *), 114593dbd103SPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 114693dbd103SPeter Maydell DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), 11474b635cf7SPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 11489e5e54d1SPeter Maydell DEFINE_PROP_END_OF_LIST() 11499e5e54d1SPeter Maydell }; 11509e5e54d1SPeter Maydell 115113628891SPeter Maydell static void armsse_reset(DeviceState *dev) 11529e5e54d1SPeter Maydell { 115393dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 11549e5e54d1SPeter Maydell 11559e5e54d1SPeter Maydell s->nsccfg = 0; 11569e5e54d1SPeter Maydell } 11579e5e54d1SPeter Maydell 115813628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 11599e5e54d1SPeter Maydell { 11609e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 11619e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 11624c3690b5SPeter Maydell ARMSSEClass *asc = ARMSSE_CLASS(klass); 11639e5e54d1SPeter Maydell 116413628891SPeter Maydell dc->realize = armsse_realize; 116513628891SPeter Maydell dc->vmsd = &armsse_vmstate; 116613628891SPeter Maydell dc->props = armsse_properties; 116713628891SPeter Maydell dc->reset = armsse_reset; 116813628891SPeter Maydell iic->check = armsse_idau_check; 11694c3690b5SPeter Maydell asc->info = data; 11709e5e54d1SPeter Maydell } 11719e5e54d1SPeter Maydell 11724c3690b5SPeter Maydell static const TypeInfo armsse_info = { 117393dbd103SPeter Maydell .name = TYPE_ARMSSE, 11749e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 117593dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 117613628891SPeter Maydell .instance_init = armsse_init, 11774c3690b5SPeter Maydell .abstract = true, 11789e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 11799e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 11809e5e54d1SPeter Maydell { } 11819e5e54d1SPeter Maydell } 11829e5e54d1SPeter Maydell }; 11839e5e54d1SPeter Maydell 11844c3690b5SPeter Maydell static void armsse_register_types(void) 11859e5e54d1SPeter Maydell { 11864c3690b5SPeter Maydell int i; 11874c3690b5SPeter Maydell 11884c3690b5SPeter Maydell type_register_static(&armsse_info); 11894c3690b5SPeter Maydell 11904c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 11914c3690b5SPeter Maydell TypeInfo ti = { 11924c3690b5SPeter Maydell .name = armsse_variants[i].name, 11934c3690b5SPeter Maydell .parent = TYPE_ARMSSE, 119413628891SPeter Maydell .class_init = armsse_class_init, 11954c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 11964c3690b5SPeter Maydell }; 11974c3690b5SPeter Maydell type_register(&ti); 11984c3690b5SPeter Maydell } 11999e5e54d1SPeter Maydell } 12009e5e54d1SPeter Maydell 12014c3690b5SPeter Maydell type_init(armsse_register_types); 1202