19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 149e5e54d1SPeter Maydell #include "qapi/error.h" 159e5e54d1SPeter Maydell #include "trace.h" 169e5e54d1SPeter Maydell #include "hw/sysbus.h" 179e5e54d1SPeter Maydell #include "hw/registerfields.h" 186eee5d24SPeter Maydell #include "hw/arm/armsse.h" 199e5e54d1SPeter Maydell #include "hw/arm/arm.h" 209e5e54d1SPeter Maydell 21dde0c491SPeter Maydell /* Format of the System Information block SYS_CONFIG register */ 22dde0c491SPeter Maydell typedef enum SysConfigFormat { 23dde0c491SPeter Maydell IoTKitFormat, 24dde0c491SPeter Maydell SSE200Format, 25dde0c491SPeter Maydell } SysConfigFormat; 26dde0c491SPeter Maydell 274c3690b5SPeter Maydell struct ARMSSEInfo { 284c3690b5SPeter Maydell const char *name; 29f0cab7feSPeter Maydell int sram_banks; 3091c1e9fcSPeter Maydell int num_cpus; 31dde0c491SPeter Maydell uint32_t sys_version; 32dde0c491SPeter Maydell SysConfigFormat sys_config_format; 33f8574705SPeter Maydell bool has_mhus; 34e0b00f1bSPeter Maydell bool has_ppus; 352357bca5SPeter Maydell bool has_cachectrl; 36c1f57257SPeter Maydell bool has_cpusecctrl; 37*ade67dcdSPeter Maydell bool has_cpuid; 384c3690b5SPeter Maydell }; 394c3690b5SPeter Maydell 404c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 414c3690b5SPeter Maydell { 424c3690b5SPeter Maydell .name = TYPE_IOTKIT, 43f0cab7feSPeter Maydell .sram_banks = 1, 4491c1e9fcSPeter Maydell .num_cpus = 1, 45dde0c491SPeter Maydell .sys_version = 0x41743, 46dde0c491SPeter Maydell .sys_config_format = IoTKitFormat, 47f8574705SPeter Maydell .has_mhus = false, 48e0b00f1bSPeter Maydell .has_ppus = false, 492357bca5SPeter Maydell .has_cachectrl = false, 50c1f57257SPeter Maydell .has_cpusecctrl = false, 51*ade67dcdSPeter Maydell .has_cpuid = false, 524c3690b5SPeter Maydell }, 534c3690b5SPeter Maydell }; 544c3690b5SPeter Maydell 55dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 56dde0c491SPeter Maydell { 57dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 58dde0c491SPeter Maydell uint32_t sys_config; 59dde0c491SPeter Maydell 60dde0c491SPeter Maydell switch (info->sys_config_format) { 61dde0c491SPeter Maydell case IoTKitFormat: 62dde0c491SPeter Maydell sys_config = 0; 63dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 64dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 65dde0c491SPeter Maydell break; 66dde0c491SPeter Maydell case SSE200Format: 67dde0c491SPeter Maydell sys_config = 0; 68dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 69dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 70dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 71dde0c491SPeter Maydell if (info->num_cpus > 1) { 72dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 73dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 74dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 75dde0c491SPeter Maydell } 76dde0c491SPeter Maydell break; 77dde0c491SPeter Maydell default: 78dde0c491SPeter Maydell g_assert_not_reached(); 79dde0c491SPeter Maydell } 80dde0c491SPeter Maydell return sys_config; 81dde0c491SPeter Maydell } 82dde0c491SPeter Maydell 83d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 84d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 85d61e4e1fSPeter Maydell 8691c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 8791c1e9fcSPeter Maydell static bool irq_is_common[32] = { 8891c1e9fcSPeter Maydell [0 ... 5] = true, 8991c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 9091c1e9fcSPeter Maydell [8 ... 12] = true, 9191c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 9291c1e9fcSPeter Maydell /* 14: reserved */ 9391c1e9fcSPeter Maydell [15 ... 20] = true, 9491c1e9fcSPeter Maydell /* 21: reserved */ 9591c1e9fcSPeter Maydell [22 ... 26] = true, 9691c1e9fcSPeter Maydell /* 27: reserved */ 9791c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 9891c1e9fcSPeter Maydell /* 30, 31: reserved */ 9991c1e9fcSPeter Maydell }; 10091c1e9fcSPeter Maydell 1019e5e54d1SPeter Maydell /* Create an alias region of @size bytes starting at @base 1029e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 1039e5e54d1SPeter Maydell */ 10493dbd103SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, const char *name, 1059e5e54d1SPeter Maydell hwaddr base, hwaddr size, hwaddr orig) 1069e5e54d1SPeter Maydell { 1079e5e54d1SPeter Maydell memory_region_init_alias(mr, NULL, name, &s->container, orig, size); 1089e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 1099e5e54d1SPeter Maydell memory_region_add_subregion_overlap(&s->container, base, mr, -1500); 1109e5e54d1SPeter Maydell } 1119e5e54d1SPeter Maydell 1129e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 1139e5e54d1SPeter Maydell { 1149e5e54d1SPeter Maydell qemu_irq destirq = opaque; 1159e5e54d1SPeter Maydell 1169e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 1179e5e54d1SPeter Maydell } 1189e5e54d1SPeter Maydell 1199e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 1209e5e54d1SPeter Maydell { 12193dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 1229e5e54d1SPeter Maydell 1239e5e54d1SPeter Maydell s->nsccfg = level; 1249e5e54d1SPeter Maydell } 1259e5e54d1SPeter Maydell 12613628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 1279e5e54d1SPeter Maydell { 1289e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 12993dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 1309e5e54d1SPeter Maydell * are provided by the security controller and which we want to 13193dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 13293dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 1339e5e54d1SPeter Maydell */ 1349e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 13513628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 1369e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 1379e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1389e5e54d1SPeter Maydell char *name; 1399e5e54d1SPeter Maydell 1409e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 14113628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1429e5e54d1SPeter Maydell g_free(name); 1439e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 14413628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1459e5e54d1SPeter Maydell g_free(name); 1469e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 14713628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1489e5e54d1SPeter Maydell g_free(name); 1499e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 15013628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1519e5e54d1SPeter Maydell g_free(name); 1529e5e54d1SPeter Maydell 1539e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 1549e5e54d1SPeter Maydell * split it so we can send it both to the security controller 1559e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 1569e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 1579e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 1589e5e54d1SPeter Maydell */ 1599e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 1609e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1619e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1629e5e54d1SPeter Maydell name, 0)); 1639e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1649e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 1659e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 16613628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 1679e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 1689e5e54d1SPeter Maydell g_free(name); 1699e5e54d1SPeter Maydell } 1709e5e54d1SPeter Maydell 17113628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 1729e5e54d1SPeter Maydell { 1739e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 17413628891SPeter Maydell * named GPIO output of the armsse object. 1759e5e54d1SPeter Maydell */ 1769e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 1779e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 1789e5e54d1SPeter Maydell 1799e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 1809e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 1819e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 1829e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 1839e5e54d1SPeter Maydell } 1849e5e54d1SPeter Maydell 18513628891SPeter Maydell static void armsse_init(Object *obj) 1869e5e54d1SPeter Maydell { 18793dbd103SPeter Maydell ARMSSE *s = ARMSSE(obj); 188f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(obj); 189f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 1909e5e54d1SPeter Maydell int i; 1919e5e54d1SPeter Maydell 192f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 19391c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 194f0cab7feSPeter Maydell 19513628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 1969e5e54d1SPeter Maydell 19791c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1987cd3a2e0SPeter Maydell /* 1997cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 2007cd3a2e0SPeter Maydell * distinct and may be configured differently. 2017cd3a2e0SPeter Maydell */ 2027cd3a2e0SPeter Maydell char *name; 2037cd3a2e0SPeter Maydell 2047cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 2057cd3a2e0SPeter Maydell object_initialize_child(obj, name, &s->cluster[i], 2067cd3a2e0SPeter Maydell sizeof(s->cluster[i]), TYPE_CPU_CLUSTER, 2077cd3a2e0SPeter Maydell &error_abort, NULL); 2087cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 2097cd3a2e0SPeter Maydell g_free(name); 2107cd3a2e0SPeter Maydell 2117cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 2127cd3a2e0SPeter Maydell sysbus_init_child_obj(OBJECT(&s->cluster[i]), name, 2137cd3a2e0SPeter Maydell &s->armv7m[i], sizeof(s->armv7m), TYPE_ARMV7M); 21491c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 2159e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 21691c1e9fcSPeter Maydell g_free(name); 217d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 218d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 219d847ca51SPeter Maydell g_free(name); 220d847ca51SPeter Maydell if (i > 0) { 221d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 222d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 223d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 224d847ca51SPeter Maydell g_free(name); 225d847ca51SPeter Maydell } 22691c1e9fcSPeter Maydell } 2279e5e54d1SPeter Maydell 228955cbc6bSThomas Huth sysbus_init_child_obj(obj, "secctl", &s->secctl, sizeof(s->secctl), 2299e5e54d1SPeter Maydell TYPE_IOTKIT_SECCTL); 230955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc0", &s->apb_ppc0, sizeof(s->apb_ppc0), 2319e5e54d1SPeter Maydell TYPE_TZ_PPC); 232955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc1", &s->apb_ppc1, sizeof(s->apb_ppc1), 2339e5e54d1SPeter Maydell TYPE_TZ_PPC); 234f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 235f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 236f0cab7feSPeter Maydell sysbus_init_child_obj(obj, name, &s->mpc[i], 237f0cab7feSPeter Maydell sizeof(s->mpc[i]), TYPE_TZ_MPC); 238f0cab7feSPeter Maydell g_free(name); 239f0cab7feSPeter Maydell } 240955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 241955cbc6bSThomas Huth sizeof(s->mpc_irq_orgate), TYPE_OR_IRQ, 242955cbc6bSThomas Huth &error_abort, NULL); 243955cbc6bSThomas Huth 244f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 245bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 246bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 247bb75e16dSPeter Maydell 248955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 249955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 250bb75e16dSPeter Maydell g_free(name); 251bb75e16dSPeter Maydell } 252955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer0", &s->timer0, sizeof(s->timer0), 2539e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 254955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer1", &s->timer1, sizeof(s->timer1), 2559e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 256e2d203baSPeter Maydell sysbus_init_child_obj(obj, "s32ktimer", &s->s32ktimer, sizeof(s->s32ktimer), 257e2d203baSPeter Maydell TYPE_CMSDK_APB_TIMER); 258955cbc6bSThomas Huth sysbus_init_child_obj(obj, "dualtimer", &s->dualtimer, sizeof(s->dualtimer), 259017d069dSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 260d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "s32kwatchdog", &s->s32kwatchdog, 261d61e4e1fSPeter Maydell sizeof(s->s32kwatchdog), TYPE_CMSDK_APB_WATCHDOG); 262d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "nswatchdog", &s->nswatchdog, 263d61e4e1fSPeter Maydell sizeof(s->nswatchdog), TYPE_CMSDK_APB_WATCHDOG); 264d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "swatchdog", &s->swatchdog, 265d61e4e1fSPeter Maydell sizeof(s->swatchdog), TYPE_CMSDK_APB_WATCHDOG); 26613628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysctl", &s->sysctl, 26706e65af3SPeter Maydell sizeof(s->sysctl), TYPE_IOTKIT_SYSCTL); 26813628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysinfo", &s->sysinfo, 26906e65af3SPeter Maydell sizeof(s->sysinfo), TYPE_IOTKIT_SYSINFO); 270f8574705SPeter Maydell if (info->has_mhus) { 271f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu0", &s->mhu[0], sizeof(s->mhu[0]), 272f8574705SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 273f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu1", &s->mhu[1], sizeof(s->mhu[1]), 274f8574705SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 275f8574705SPeter Maydell } 276e0b00f1bSPeter Maydell if (info->has_ppus) { 277e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 278e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 279e0b00f1bSPeter Maydell int ppuidx = CPU0CORE_PPU + i; 280e0b00f1bSPeter Maydell 281e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, name, &s->ppu[ppuidx], 282e0b00f1bSPeter Maydell sizeof(s->ppu[ppuidx]), 283e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 284e0b00f1bSPeter Maydell g_free(name); 285e0b00f1bSPeter Maydell } 286e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, "DBG_PPU", &s->ppu[DBG_PPU], 287e0b00f1bSPeter Maydell sizeof(s->ppu[DBG_PPU]), 288e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 289e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 290e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 291e0b00f1bSPeter Maydell int ppuidx = RAM0_PPU + i; 292e0b00f1bSPeter Maydell 293e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, name, &s->ppu[ppuidx], 294e0b00f1bSPeter Maydell sizeof(s->ppu[ppuidx]), 295e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 296e0b00f1bSPeter Maydell g_free(name); 297e0b00f1bSPeter Maydell } 298e0b00f1bSPeter Maydell } 2992357bca5SPeter Maydell if (info->has_cachectrl) { 3002357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 3012357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 3022357bca5SPeter Maydell 3032357bca5SPeter Maydell sysbus_init_child_obj(obj, name, &s->cachectrl[i], 3042357bca5SPeter Maydell sizeof(s->cachectrl[i]), 3052357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 3062357bca5SPeter Maydell g_free(name); 3072357bca5SPeter Maydell } 3082357bca5SPeter Maydell } 309c1f57257SPeter Maydell if (info->has_cpusecctrl) { 310c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 311c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 312c1f57257SPeter Maydell 313c1f57257SPeter Maydell sysbus_init_child_obj(obj, name, &s->cpusecctrl[i], 314c1f57257SPeter Maydell sizeof(s->cpusecctrl[i]), 315c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 316c1f57257SPeter Maydell g_free(name); 317c1f57257SPeter Maydell } 318c1f57257SPeter Maydell } 319*ade67dcdSPeter Maydell if (info->has_cpuid) { 320*ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 321*ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 322*ade67dcdSPeter Maydell 323*ade67dcdSPeter Maydell sysbus_init_child_obj(obj, name, &s->cpuid[i], 324*ade67dcdSPeter Maydell sizeof(s->cpuid[i]), 325*ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 326*ade67dcdSPeter Maydell g_free(name); 327*ade67dcdSPeter Maydell } 328*ade67dcdSPeter Maydell } 329d61e4e1fSPeter Maydell object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, 330d61e4e1fSPeter Maydell sizeof(s->nmi_orgate), TYPE_OR_IRQ, 331d61e4e1fSPeter Maydell &error_abort, NULL); 332955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 333955cbc6bSThomas Huth sizeof(s->ppc_irq_orgate), TYPE_OR_IRQ, 334955cbc6bSThomas Huth &error_abort, NULL); 335955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 336955cbc6bSThomas Huth sizeof(s->sec_resp_splitter), TYPE_SPLIT_IRQ, 337955cbc6bSThomas Huth &error_abort, NULL); 3389e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 3399e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 3409e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 3419e5e54d1SPeter Maydell 342955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 343955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 344955cbc6bSThomas Huth g_free(name); 3459e5e54d1SPeter Maydell } 34691c1e9fcSPeter Maydell if (info->num_cpus > 1) { 34791c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 34891c1e9fcSPeter Maydell if (irq_is_common[i]) { 34991c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 35091c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 35191c1e9fcSPeter Maydell 35291c1e9fcSPeter Maydell object_initialize_child(obj, name, splitter, sizeof(*splitter), 35391c1e9fcSPeter Maydell TYPE_SPLIT_IRQ, &error_abort, NULL); 35491c1e9fcSPeter Maydell g_free(name); 35591c1e9fcSPeter Maydell } 35691c1e9fcSPeter Maydell } 35791c1e9fcSPeter Maydell } 3589e5e54d1SPeter Maydell } 3599e5e54d1SPeter Maydell 36013628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 3619e5e54d1SPeter Maydell { 36291c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 3639e5e54d1SPeter Maydell 36491c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 3659e5e54d1SPeter Maydell } 3669e5e54d1SPeter Maydell 36713628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 368bb75e16dSPeter Maydell { 36993dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 370bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 371bb75e16dSPeter Maydell } 372bb75e16dSPeter Maydell 37391c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 37491c1e9fcSPeter Maydell { 37591c1e9fcSPeter Maydell /* 37691c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 37791c1e9fcSPeter Maydell * all CPUs in the SSE. 37891c1e9fcSPeter Maydell */ 37991c1e9fcSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(s); 38091c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 38191c1e9fcSPeter Maydell 38291c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 38391c1e9fcSPeter Maydell 38491c1e9fcSPeter Maydell if (info->num_cpus == 1) { 38591c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 38691c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 38791c1e9fcSPeter Maydell } else { 38891c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 38991c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 39091c1e9fcSPeter Maydell } 39191c1e9fcSPeter Maydell } 39291c1e9fcSPeter Maydell 393e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr) 394e0b00f1bSPeter Maydell { 395e0b00f1bSPeter Maydell /* Map a PPU unimplemented device stub */ 396e0b00f1bSPeter Maydell DeviceState *dev = DEVICE(&s->ppu[ppuidx]); 397e0b00f1bSPeter Maydell 398e0b00f1bSPeter Maydell qdev_prop_set_string(dev, "name", name); 399e0b00f1bSPeter Maydell qdev_prop_set_uint64(dev, "size", 0x1000); 400e0b00f1bSPeter Maydell qdev_init_nofail(dev); 401e0b00f1bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr); 402e0b00f1bSPeter Maydell } 403e0b00f1bSPeter Maydell 40413628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 4059e5e54d1SPeter Maydell { 40693dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 407f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(dev); 408f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 4099e5e54d1SPeter Maydell int i; 4109e5e54d1SPeter Maydell MemoryRegion *mr; 4119e5e54d1SPeter Maydell Error *err = NULL; 4129e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 4139e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 4149e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 4159e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 4169e5e54d1SPeter Maydell DeviceState *dev_secctl; 4179e5e54d1SPeter Maydell DeviceState *dev_splitter; 4184b635cf7SPeter Maydell uint32_t addr_width_max; 4199e5e54d1SPeter Maydell 4209e5e54d1SPeter Maydell if (!s->board_memory) { 4219e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 4229e5e54d1SPeter Maydell return; 4239e5e54d1SPeter Maydell } 4249e5e54d1SPeter Maydell 4259e5e54d1SPeter Maydell if (!s->mainclk_frq) { 4269e5e54d1SPeter Maydell error_setg(errp, "MAINCLK property was not set"); 4279e5e54d1SPeter Maydell return; 4289e5e54d1SPeter Maydell } 4299e5e54d1SPeter Maydell 4304b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 4314b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 4324b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 4334b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 4344b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 4354b635cf7SPeter Maydell addr_width_max); 4364b635cf7SPeter Maydell return; 4374b635cf7SPeter Maydell } 4384b635cf7SPeter Maydell 4399e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 4409e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 4419e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 4429e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 4439e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 4449e5e54d1SPeter Maydell * 44593dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 4469e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 44793dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 4489e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 4499e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 4509e5e54d1SPeter Maydell * region, otherwise it is an S region. 4519e5e54d1SPeter Maydell * 4529e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 4539e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 4549e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 4559e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 4569e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 4579e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 4589e5e54d1SPeter Maydell * 4599e5e54d1SPeter Maydell * (The other place that guest software can configure security 4609e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 4619e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 4629e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 4639e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 4649e5e54d1SPeter Maydell * 4659e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 4669e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 4679e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 4689e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 46993dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 4709e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 4719e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 4729e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 4739e5e54d1SPeter Maydell */ 4749e5e54d1SPeter Maydell 475d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 4769e5e54d1SPeter Maydell 47791c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 47891c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 47991c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 48091c1e9fcSPeter Maydell int j; 48191c1e9fcSPeter Maydell char *gpioname; 48291c1e9fcSPeter Maydell 48391c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32); 48491c1e9fcSPeter Maydell /* 48591c1e9fcSPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR0 4869e5e54d1SPeter Maydell * register in the IoT Kit System Control Register block, and the 4879e5e54d1SPeter Maydell * initial value of that is in turn specifiable by the FPGA that 4889e5e54d1SPeter Maydell * instantiates the IoT Kit. In QEMU we don't implement this wrinkle, 4899e5e54d1SPeter Maydell * and simply set the CPU's init-svtor to the IoT Kit default value. 49091c1e9fcSPeter Maydell * In SSE-200 the situation is similar, except that the default value 49191c1e9fcSPeter Maydell * is a reset-time signal input. Typically a board using the SSE-200 49291c1e9fcSPeter Maydell * will have a system control processor whose boot firmware initializes 49391c1e9fcSPeter Maydell * the INITSVTOR* registers before powering up the CPUs in any case, 49491c1e9fcSPeter Maydell * so the hardware's default value doesn't matter. QEMU doesn't emulate 49591c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 49691c1e9fcSPeter Maydell * firmware does. All boards currently known about have firmware that 49791c1e9fcSPeter Maydell * sets the INITSVTOR0 and INITSVTOR1 registers to 0x10000000, like the 49891c1e9fcSPeter Maydell * IoTKit default. We can make this more configurable if necessary. 4999e5e54d1SPeter Maydell */ 50091c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", 0x10000000); 50191c1e9fcSPeter Maydell /* 50291c1e9fcSPeter Maydell * Start all CPUs except CPU0 powered down. In real hardware it is 50391c1e9fcSPeter Maydell * a configurable property of the SSE-200 which CPUs start powered up 50491c1e9fcSPeter Maydell * (via the CPUWAIT0_RST and CPUWAIT1_RST parameters), but since all 50591c1e9fcSPeter Maydell * the boards we care about start CPU0 and leave CPU1 powered off, 50691c1e9fcSPeter Maydell * we hard-code that for now. We can add QOM properties for this 50791c1e9fcSPeter Maydell * later if necessary. 50891c1e9fcSPeter Maydell */ 50991c1e9fcSPeter Maydell if (i > 0) { 51091c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "start-powered-off", &err); 5119e5e54d1SPeter Maydell if (err) { 5129e5e54d1SPeter Maydell error_propagate(errp, err); 5139e5e54d1SPeter Maydell return; 5149e5e54d1SPeter Maydell } 51591c1e9fcSPeter Maydell } 516d847ca51SPeter Maydell 517d847ca51SPeter Maydell if (i > 0) { 518d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 519d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 520d847ca51SPeter Maydell } else { 521d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 522d847ca51SPeter Maydell &s->container, -1); 523d847ca51SPeter Maydell } 524d847ca51SPeter Maydell object_property_set_link(cpuobj, OBJECT(&s->cpu_container[i]), 525d847ca51SPeter Maydell "memory", &err); 5269e5e54d1SPeter Maydell if (err) { 5279e5e54d1SPeter Maydell error_propagate(errp, err); 5289e5e54d1SPeter Maydell return; 5299e5e54d1SPeter Maydell } 53091c1e9fcSPeter Maydell object_property_set_link(cpuobj, OBJECT(s), "idau", &err); 53191c1e9fcSPeter Maydell if (err) { 53291c1e9fcSPeter Maydell error_propagate(errp, err); 53391c1e9fcSPeter Maydell return; 53491c1e9fcSPeter Maydell } 53591c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "realized", &err); 5369e5e54d1SPeter Maydell if (err) { 5379e5e54d1SPeter Maydell error_propagate(errp, err); 5389e5e54d1SPeter Maydell return; 5399e5e54d1SPeter Maydell } 5407cd3a2e0SPeter Maydell /* 5417cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 5427cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 5437cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 5447cd3a2e0SPeter Maydell * the cluster is realized. 5457cd3a2e0SPeter Maydell */ 5467cd3a2e0SPeter Maydell object_property_set_bool(OBJECT(&s->cluster[i]), 5477cd3a2e0SPeter Maydell true, "realized", &err); 5487cd3a2e0SPeter Maydell if (err) { 5497cd3a2e0SPeter Maydell error_propagate(errp, err); 5507cd3a2e0SPeter Maydell return; 5517cd3a2e0SPeter Maydell } 5529e5e54d1SPeter Maydell 55391c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 55491c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 55591c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 55691c1e9fcSPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, i + 32); 5579e5e54d1SPeter Maydell } 55891c1e9fcSPeter Maydell if (i == 0) { 55991c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 56091c1e9fcSPeter Maydell } else { 56191c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 56291c1e9fcSPeter Maydell } 56391c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 56491c1e9fcSPeter Maydell s->exp_irqs[i], 56591c1e9fcSPeter Maydell gpioname, s->exp_numirq); 56691c1e9fcSPeter Maydell g_free(gpioname); 56791c1e9fcSPeter Maydell } 56891c1e9fcSPeter Maydell 56991c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 57091c1e9fcSPeter Maydell if (info->num_cpus > 1) { 57191c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 57291c1e9fcSPeter Maydell if (irq_is_common[i]) { 57391c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 57491c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 57591c1e9fcSPeter Maydell int cpunum; 57691c1e9fcSPeter Maydell 57791c1e9fcSPeter Maydell object_property_set_int(splitter, info->num_cpus, 57891c1e9fcSPeter Maydell "num-lines", &err); 57991c1e9fcSPeter Maydell if (err) { 58091c1e9fcSPeter Maydell error_propagate(errp, err); 58191c1e9fcSPeter Maydell return; 58291c1e9fcSPeter Maydell } 58391c1e9fcSPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 58491c1e9fcSPeter Maydell if (err) { 58591c1e9fcSPeter Maydell error_propagate(errp, err); 58691c1e9fcSPeter Maydell return; 58791c1e9fcSPeter Maydell } 58891c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 58991c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 59091c1e9fcSPeter Maydell 59191c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 59291c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 59391c1e9fcSPeter Maydell } 59491c1e9fcSPeter Maydell } 59591c1e9fcSPeter Maydell } 59691c1e9fcSPeter Maydell } 5979e5e54d1SPeter Maydell 5989e5e54d1SPeter Maydell /* Set up the big aliases first */ 5999e5e54d1SPeter Maydell make_alias(s, &s->alias1, "alias 1", 0x10000000, 0x10000000, 0x00000000); 6009e5e54d1SPeter Maydell make_alias(s, &s->alias2, "alias 2", 0x30000000, 0x10000000, 0x20000000); 6019e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 6029e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 6039e5e54d1SPeter Maydell * control interfaces for the protection controllers). 6049e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 6059e5e54d1SPeter Maydell * alias MR at a higher priority. 6069e5e54d1SPeter Maydell */ 6079e5e54d1SPeter Maydell make_alias(s, &s->alias3, "alias 3", 0x50000000, 0x10000000, 0x40000000); 6089e5e54d1SPeter Maydell 6099e5e54d1SPeter Maydell 6109e5e54d1SPeter Maydell /* Security controller */ 6119e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->secctl), true, "realized", &err); 6129e5e54d1SPeter Maydell if (err) { 6139e5e54d1SPeter Maydell error_propagate(errp, err); 6149e5e54d1SPeter Maydell return; 6159e5e54d1SPeter Maydell } 6169e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 6179e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 6189e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 6199e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 6209e5e54d1SPeter Maydell 6219e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 6229e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 6239e5e54d1SPeter Maydell 6249e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 62593dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 62693dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 6279e5e54d1SPeter Maydell */ 6289e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->sec_resp_splitter), 3, 6299e5e54d1SPeter Maydell "num-lines", &err); 6309e5e54d1SPeter Maydell if (err) { 6319e5e54d1SPeter Maydell error_propagate(errp, err); 6329e5e54d1SPeter Maydell return; 6339e5e54d1SPeter Maydell } 6349e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->sec_resp_splitter), true, 6359e5e54d1SPeter Maydell "realized", &err); 6369e5e54d1SPeter Maydell if (err) { 6379e5e54d1SPeter Maydell error_propagate(errp, err); 6389e5e54d1SPeter Maydell return; 6399e5e54d1SPeter Maydell } 6409e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 6419e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 6429e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 6439e5e54d1SPeter Maydell 644f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 645f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 646f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 647f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 6484b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 649f0cab7feSPeter Maydell 6504b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 6514b635cf7SPeter Maydell sram_bank_size, &err); 652f0cab7feSPeter Maydell g_free(ramname); 653af60b291SPeter Maydell if (err) { 654af60b291SPeter Maydell error_propagate(errp, err); 655af60b291SPeter Maydell return; 656af60b291SPeter Maydell } 657f0cab7feSPeter Maydell object_property_set_link(OBJECT(&s->mpc[i]), OBJECT(&s->sram[i]), 658af60b291SPeter Maydell "downstream", &err); 659af60b291SPeter Maydell if (err) { 660af60b291SPeter Maydell error_propagate(errp, err); 661af60b291SPeter Maydell return; 662af60b291SPeter Maydell } 663f0cab7feSPeter Maydell object_property_set_bool(OBJECT(&s->mpc[i]), true, "realized", &err); 664af60b291SPeter Maydell if (err) { 665af60b291SPeter Maydell error_propagate(errp, err); 666af60b291SPeter Maydell return; 667af60b291SPeter Maydell } 668af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 669f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 6704b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 6714b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 672f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 673af60b291SPeter Maydell /* ...and its register interface */ 674f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 675f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 676f0cab7feSPeter Maydell } 677af60b291SPeter Maydell 678bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 679bb75e16dSPeter Maydell object_property_set_int(OBJECT(&s->mpc_irq_orgate), 680f0cab7feSPeter Maydell IOTS_NUM_EXP_MPC + info->sram_banks, 681f0cab7feSPeter Maydell "num-lines", &err); 682bb75e16dSPeter Maydell if (err) { 683bb75e16dSPeter Maydell error_propagate(errp, err); 684bb75e16dSPeter Maydell return; 685bb75e16dSPeter Maydell } 686bb75e16dSPeter Maydell object_property_set_bool(OBJECT(&s->mpc_irq_orgate), true, 687bb75e16dSPeter Maydell "realized", &err); 688bb75e16dSPeter Maydell if (err) { 689bb75e16dSPeter Maydell error_propagate(errp, err); 690bb75e16dSPeter Maydell return; 691bb75e16dSPeter Maydell } 692bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 69391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 694bb75e16dSPeter Maydell 6959e5e54d1SPeter Maydell /* Devices behind APB PPC0: 6969e5e54d1SPeter Maydell * 0x40000000: timer0 6979e5e54d1SPeter Maydell * 0x40001000: timer1 6989e5e54d1SPeter Maydell * 0x40002000: dual timer 699f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 700f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 7019e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 7029e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 7039e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 7049e5e54d1SPeter Maydell */ 7059e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); 7069e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer0), true, "realized", &err); 7079e5e54d1SPeter Maydell if (err) { 7089e5e54d1SPeter Maydell error_propagate(errp, err); 7099e5e54d1SPeter Maydell return; 7109e5e54d1SPeter Maydell } 7119e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, 71291c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 3)); 7139e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); 7149e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[0]", &err); 7159e5e54d1SPeter Maydell if (err) { 7169e5e54d1SPeter Maydell error_propagate(errp, err); 7179e5e54d1SPeter Maydell return; 7189e5e54d1SPeter Maydell } 7199e5e54d1SPeter Maydell 7209e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); 7219e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer1), true, "realized", &err); 7229e5e54d1SPeter Maydell if (err) { 7239e5e54d1SPeter Maydell error_propagate(errp, err); 7249e5e54d1SPeter Maydell return; 7259e5e54d1SPeter Maydell } 7269e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, 72791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 4)); 7289e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); 7299e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[1]", &err); 7309e5e54d1SPeter Maydell if (err) { 7319e5e54d1SPeter Maydell error_propagate(errp, err); 7329e5e54d1SPeter Maydell return; 7339e5e54d1SPeter Maydell } 7349e5e54d1SPeter Maydell 735017d069dSPeter Maydell 736017d069dSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); 7379e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->dualtimer), true, "realized", &err); 7389e5e54d1SPeter Maydell if (err) { 7399e5e54d1SPeter Maydell error_propagate(errp, err); 7409e5e54d1SPeter Maydell return; 7419e5e54d1SPeter Maydell } 742017d069dSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->dualtimer), 0, 74391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 5)); 7449e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); 7459e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[2]", &err); 7469e5e54d1SPeter Maydell if (err) { 7479e5e54d1SPeter Maydell error_propagate(errp, err); 7489e5e54d1SPeter Maydell return; 7499e5e54d1SPeter Maydell } 7509e5e54d1SPeter Maydell 751f8574705SPeter Maydell if (info->has_mhus) { 752f8574705SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 753f8574705SPeter Maydell char *name = g_strdup_printf("MHU%d", i); 754f8574705SPeter Maydell char *port = g_strdup_printf("port[%d]", i + 3); 755f8574705SPeter Maydell 756f8574705SPeter Maydell qdev_prop_set_string(DEVICE(&s->mhu[i]), "name", name); 757f8574705SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->mhu[i]), "size", 0x1000); 758f8574705SPeter Maydell object_property_set_bool(OBJECT(&s->mhu[i]), true, 759f8574705SPeter Maydell "realized", &err); 760f8574705SPeter Maydell if (err) { 761f8574705SPeter Maydell error_propagate(errp, err); 762f8574705SPeter Maydell return; 763f8574705SPeter Maydell } 764f8574705SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->mhu[i]), 0); 765f8574705SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), 766f8574705SPeter Maydell port, &err); 767f8574705SPeter Maydell if (err) { 768f8574705SPeter Maydell error_propagate(errp, err); 769f8574705SPeter Maydell return; 770f8574705SPeter Maydell } 771f8574705SPeter Maydell g_free(name); 772f8574705SPeter Maydell g_free(port); 773f8574705SPeter Maydell } 774f8574705SPeter Maydell } 775f8574705SPeter Maydell 7769e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc0), true, "realized", &err); 7779e5e54d1SPeter Maydell if (err) { 7789e5e54d1SPeter Maydell error_propagate(errp, err); 7799e5e54d1SPeter Maydell return; 7809e5e54d1SPeter Maydell } 7819e5e54d1SPeter Maydell 7829e5e54d1SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); 7839e5e54d1SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc0); 7849e5e54d1SPeter Maydell 7859e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); 7869e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40000000, mr); 7879e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); 7889e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40001000, mr); 7899e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); 7909e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40002000, mr); 791f8574705SPeter Maydell if (info->has_mhus) { 792f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 793f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 794f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 795f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 796f8574705SPeter Maydell } 7979e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 7989e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 7999e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8009e5e54d1SPeter Maydell "cfg_nonsec", i)); 8019e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 8029e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8039e5e54d1SPeter Maydell "cfg_ap", i)); 8049e5e54d1SPeter Maydell } 8059e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 8069e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8079e5e54d1SPeter Maydell "irq_enable", 0)); 8089e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 8099e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8109e5e54d1SPeter Maydell "irq_clear", 0)); 8119e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 8129e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8139e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 8149e5e54d1SPeter Maydell 8159e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 8169e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 8179e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 8189e5e54d1SPeter Maydell */ 8199e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->ppc_irq_orgate), 8209e5e54d1SPeter Maydell NUM_PPCS, "num-lines", &err); 8219e5e54d1SPeter Maydell if (err) { 8229e5e54d1SPeter Maydell error_propagate(errp, err); 8239e5e54d1SPeter Maydell return; 8249e5e54d1SPeter Maydell } 8259e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->ppc_irq_orgate), true, 8269e5e54d1SPeter Maydell "realized", &err); 8279e5e54d1SPeter Maydell if (err) { 8289e5e54d1SPeter Maydell error_propagate(errp, err); 8299e5e54d1SPeter Maydell return; 8309e5e54d1SPeter Maydell } 8319e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 83291c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 8339e5e54d1SPeter Maydell 8342357bca5SPeter Maydell /* 8352357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 8362357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 8372357bca5SPeter Maydell * 0x50010000: L1 icache control registers 8382357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 8392357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 8402357bca5SPeter Maydell */ 8412357bca5SPeter Maydell if (info->has_cachectrl) { 8422357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 8432357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 8442357bca5SPeter Maydell MemoryRegion *mr; 8452357bca5SPeter Maydell 8462357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 8472357bca5SPeter Maydell g_free(name); 8482357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 8492357bca5SPeter Maydell object_property_set_bool(OBJECT(&s->cachectrl[i]), true, 8502357bca5SPeter Maydell "realized", &err); 8512357bca5SPeter Maydell if (err) { 8522357bca5SPeter Maydell error_propagate(errp, err); 8532357bca5SPeter Maydell return; 8542357bca5SPeter Maydell } 8552357bca5SPeter Maydell 8562357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 8572357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 8582357bca5SPeter Maydell } 8592357bca5SPeter Maydell } 860c1f57257SPeter Maydell if (info->has_cpusecctrl) { 861c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 862c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 863c1f57257SPeter Maydell MemoryRegion *mr; 864c1f57257SPeter Maydell 865c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 866c1f57257SPeter Maydell g_free(name); 867c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 868c1f57257SPeter Maydell object_property_set_bool(OBJECT(&s->cpusecctrl[i]), true, 869c1f57257SPeter Maydell "realized", &err); 870c1f57257SPeter Maydell if (err) { 871c1f57257SPeter Maydell error_propagate(errp, err); 872c1f57257SPeter Maydell return; 873c1f57257SPeter Maydell } 874c1f57257SPeter Maydell 875c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 876c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 877c1f57257SPeter Maydell } 878c1f57257SPeter Maydell } 879*ade67dcdSPeter Maydell if (info->has_cpuid) { 880*ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 881*ade67dcdSPeter Maydell MemoryRegion *mr; 882*ade67dcdSPeter Maydell 883*ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 884*ade67dcdSPeter Maydell object_property_set_bool(OBJECT(&s->cpuid[i]), true, 885*ade67dcdSPeter Maydell "realized", &err); 886*ade67dcdSPeter Maydell if (err) { 887*ade67dcdSPeter Maydell error_propagate(errp, err); 888*ade67dcdSPeter Maydell return; 889*ade67dcdSPeter Maydell } 890*ade67dcdSPeter Maydell 891*ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 892*ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 893*ade67dcdSPeter Maydell } 894*ade67dcdSPeter Maydell } 8959e5e54d1SPeter Maydell 89693dbd103SPeter Maydell /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */ 8979e5e54d1SPeter Maydell /* Devices behind APB PPC1: 8989e5e54d1SPeter Maydell * 0x4002f000: S32K timer 8999e5e54d1SPeter Maydell */ 900e2d203baSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); 9019e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->s32ktimer), true, "realized", &err); 9029e5e54d1SPeter Maydell if (err) { 9039e5e54d1SPeter Maydell error_propagate(errp, err); 9049e5e54d1SPeter Maydell return; 9059e5e54d1SPeter Maydell } 906e2d203baSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0, 90791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 2)); 9089e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); 9099e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc1), OBJECT(mr), "port[0]", &err); 9109e5e54d1SPeter Maydell if (err) { 9119e5e54d1SPeter Maydell error_propagate(errp, err); 9129e5e54d1SPeter Maydell return; 9139e5e54d1SPeter Maydell } 9149e5e54d1SPeter Maydell 9159e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc1), true, "realized", &err); 9169e5e54d1SPeter Maydell if (err) { 9179e5e54d1SPeter Maydell error_propagate(errp, err); 9189e5e54d1SPeter Maydell return; 9199e5e54d1SPeter Maydell } 9209e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); 9219e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x4002f000, mr); 9229e5e54d1SPeter Maydell 9239e5e54d1SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc1); 9249e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 9259e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9269e5e54d1SPeter Maydell "cfg_nonsec", 0)); 9279e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 9289e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9299e5e54d1SPeter Maydell "cfg_ap", 0)); 9309e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 9319e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9329e5e54d1SPeter Maydell "irq_enable", 0)); 9339e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 9349e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9359e5e54d1SPeter Maydell "irq_clear", 0)); 9369e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 9379e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9389e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 9399e5e54d1SPeter Maydell 940dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), info->sys_version, 941dde0c491SPeter Maydell "SYS_VERSION", &err); 942dde0c491SPeter Maydell if (err) { 943dde0c491SPeter Maydell error_propagate(errp, err); 944dde0c491SPeter Maydell return; 945dde0c491SPeter Maydell } 946dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), 947dde0c491SPeter Maydell armsse_sys_config_value(s, info), 948dde0c491SPeter Maydell "SYS_CONFIG", &err); 949dde0c491SPeter Maydell if (err) { 950dde0c491SPeter Maydell error_propagate(errp, err); 951dde0c491SPeter Maydell return; 952dde0c491SPeter Maydell } 95306e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysinfo), true, "realized", &err); 95406e65af3SPeter Maydell if (err) { 95506e65af3SPeter Maydell error_propagate(errp, err); 95606e65af3SPeter Maydell return; 95706e65af3SPeter Maydell } 95806e65af3SPeter Maydell /* System information registers */ 95906e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); 96006e65af3SPeter Maydell /* System control registers */ 96106e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysctl), true, "realized", &err); 96206e65af3SPeter Maydell if (err) { 96306e65af3SPeter Maydell error_propagate(errp, err); 96406e65af3SPeter Maydell return; 96506e65af3SPeter Maydell } 96606e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000); 967d61e4e1fSPeter Maydell 968e0b00f1bSPeter Maydell if (info->has_ppus) { 969e0b00f1bSPeter Maydell /* CPUnCORE_PPU for each CPU */ 970e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 971e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 972e0b00f1bSPeter Maydell 973e0b00f1bSPeter Maydell map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000); 974e0b00f1bSPeter Maydell /* 975e0b00f1bSPeter Maydell * We don't support CPU debug so don't create the 976e0b00f1bSPeter Maydell * CPU0DEBUG_PPU at 0x50024000 and 0x50026000. 977e0b00f1bSPeter Maydell */ 978e0b00f1bSPeter Maydell g_free(name); 979e0b00f1bSPeter Maydell } 980e0b00f1bSPeter Maydell map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000); 981e0b00f1bSPeter Maydell 982e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 983e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 984e0b00f1bSPeter Maydell 985e0b00f1bSPeter Maydell map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000); 986e0b00f1bSPeter Maydell g_free(name); 987e0b00f1bSPeter Maydell } 988e0b00f1bSPeter Maydell } 989e0b00f1bSPeter Maydell 990d61e4e1fSPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 991d61e4e1fSPeter Maydell object_property_set_int(OBJECT(&s->nmi_orgate), 2, "num-lines", &err); 992d61e4e1fSPeter Maydell if (err) { 993d61e4e1fSPeter Maydell error_propagate(errp, err); 994d61e4e1fSPeter Maydell return; 995d61e4e1fSPeter Maydell } 996d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nmi_orgate), true, "realized", &err); 997d61e4e1fSPeter Maydell if (err) { 998d61e4e1fSPeter Maydell error_propagate(errp, err); 999d61e4e1fSPeter Maydell return; 1000d61e4e1fSPeter Maydell } 1001d61e4e1fSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 1002d61e4e1fSPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 1003d61e4e1fSPeter Maydell 1004d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); 1005d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->s32kwatchdog), true, "realized", &err); 1006d61e4e1fSPeter Maydell if (err) { 1007d61e4e1fSPeter Maydell error_propagate(errp, err); 1008d61e4e1fSPeter Maydell return; 1009d61e4e1fSPeter Maydell } 1010d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 1011d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0)); 1012d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000); 10139e5e54d1SPeter Maydell 101493dbd103SPeter Maydell /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ 10159e5e54d1SPeter Maydell 1016d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); 1017d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nswatchdog), true, "realized", &err); 1018d61e4e1fSPeter Maydell if (err) { 1019d61e4e1fSPeter Maydell error_propagate(errp, err); 1020d61e4e1fSPeter Maydell return; 1021d61e4e1fSPeter Maydell } 1022d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0, 102391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 1)); 1024d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); 1025d61e4e1fSPeter Maydell 1026d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); 1027d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->swatchdog), true, "realized", &err); 1028d61e4e1fSPeter Maydell if (err) { 1029d61e4e1fSPeter Maydell error_propagate(errp, err); 1030d61e4e1fSPeter Maydell return; 1031d61e4e1fSPeter Maydell } 1032d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0, 1033d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1)); 1034d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000); 10359e5e54d1SPeter Maydell 10369e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 10379e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 10389e5e54d1SPeter Maydell 10399e5e54d1SPeter Maydell object_property_set_int(splitter, 2, "num-lines", &err); 10409e5e54d1SPeter Maydell if (err) { 10419e5e54d1SPeter Maydell error_propagate(errp, err); 10429e5e54d1SPeter Maydell return; 10439e5e54d1SPeter Maydell } 10449e5e54d1SPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 10459e5e54d1SPeter Maydell if (err) { 10469e5e54d1SPeter Maydell error_propagate(errp, err); 10479e5e54d1SPeter Maydell return; 10489e5e54d1SPeter Maydell } 10499e5e54d1SPeter Maydell } 10509e5e54d1SPeter Maydell 10519e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 10529e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 10539e5e54d1SPeter Maydell 105413628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 10559e5e54d1SPeter Maydell g_free(ppcname); 10569e5e54d1SPeter Maydell } 10579e5e54d1SPeter Maydell 10589e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 10599e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 10609e5e54d1SPeter Maydell 106113628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 10629e5e54d1SPeter Maydell g_free(ppcname); 10639e5e54d1SPeter Maydell } 10649e5e54d1SPeter Maydell 10659e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 10669e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 10679e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 10689e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 10699e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 10709e5e54d1SPeter Maydell TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; 10719e5e54d1SPeter Maydell 10729e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 10739e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 10749e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 10759e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 10769e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 10779e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 10787a35383aSPeter Maydell g_free(gpioname); 10799e5e54d1SPeter Maydell } 10809e5e54d1SPeter Maydell 1081bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1082f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1083bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1084bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1085bb75e16dSPeter Maydell 1086bb75e16dSPeter Maydell object_property_set_int(OBJECT(splitter), 2, "num-lines", &err); 1087bb75e16dSPeter Maydell if (err) { 1088bb75e16dSPeter Maydell error_propagate(errp, err); 1089bb75e16dSPeter Maydell return; 1090bb75e16dSPeter Maydell } 1091bb75e16dSPeter Maydell object_property_set_bool(OBJECT(splitter), true, "realized", &err); 1092bb75e16dSPeter Maydell if (err) { 1093bb75e16dSPeter Maydell error_propagate(errp, err); 1094bb75e16dSPeter Maydell return; 1095bb75e16dSPeter Maydell } 1096bb75e16dSPeter Maydell 1097bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1098bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1099bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1100bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1101bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1102bb75e16dSPeter Maydell "mpcexp_status", i)); 1103bb75e16dSPeter Maydell } else { 1104bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1105f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1106f0cab7feSPeter Maydell "irq", 0, 1107bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1108bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1109bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1110bb75e16dSPeter Maydell "mpc_status", 0)); 1111bb75e16dSPeter Maydell } 1112bb75e16dSPeter Maydell 1113bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1114bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1115bb75e16dSPeter Maydell } 1116bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1117bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1118bb75e16dSPeter Maydell */ 111913628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1120bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1121bb75e16dSPeter Maydell 112213628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 11239e5e54d1SPeter Maydell 1124132b475aSPeter Maydell /* Forward the MSC related signals */ 1125132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1126132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1127132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1128132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 112991c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1130132b475aSPeter Maydell 1131132b475aSPeter Maydell /* 1132132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1133132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1134132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 113593dbd103SPeter Maydell * devices in the ARMSSE. 1136132b475aSPeter Maydell */ 1137132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1138132b475aSPeter Maydell 11399e5e54d1SPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; 11409e5e54d1SPeter Maydell } 11419e5e54d1SPeter Maydell 114213628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 11439e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 11449e5e54d1SPeter Maydell { 114593dbd103SPeter Maydell /* 114693dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 11479e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 11489e5e54d1SPeter Maydell * NSCCFG register in the security controller. 11499e5e54d1SPeter Maydell */ 115093dbd103SPeter Maydell ARMSSE *s = ARMSSE(ii); 11519e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 11529e5e54d1SPeter Maydell 11539e5e54d1SPeter Maydell *ns = !(region & 1); 11549e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 11559e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 11569e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 11579e5e54d1SPeter Maydell *iregion = region; 11589e5e54d1SPeter Maydell } 11599e5e54d1SPeter Maydell 116013628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 11619e5e54d1SPeter Maydell .name = "iotkit", 11629e5e54d1SPeter Maydell .version_id = 1, 11639e5e54d1SPeter Maydell .minimum_version_id = 1, 11649e5e54d1SPeter Maydell .fields = (VMStateField[]) { 116593dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 11669e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 11679e5e54d1SPeter Maydell } 11689e5e54d1SPeter Maydell }; 11699e5e54d1SPeter Maydell 117013628891SPeter Maydell static Property armsse_properties[] = { 117193dbd103SPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 11729e5e54d1SPeter Maydell MemoryRegion *), 117393dbd103SPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 117493dbd103SPeter Maydell DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), 11754b635cf7SPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 11769e5e54d1SPeter Maydell DEFINE_PROP_END_OF_LIST() 11779e5e54d1SPeter Maydell }; 11789e5e54d1SPeter Maydell 117913628891SPeter Maydell static void armsse_reset(DeviceState *dev) 11809e5e54d1SPeter Maydell { 118193dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 11829e5e54d1SPeter Maydell 11839e5e54d1SPeter Maydell s->nsccfg = 0; 11849e5e54d1SPeter Maydell } 11859e5e54d1SPeter Maydell 118613628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 11879e5e54d1SPeter Maydell { 11889e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 11899e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 11904c3690b5SPeter Maydell ARMSSEClass *asc = ARMSSE_CLASS(klass); 11919e5e54d1SPeter Maydell 119213628891SPeter Maydell dc->realize = armsse_realize; 119313628891SPeter Maydell dc->vmsd = &armsse_vmstate; 119413628891SPeter Maydell dc->props = armsse_properties; 119513628891SPeter Maydell dc->reset = armsse_reset; 119613628891SPeter Maydell iic->check = armsse_idau_check; 11974c3690b5SPeter Maydell asc->info = data; 11989e5e54d1SPeter Maydell } 11999e5e54d1SPeter Maydell 12004c3690b5SPeter Maydell static const TypeInfo armsse_info = { 120193dbd103SPeter Maydell .name = TYPE_ARMSSE, 12029e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 120393dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 120413628891SPeter Maydell .instance_init = armsse_init, 12054c3690b5SPeter Maydell .abstract = true, 12069e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 12079e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 12089e5e54d1SPeter Maydell { } 12099e5e54d1SPeter Maydell } 12109e5e54d1SPeter Maydell }; 12119e5e54d1SPeter Maydell 12124c3690b5SPeter Maydell static void armsse_register_types(void) 12139e5e54d1SPeter Maydell { 12144c3690b5SPeter Maydell int i; 12154c3690b5SPeter Maydell 12164c3690b5SPeter Maydell type_register_static(&armsse_info); 12174c3690b5SPeter Maydell 12184c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 12194c3690b5SPeter Maydell TypeInfo ti = { 12204c3690b5SPeter Maydell .name = armsse_variants[i].name, 12214c3690b5SPeter Maydell .parent = TYPE_ARMSSE, 122213628891SPeter Maydell .class_init = armsse_class_init, 12234c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 12244c3690b5SPeter Maydell }; 12254c3690b5SPeter Maydell type_register(&ti); 12264c3690b5SPeter Maydell } 12279e5e54d1SPeter Maydell } 12289e5e54d1SPeter Maydell 12294c3690b5SPeter Maydell type_init(armsse_register_types); 1230