19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 14*aab7a378SPeter Maydell #include "qemu/bitops.h" 159e5e54d1SPeter Maydell #include "qapi/error.h" 169e5e54d1SPeter Maydell #include "trace.h" 179e5e54d1SPeter Maydell #include "hw/sysbus.h" 189e5e54d1SPeter Maydell #include "hw/registerfields.h" 196eee5d24SPeter Maydell #include "hw/arm/armsse.h" 209e5e54d1SPeter Maydell #include "hw/arm/arm.h" 219e5e54d1SPeter Maydell 22dde0c491SPeter Maydell /* Format of the System Information block SYS_CONFIG register */ 23dde0c491SPeter Maydell typedef enum SysConfigFormat { 24dde0c491SPeter Maydell IoTKitFormat, 25dde0c491SPeter Maydell SSE200Format, 26dde0c491SPeter Maydell } SysConfigFormat; 27dde0c491SPeter Maydell 284c3690b5SPeter Maydell struct ARMSSEInfo { 294c3690b5SPeter Maydell const char *name; 30f0cab7feSPeter Maydell int sram_banks; 3191c1e9fcSPeter Maydell int num_cpus; 32dde0c491SPeter Maydell uint32_t sys_version; 33*aab7a378SPeter Maydell uint32_t cpuwait_rst; 34dde0c491SPeter Maydell SysConfigFormat sys_config_format; 35f8574705SPeter Maydell bool has_mhus; 36e0b00f1bSPeter Maydell bool has_ppus; 372357bca5SPeter Maydell bool has_cachectrl; 38c1f57257SPeter Maydell bool has_cpusecctrl; 39ade67dcdSPeter Maydell bool has_cpuid; 404c3690b5SPeter Maydell }; 414c3690b5SPeter Maydell 424c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 434c3690b5SPeter Maydell { 444c3690b5SPeter Maydell .name = TYPE_IOTKIT, 45f0cab7feSPeter Maydell .sram_banks = 1, 4691c1e9fcSPeter Maydell .num_cpus = 1, 47dde0c491SPeter Maydell .sys_version = 0x41743, 48*aab7a378SPeter Maydell .cpuwait_rst = 0, 49dde0c491SPeter Maydell .sys_config_format = IoTKitFormat, 50f8574705SPeter Maydell .has_mhus = false, 51e0b00f1bSPeter Maydell .has_ppus = false, 522357bca5SPeter Maydell .has_cachectrl = false, 53c1f57257SPeter Maydell .has_cpusecctrl = false, 54ade67dcdSPeter Maydell .has_cpuid = false, 554c3690b5SPeter Maydell }, 560829d24eSPeter Maydell { 570829d24eSPeter Maydell .name = TYPE_SSE200, 580829d24eSPeter Maydell .sram_banks = 4, 590829d24eSPeter Maydell .num_cpus = 2, 600829d24eSPeter Maydell .sys_version = 0x22041743, 61*aab7a378SPeter Maydell .cpuwait_rst = 2, 620829d24eSPeter Maydell .sys_config_format = SSE200Format, 630829d24eSPeter Maydell .has_mhus = true, 640829d24eSPeter Maydell .has_ppus = true, 650829d24eSPeter Maydell .has_cachectrl = true, 660829d24eSPeter Maydell .has_cpusecctrl = true, 670829d24eSPeter Maydell .has_cpuid = true, 680829d24eSPeter Maydell }, 694c3690b5SPeter Maydell }; 704c3690b5SPeter Maydell 71dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 72dde0c491SPeter Maydell { 73dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 74dde0c491SPeter Maydell uint32_t sys_config; 75dde0c491SPeter Maydell 76dde0c491SPeter Maydell switch (info->sys_config_format) { 77dde0c491SPeter Maydell case IoTKitFormat: 78dde0c491SPeter Maydell sys_config = 0; 79dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 80dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 81dde0c491SPeter Maydell break; 82dde0c491SPeter Maydell case SSE200Format: 83dde0c491SPeter Maydell sys_config = 0; 84dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 85dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 86dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 87dde0c491SPeter Maydell if (info->num_cpus > 1) { 88dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 89dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 90dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 91dde0c491SPeter Maydell } 92dde0c491SPeter Maydell break; 93dde0c491SPeter Maydell default: 94dde0c491SPeter Maydell g_assert_not_reached(); 95dde0c491SPeter Maydell } 96dde0c491SPeter Maydell return sys_config; 97dde0c491SPeter Maydell } 98dde0c491SPeter Maydell 99d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 100d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 101d61e4e1fSPeter Maydell 10291c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 10391c1e9fcSPeter Maydell static bool irq_is_common[32] = { 10491c1e9fcSPeter Maydell [0 ... 5] = true, 10591c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 10691c1e9fcSPeter Maydell [8 ... 12] = true, 10791c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 10891c1e9fcSPeter Maydell /* 14: reserved */ 10991c1e9fcSPeter Maydell [15 ... 20] = true, 11091c1e9fcSPeter Maydell /* 21: reserved */ 11191c1e9fcSPeter Maydell [22 ... 26] = true, 11291c1e9fcSPeter Maydell /* 27: reserved */ 11391c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 11491c1e9fcSPeter Maydell /* 30, 31: reserved */ 11591c1e9fcSPeter Maydell }; 11691c1e9fcSPeter Maydell 1173733f803SPeter Maydell /* 1183733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 1199e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 1209e5e54d1SPeter Maydell */ 1213733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 1223733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 1239e5e54d1SPeter Maydell { 1243733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 1259e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 1263733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 1279e5e54d1SPeter Maydell } 1289e5e54d1SPeter Maydell 1299e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 1309e5e54d1SPeter Maydell { 1319e5e54d1SPeter Maydell qemu_irq destirq = opaque; 1329e5e54d1SPeter Maydell 1339e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 1349e5e54d1SPeter Maydell } 1359e5e54d1SPeter Maydell 1369e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 1379e5e54d1SPeter Maydell { 13893dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 1399e5e54d1SPeter Maydell 1409e5e54d1SPeter Maydell s->nsccfg = level; 1419e5e54d1SPeter Maydell } 1429e5e54d1SPeter Maydell 14313628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 1449e5e54d1SPeter Maydell { 1459e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 14693dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 1479e5e54d1SPeter Maydell * are provided by the security controller and which we want to 14893dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 14993dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 1509e5e54d1SPeter Maydell */ 1519e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 15213628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 1539e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 1549e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1559e5e54d1SPeter Maydell char *name; 1569e5e54d1SPeter Maydell 1579e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 15813628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1599e5e54d1SPeter Maydell g_free(name); 1609e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 16113628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1629e5e54d1SPeter Maydell g_free(name); 1639e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 16413628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1659e5e54d1SPeter Maydell g_free(name); 1669e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 16713628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1689e5e54d1SPeter Maydell g_free(name); 1699e5e54d1SPeter Maydell 1709e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 1719e5e54d1SPeter Maydell * split it so we can send it both to the security controller 1729e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 1739e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 1749e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 1759e5e54d1SPeter Maydell */ 1769e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 1779e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1789e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1799e5e54d1SPeter Maydell name, 0)); 1809e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1819e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 1829e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 18313628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 1849e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 1859e5e54d1SPeter Maydell g_free(name); 1869e5e54d1SPeter Maydell } 1879e5e54d1SPeter Maydell 18813628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 1899e5e54d1SPeter Maydell { 1909e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 19113628891SPeter Maydell * named GPIO output of the armsse object. 1929e5e54d1SPeter Maydell */ 1939e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 1949e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 1959e5e54d1SPeter Maydell 1969e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 1979e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 1989e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 1999e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 2009e5e54d1SPeter Maydell } 2019e5e54d1SPeter Maydell 20213628891SPeter Maydell static void armsse_init(Object *obj) 2039e5e54d1SPeter Maydell { 20493dbd103SPeter Maydell ARMSSE *s = ARMSSE(obj); 205f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(obj); 206f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 2079e5e54d1SPeter Maydell int i; 2089e5e54d1SPeter Maydell 209f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 21091c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 211f0cab7feSPeter Maydell 21213628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 2139e5e54d1SPeter Maydell 21491c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 2157cd3a2e0SPeter Maydell /* 2167cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 2177cd3a2e0SPeter Maydell * distinct and may be configured differently. 2187cd3a2e0SPeter Maydell */ 2197cd3a2e0SPeter Maydell char *name; 2207cd3a2e0SPeter Maydell 2217cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 2227cd3a2e0SPeter Maydell object_initialize_child(obj, name, &s->cluster[i], 2237cd3a2e0SPeter Maydell sizeof(s->cluster[i]), TYPE_CPU_CLUSTER, 2247cd3a2e0SPeter Maydell &error_abort, NULL); 2257cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 2267cd3a2e0SPeter Maydell g_free(name); 2277cd3a2e0SPeter Maydell 2287cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 2297cd3a2e0SPeter Maydell sysbus_init_child_obj(OBJECT(&s->cluster[i]), name, 2307cd3a2e0SPeter Maydell &s->armv7m[i], sizeof(s->armv7m), TYPE_ARMV7M); 23191c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 2329e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 23391c1e9fcSPeter Maydell g_free(name); 234d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 235d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 236d847ca51SPeter Maydell g_free(name); 237d847ca51SPeter Maydell if (i > 0) { 238d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 239d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 240d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 241d847ca51SPeter Maydell g_free(name); 242d847ca51SPeter Maydell } 24391c1e9fcSPeter Maydell } 2449e5e54d1SPeter Maydell 245955cbc6bSThomas Huth sysbus_init_child_obj(obj, "secctl", &s->secctl, sizeof(s->secctl), 2469e5e54d1SPeter Maydell TYPE_IOTKIT_SECCTL); 247955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc0", &s->apb_ppc0, sizeof(s->apb_ppc0), 2489e5e54d1SPeter Maydell TYPE_TZ_PPC); 249955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc1", &s->apb_ppc1, sizeof(s->apb_ppc1), 2509e5e54d1SPeter Maydell TYPE_TZ_PPC); 251f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 252f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 253f0cab7feSPeter Maydell sysbus_init_child_obj(obj, name, &s->mpc[i], 254f0cab7feSPeter Maydell sizeof(s->mpc[i]), TYPE_TZ_MPC); 255f0cab7feSPeter Maydell g_free(name); 256f0cab7feSPeter Maydell } 257955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 258955cbc6bSThomas Huth sizeof(s->mpc_irq_orgate), TYPE_OR_IRQ, 259955cbc6bSThomas Huth &error_abort, NULL); 260955cbc6bSThomas Huth 261f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 262bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 263bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 264bb75e16dSPeter Maydell 265955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 266955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 267bb75e16dSPeter Maydell g_free(name); 268bb75e16dSPeter Maydell } 269955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer0", &s->timer0, sizeof(s->timer0), 2709e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 271955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer1", &s->timer1, sizeof(s->timer1), 2729e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 273e2d203baSPeter Maydell sysbus_init_child_obj(obj, "s32ktimer", &s->s32ktimer, sizeof(s->s32ktimer), 274e2d203baSPeter Maydell TYPE_CMSDK_APB_TIMER); 275955cbc6bSThomas Huth sysbus_init_child_obj(obj, "dualtimer", &s->dualtimer, sizeof(s->dualtimer), 276017d069dSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 277d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "s32kwatchdog", &s->s32kwatchdog, 278d61e4e1fSPeter Maydell sizeof(s->s32kwatchdog), TYPE_CMSDK_APB_WATCHDOG); 279d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "nswatchdog", &s->nswatchdog, 280d61e4e1fSPeter Maydell sizeof(s->nswatchdog), TYPE_CMSDK_APB_WATCHDOG); 281d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "swatchdog", &s->swatchdog, 282d61e4e1fSPeter Maydell sizeof(s->swatchdog), TYPE_CMSDK_APB_WATCHDOG); 28313628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysctl", &s->sysctl, 28406e65af3SPeter Maydell sizeof(s->sysctl), TYPE_IOTKIT_SYSCTL); 28513628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysinfo", &s->sysinfo, 28606e65af3SPeter Maydell sizeof(s->sysinfo), TYPE_IOTKIT_SYSINFO); 287f8574705SPeter Maydell if (info->has_mhus) { 288f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu0", &s->mhu[0], sizeof(s->mhu[0]), 28968d6b36fSPeter Maydell TYPE_ARMSSE_MHU); 290f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu1", &s->mhu[1], sizeof(s->mhu[1]), 29168d6b36fSPeter Maydell TYPE_ARMSSE_MHU); 292f8574705SPeter Maydell } 293e0b00f1bSPeter Maydell if (info->has_ppus) { 294e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 295e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 296e0b00f1bSPeter Maydell int ppuidx = CPU0CORE_PPU + i; 297e0b00f1bSPeter Maydell 298e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, name, &s->ppu[ppuidx], 299e0b00f1bSPeter Maydell sizeof(s->ppu[ppuidx]), 300e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 301e0b00f1bSPeter Maydell g_free(name); 302e0b00f1bSPeter Maydell } 303e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, "DBG_PPU", &s->ppu[DBG_PPU], 304e0b00f1bSPeter Maydell sizeof(s->ppu[DBG_PPU]), 305e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 306e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 307e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 308e0b00f1bSPeter Maydell int ppuidx = RAM0_PPU + i; 309e0b00f1bSPeter Maydell 310e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, name, &s->ppu[ppuidx], 311e0b00f1bSPeter Maydell sizeof(s->ppu[ppuidx]), 312e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 313e0b00f1bSPeter Maydell g_free(name); 314e0b00f1bSPeter Maydell } 315e0b00f1bSPeter Maydell } 3162357bca5SPeter Maydell if (info->has_cachectrl) { 3172357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 3182357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 3192357bca5SPeter Maydell 3202357bca5SPeter Maydell sysbus_init_child_obj(obj, name, &s->cachectrl[i], 3212357bca5SPeter Maydell sizeof(s->cachectrl[i]), 3222357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 3232357bca5SPeter Maydell g_free(name); 3242357bca5SPeter Maydell } 3252357bca5SPeter Maydell } 326c1f57257SPeter Maydell if (info->has_cpusecctrl) { 327c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 328c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 329c1f57257SPeter Maydell 330c1f57257SPeter Maydell sysbus_init_child_obj(obj, name, &s->cpusecctrl[i], 331c1f57257SPeter Maydell sizeof(s->cpusecctrl[i]), 332c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 333c1f57257SPeter Maydell g_free(name); 334c1f57257SPeter Maydell } 335c1f57257SPeter Maydell } 336ade67dcdSPeter Maydell if (info->has_cpuid) { 337ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 338ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 339ade67dcdSPeter Maydell 340ade67dcdSPeter Maydell sysbus_init_child_obj(obj, name, &s->cpuid[i], 341ade67dcdSPeter Maydell sizeof(s->cpuid[i]), 342ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 343ade67dcdSPeter Maydell g_free(name); 344ade67dcdSPeter Maydell } 345ade67dcdSPeter Maydell } 346d61e4e1fSPeter Maydell object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, 347d61e4e1fSPeter Maydell sizeof(s->nmi_orgate), TYPE_OR_IRQ, 348d61e4e1fSPeter Maydell &error_abort, NULL); 349955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 350955cbc6bSThomas Huth sizeof(s->ppc_irq_orgate), TYPE_OR_IRQ, 351955cbc6bSThomas Huth &error_abort, NULL); 352955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 353955cbc6bSThomas Huth sizeof(s->sec_resp_splitter), TYPE_SPLIT_IRQ, 354955cbc6bSThomas Huth &error_abort, NULL); 3559e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 3569e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 3579e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 3589e5e54d1SPeter Maydell 359955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 360955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 361955cbc6bSThomas Huth g_free(name); 3629e5e54d1SPeter Maydell } 36391c1e9fcSPeter Maydell if (info->num_cpus > 1) { 36491c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 36591c1e9fcSPeter Maydell if (irq_is_common[i]) { 36691c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 36791c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 36891c1e9fcSPeter Maydell 36991c1e9fcSPeter Maydell object_initialize_child(obj, name, splitter, sizeof(*splitter), 37091c1e9fcSPeter Maydell TYPE_SPLIT_IRQ, &error_abort, NULL); 37191c1e9fcSPeter Maydell g_free(name); 37291c1e9fcSPeter Maydell } 37391c1e9fcSPeter Maydell } 37491c1e9fcSPeter Maydell } 3759e5e54d1SPeter Maydell } 3769e5e54d1SPeter Maydell 37713628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 3789e5e54d1SPeter Maydell { 37991c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 3809e5e54d1SPeter Maydell 38191c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 3829e5e54d1SPeter Maydell } 3839e5e54d1SPeter Maydell 38413628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 385bb75e16dSPeter Maydell { 38693dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 387bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 388bb75e16dSPeter Maydell } 389bb75e16dSPeter Maydell 39091c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 39191c1e9fcSPeter Maydell { 39291c1e9fcSPeter Maydell /* 39391c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 39491c1e9fcSPeter Maydell * all CPUs in the SSE. 39591c1e9fcSPeter Maydell */ 39691c1e9fcSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(s); 39791c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 39891c1e9fcSPeter Maydell 39991c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 40091c1e9fcSPeter Maydell 40191c1e9fcSPeter Maydell if (info->num_cpus == 1) { 40291c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 40391c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 40491c1e9fcSPeter Maydell } else { 40591c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 40691c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 40791c1e9fcSPeter Maydell } 40891c1e9fcSPeter Maydell } 40991c1e9fcSPeter Maydell 410e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr) 411e0b00f1bSPeter Maydell { 412e0b00f1bSPeter Maydell /* Map a PPU unimplemented device stub */ 413e0b00f1bSPeter Maydell DeviceState *dev = DEVICE(&s->ppu[ppuidx]); 414e0b00f1bSPeter Maydell 415e0b00f1bSPeter Maydell qdev_prop_set_string(dev, "name", name); 416e0b00f1bSPeter Maydell qdev_prop_set_uint64(dev, "size", 0x1000); 417e0b00f1bSPeter Maydell qdev_init_nofail(dev); 418e0b00f1bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr); 419e0b00f1bSPeter Maydell } 420e0b00f1bSPeter Maydell 42113628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 4229e5e54d1SPeter Maydell { 42393dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 424f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(dev); 425f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 4269e5e54d1SPeter Maydell int i; 4279e5e54d1SPeter Maydell MemoryRegion *mr; 4289e5e54d1SPeter Maydell Error *err = NULL; 4299e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 4309e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 4319e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 4329e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 4339e5e54d1SPeter Maydell DeviceState *dev_secctl; 4349e5e54d1SPeter Maydell DeviceState *dev_splitter; 4354b635cf7SPeter Maydell uint32_t addr_width_max; 4369e5e54d1SPeter Maydell 4379e5e54d1SPeter Maydell if (!s->board_memory) { 4389e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 4399e5e54d1SPeter Maydell return; 4409e5e54d1SPeter Maydell } 4419e5e54d1SPeter Maydell 4429e5e54d1SPeter Maydell if (!s->mainclk_frq) { 4439e5e54d1SPeter Maydell error_setg(errp, "MAINCLK property was not set"); 4449e5e54d1SPeter Maydell return; 4459e5e54d1SPeter Maydell } 4469e5e54d1SPeter Maydell 4474b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 4484b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 4494b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 4504b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 4514b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 4524b635cf7SPeter Maydell addr_width_max); 4534b635cf7SPeter Maydell return; 4544b635cf7SPeter Maydell } 4554b635cf7SPeter Maydell 4569e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 4579e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 4589e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 4599e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 4609e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 4619e5e54d1SPeter Maydell * 46293dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 4639e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 46493dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 4659e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 4669e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 4679e5e54d1SPeter Maydell * region, otherwise it is an S region. 4689e5e54d1SPeter Maydell * 4699e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 4709e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 4719e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 4729e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 4739e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 4749e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 4759e5e54d1SPeter Maydell * 4769e5e54d1SPeter Maydell * (The other place that guest software can configure security 4779e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 4789e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 4799e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 4809e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 4819e5e54d1SPeter Maydell * 4829e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 4839e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 4849e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 4859e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 48693dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 4879e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 4889e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 4899e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 4909e5e54d1SPeter Maydell */ 4919e5e54d1SPeter Maydell 492d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 4939e5e54d1SPeter Maydell 49491c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 49591c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 49691c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 49791c1e9fcSPeter Maydell int j; 49891c1e9fcSPeter Maydell char *gpioname; 49991c1e9fcSPeter Maydell 50091c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32); 50191c1e9fcSPeter Maydell /* 502*aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR* 503*aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU 504*aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the 505*aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property. 506*aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the 507*aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property 508*aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset). 509*aab7a378SPeter Maydell * 510*aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system 511*aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR* 512*aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate 51391c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 514*aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code 515*aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match 516*aab7a378SPeter Maydell * whatever its firmware does. 5179e5e54d1SPeter Maydell */ 51832187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 51991c1e9fcSPeter Maydell /* 520*aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT 521*aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is 522*aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and 523*aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about 524*aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in 525*aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this 52691c1e9fcSPeter Maydell * later if necessary. 52791c1e9fcSPeter Maydell */ 528*aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) { 52991c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "start-powered-off", &err); 5309e5e54d1SPeter Maydell if (err) { 5319e5e54d1SPeter Maydell error_propagate(errp, err); 5329e5e54d1SPeter Maydell return; 5339e5e54d1SPeter Maydell } 53491c1e9fcSPeter Maydell } 535d847ca51SPeter Maydell 536d847ca51SPeter Maydell if (i > 0) { 537d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 538d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 539d847ca51SPeter Maydell } else { 540d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 541d847ca51SPeter Maydell &s->container, -1); 542d847ca51SPeter Maydell } 543d847ca51SPeter Maydell object_property_set_link(cpuobj, OBJECT(&s->cpu_container[i]), 544d847ca51SPeter Maydell "memory", &err); 5459e5e54d1SPeter Maydell if (err) { 5469e5e54d1SPeter Maydell error_propagate(errp, err); 5479e5e54d1SPeter Maydell return; 5489e5e54d1SPeter Maydell } 54991c1e9fcSPeter Maydell object_property_set_link(cpuobj, OBJECT(s), "idau", &err); 55091c1e9fcSPeter Maydell if (err) { 55191c1e9fcSPeter Maydell error_propagate(errp, err); 55291c1e9fcSPeter Maydell return; 55391c1e9fcSPeter Maydell } 55491c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "realized", &err); 5559e5e54d1SPeter Maydell if (err) { 5569e5e54d1SPeter Maydell error_propagate(errp, err); 5579e5e54d1SPeter Maydell return; 5589e5e54d1SPeter Maydell } 5597cd3a2e0SPeter Maydell /* 5607cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 5617cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 5627cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 5637cd3a2e0SPeter Maydell * the cluster is realized. 5647cd3a2e0SPeter Maydell */ 5657cd3a2e0SPeter Maydell object_property_set_bool(OBJECT(&s->cluster[i]), 5667cd3a2e0SPeter Maydell true, "realized", &err); 5677cd3a2e0SPeter Maydell if (err) { 5687cd3a2e0SPeter Maydell error_propagate(errp, err); 5697cd3a2e0SPeter Maydell return; 5707cd3a2e0SPeter Maydell } 5719e5e54d1SPeter Maydell 57291c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 57391c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 57491c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 5755007c904SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + 32); 5769e5e54d1SPeter Maydell } 57791c1e9fcSPeter Maydell if (i == 0) { 57891c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 57991c1e9fcSPeter Maydell } else { 58091c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 58191c1e9fcSPeter Maydell } 58291c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 58391c1e9fcSPeter Maydell s->exp_irqs[i], 58491c1e9fcSPeter Maydell gpioname, s->exp_numirq); 58591c1e9fcSPeter Maydell g_free(gpioname); 58691c1e9fcSPeter Maydell } 58791c1e9fcSPeter Maydell 58891c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 58991c1e9fcSPeter Maydell if (info->num_cpus > 1) { 59091c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 59191c1e9fcSPeter Maydell if (irq_is_common[i]) { 59291c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 59391c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 59491c1e9fcSPeter Maydell int cpunum; 59591c1e9fcSPeter Maydell 59691c1e9fcSPeter Maydell object_property_set_int(splitter, info->num_cpus, 59791c1e9fcSPeter Maydell "num-lines", &err); 59891c1e9fcSPeter Maydell if (err) { 59991c1e9fcSPeter Maydell error_propagate(errp, err); 60091c1e9fcSPeter Maydell return; 60191c1e9fcSPeter Maydell } 60291c1e9fcSPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 60391c1e9fcSPeter Maydell if (err) { 60491c1e9fcSPeter Maydell error_propagate(errp, err); 60591c1e9fcSPeter Maydell return; 60691c1e9fcSPeter Maydell } 60791c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 60891c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 60991c1e9fcSPeter Maydell 61091c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 61191c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 61291c1e9fcSPeter Maydell } 61391c1e9fcSPeter Maydell } 61491c1e9fcSPeter Maydell } 61591c1e9fcSPeter Maydell } 6169e5e54d1SPeter Maydell 6179e5e54d1SPeter Maydell /* Set up the big aliases first */ 6183733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 6193733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 6203733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 6213733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 6229e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 6239e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 6249e5e54d1SPeter Maydell * control interfaces for the protection controllers). 6259e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 6263733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 6273733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 6289e5e54d1SPeter Maydell */ 6293733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 6303733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 6313733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 6323733f803SPeter Maydell } 6339e5e54d1SPeter Maydell 6349e5e54d1SPeter Maydell /* Security controller */ 6359e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->secctl), true, "realized", &err); 6369e5e54d1SPeter Maydell if (err) { 6379e5e54d1SPeter Maydell error_propagate(errp, err); 6389e5e54d1SPeter Maydell return; 6399e5e54d1SPeter Maydell } 6409e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 6419e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 6429e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 6439e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 6449e5e54d1SPeter Maydell 6459e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 6469e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 6479e5e54d1SPeter Maydell 6489e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 64993dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 65093dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 6519e5e54d1SPeter Maydell */ 6529e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->sec_resp_splitter), 3, 6539e5e54d1SPeter Maydell "num-lines", &err); 6549e5e54d1SPeter Maydell if (err) { 6559e5e54d1SPeter Maydell error_propagate(errp, err); 6569e5e54d1SPeter Maydell return; 6579e5e54d1SPeter Maydell } 6589e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->sec_resp_splitter), true, 6599e5e54d1SPeter Maydell "realized", &err); 6609e5e54d1SPeter Maydell if (err) { 6619e5e54d1SPeter Maydell error_propagate(errp, err); 6629e5e54d1SPeter Maydell return; 6639e5e54d1SPeter Maydell } 6649e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 6659e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 6669e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 6679e5e54d1SPeter Maydell 668f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 669f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 670f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 671f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 6724b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 673f0cab7feSPeter Maydell 6744b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 6754b635cf7SPeter Maydell sram_bank_size, &err); 676f0cab7feSPeter Maydell g_free(ramname); 677af60b291SPeter Maydell if (err) { 678af60b291SPeter Maydell error_propagate(errp, err); 679af60b291SPeter Maydell return; 680af60b291SPeter Maydell } 681f0cab7feSPeter Maydell object_property_set_link(OBJECT(&s->mpc[i]), OBJECT(&s->sram[i]), 682af60b291SPeter Maydell "downstream", &err); 683af60b291SPeter Maydell if (err) { 684af60b291SPeter Maydell error_propagate(errp, err); 685af60b291SPeter Maydell return; 686af60b291SPeter Maydell } 687f0cab7feSPeter Maydell object_property_set_bool(OBJECT(&s->mpc[i]), true, "realized", &err); 688af60b291SPeter Maydell if (err) { 689af60b291SPeter Maydell error_propagate(errp, err); 690af60b291SPeter Maydell return; 691af60b291SPeter Maydell } 692af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 693f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 6944b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 6954b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 696f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 697af60b291SPeter Maydell /* ...and its register interface */ 698f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 699f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 700f0cab7feSPeter Maydell } 701af60b291SPeter Maydell 702bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 703bb75e16dSPeter Maydell object_property_set_int(OBJECT(&s->mpc_irq_orgate), 704f0cab7feSPeter Maydell IOTS_NUM_EXP_MPC + info->sram_banks, 705f0cab7feSPeter Maydell "num-lines", &err); 706bb75e16dSPeter Maydell if (err) { 707bb75e16dSPeter Maydell error_propagate(errp, err); 708bb75e16dSPeter Maydell return; 709bb75e16dSPeter Maydell } 710bb75e16dSPeter Maydell object_property_set_bool(OBJECT(&s->mpc_irq_orgate), true, 711bb75e16dSPeter Maydell "realized", &err); 712bb75e16dSPeter Maydell if (err) { 713bb75e16dSPeter Maydell error_propagate(errp, err); 714bb75e16dSPeter Maydell return; 715bb75e16dSPeter Maydell } 716bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 71791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 718bb75e16dSPeter Maydell 7199e5e54d1SPeter Maydell /* Devices behind APB PPC0: 7209e5e54d1SPeter Maydell * 0x40000000: timer0 7219e5e54d1SPeter Maydell * 0x40001000: timer1 7229e5e54d1SPeter Maydell * 0x40002000: dual timer 723f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 724f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 7259e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 7269e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 7279e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 7289e5e54d1SPeter Maydell */ 7299e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); 7309e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer0), true, "realized", &err); 7319e5e54d1SPeter Maydell if (err) { 7329e5e54d1SPeter Maydell error_propagate(errp, err); 7339e5e54d1SPeter Maydell return; 7349e5e54d1SPeter Maydell } 7359e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, 73691c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 3)); 7379e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); 7389e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[0]", &err); 7399e5e54d1SPeter Maydell if (err) { 7409e5e54d1SPeter Maydell error_propagate(errp, err); 7419e5e54d1SPeter Maydell return; 7429e5e54d1SPeter Maydell } 7439e5e54d1SPeter Maydell 7449e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); 7459e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer1), true, "realized", &err); 7469e5e54d1SPeter Maydell if (err) { 7479e5e54d1SPeter Maydell error_propagate(errp, err); 7489e5e54d1SPeter Maydell return; 7499e5e54d1SPeter Maydell } 7509e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, 75191c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 4)); 7529e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); 7539e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[1]", &err); 7549e5e54d1SPeter Maydell if (err) { 7559e5e54d1SPeter Maydell error_propagate(errp, err); 7569e5e54d1SPeter Maydell return; 7579e5e54d1SPeter Maydell } 7589e5e54d1SPeter Maydell 759017d069dSPeter Maydell 760017d069dSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); 7619e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->dualtimer), true, "realized", &err); 7629e5e54d1SPeter Maydell if (err) { 7639e5e54d1SPeter Maydell error_propagate(errp, err); 7649e5e54d1SPeter Maydell return; 7659e5e54d1SPeter Maydell } 766017d069dSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->dualtimer), 0, 76791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 5)); 7689e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); 7699e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[2]", &err); 7709e5e54d1SPeter Maydell if (err) { 7719e5e54d1SPeter Maydell error_propagate(errp, err); 7729e5e54d1SPeter Maydell return; 7739e5e54d1SPeter Maydell } 7749e5e54d1SPeter Maydell 775f8574705SPeter Maydell if (info->has_mhus) { 77668d6b36fSPeter Maydell /* 77768d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 77868d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 77968d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 78068d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 78168d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 78268d6b36fSPeter Maydell */ 78368d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 784f8574705SPeter Maydell 78568d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 78668d6b36fSPeter Maydell char *port; 78768d6b36fSPeter Maydell int cpunum; 78868d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 78968d6b36fSPeter Maydell 790f8574705SPeter Maydell object_property_set_bool(OBJECT(&s->mhu[i]), true, 791f8574705SPeter Maydell "realized", &err); 792f8574705SPeter Maydell if (err) { 793f8574705SPeter Maydell error_propagate(errp, err); 794f8574705SPeter Maydell return; 795f8574705SPeter Maydell } 796763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 79768d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 798f8574705SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), 799f8574705SPeter Maydell port, &err); 800763e10f7SPeter Maydell g_free(port); 801f8574705SPeter Maydell if (err) { 802f8574705SPeter Maydell error_propagate(errp, err); 803f8574705SPeter Maydell return; 804f8574705SPeter Maydell } 80568d6b36fSPeter Maydell 80668d6b36fSPeter Maydell /* 80768d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 80868d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 80968d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 81068d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 81168d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 81268d6b36fSPeter Maydell */ 81368d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 81468d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 81568d6b36fSPeter Maydell 81668d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 81768d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 81868d6b36fSPeter Maydell } 819f8574705SPeter Maydell } 820f8574705SPeter Maydell } 821f8574705SPeter Maydell 8229e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc0), true, "realized", &err); 8239e5e54d1SPeter Maydell if (err) { 8249e5e54d1SPeter Maydell error_propagate(errp, err); 8259e5e54d1SPeter Maydell return; 8269e5e54d1SPeter Maydell } 8279e5e54d1SPeter Maydell 8289e5e54d1SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); 8299e5e54d1SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc0); 8309e5e54d1SPeter Maydell 8319e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); 8329e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40000000, mr); 8339e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); 8349e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40001000, mr); 8359e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); 8369e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40002000, mr); 837f8574705SPeter Maydell if (info->has_mhus) { 838f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 839f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 840f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 841f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 842f8574705SPeter Maydell } 8439e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 8449e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 8459e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8469e5e54d1SPeter Maydell "cfg_nonsec", i)); 8479e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 8489e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8499e5e54d1SPeter Maydell "cfg_ap", i)); 8509e5e54d1SPeter Maydell } 8519e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 8529e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8539e5e54d1SPeter Maydell "irq_enable", 0)); 8549e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 8559e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8569e5e54d1SPeter Maydell "irq_clear", 0)); 8579e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 8589e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8599e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 8609e5e54d1SPeter Maydell 8619e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 8629e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 8639e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 8649e5e54d1SPeter Maydell */ 8659e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->ppc_irq_orgate), 8669e5e54d1SPeter Maydell NUM_PPCS, "num-lines", &err); 8679e5e54d1SPeter Maydell if (err) { 8689e5e54d1SPeter Maydell error_propagate(errp, err); 8699e5e54d1SPeter Maydell return; 8709e5e54d1SPeter Maydell } 8719e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->ppc_irq_orgate), true, 8729e5e54d1SPeter Maydell "realized", &err); 8739e5e54d1SPeter Maydell if (err) { 8749e5e54d1SPeter Maydell error_propagate(errp, err); 8759e5e54d1SPeter Maydell return; 8769e5e54d1SPeter Maydell } 8779e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 87891c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 8799e5e54d1SPeter Maydell 8802357bca5SPeter Maydell /* 8812357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 8822357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 8832357bca5SPeter Maydell * 0x50010000: L1 icache control registers 8842357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 8852357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 8862357bca5SPeter Maydell */ 8872357bca5SPeter Maydell if (info->has_cachectrl) { 8882357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 8892357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 8902357bca5SPeter Maydell MemoryRegion *mr; 8912357bca5SPeter Maydell 8922357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 8932357bca5SPeter Maydell g_free(name); 8942357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 8952357bca5SPeter Maydell object_property_set_bool(OBJECT(&s->cachectrl[i]), true, 8962357bca5SPeter Maydell "realized", &err); 8972357bca5SPeter Maydell if (err) { 8982357bca5SPeter Maydell error_propagate(errp, err); 8992357bca5SPeter Maydell return; 9002357bca5SPeter Maydell } 9012357bca5SPeter Maydell 9022357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 9032357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 9042357bca5SPeter Maydell } 9052357bca5SPeter Maydell } 906c1f57257SPeter Maydell if (info->has_cpusecctrl) { 907c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 908c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 909c1f57257SPeter Maydell MemoryRegion *mr; 910c1f57257SPeter Maydell 911c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 912c1f57257SPeter Maydell g_free(name); 913c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 914c1f57257SPeter Maydell object_property_set_bool(OBJECT(&s->cpusecctrl[i]), true, 915c1f57257SPeter Maydell "realized", &err); 916c1f57257SPeter Maydell if (err) { 917c1f57257SPeter Maydell error_propagate(errp, err); 918c1f57257SPeter Maydell return; 919c1f57257SPeter Maydell } 920c1f57257SPeter Maydell 921c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 922c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 923c1f57257SPeter Maydell } 924c1f57257SPeter Maydell } 925ade67dcdSPeter Maydell if (info->has_cpuid) { 926ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 927ade67dcdSPeter Maydell MemoryRegion *mr; 928ade67dcdSPeter Maydell 929ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 930ade67dcdSPeter Maydell object_property_set_bool(OBJECT(&s->cpuid[i]), true, 931ade67dcdSPeter Maydell "realized", &err); 932ade67dcdSPeter Maydell if (err) { 933ade67dcdSPeter Maydell error_propagate(errp, err); 934ade67dcdSPeter Maydell return; 935ade67dcdSPeter Maydell } 936ade67dcdSPeter Maydell 937ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 938ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 939ade67dcdSPeter Maydell } 940ade67dcdSPeter Maydell } 9419e5e54d1SPeter Maydell 94293dbd103SPeter Maydell /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */ 9439e5e54d1SPeter Maydell /* Devices behind APB PPC1: 9449e5e54d1SPeter Maydell * 0x4002f000: S32K timer 9459e5e54d1SPeter Maydell */ 946e2d203baSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); 9479e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->s32ktimer), true, "realized", &err); 9489e5e54d1SPeter Maydell if (err) { 9499e5e54d1SPeter Maydell error_propagate(errp, err); 9509e5e54d1SPeter Maydell return; 9519e5e54d1SPeter Maydell } 952e2d203baSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0, 95391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 2)); 9549e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); 9559e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc1), OBJECT(mr), "port[0]", &err); 9569e5e54d1SPeter Maydell if (err) { 9579e5e54d1SPeter Maydell error_propagate(errp, err); 9589e5e54d1SPeter Maydell return; 9599e5e54d1SPeter Maydell } 9609e5e54d1SPeter Maydell 9619e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc1), true, "realized", &err); 9629e5e54d1SPeter Maydell if (err) { 9639e5e54d1SPeter Maydell error_propagate(errp, err); 9649e5e54d1SPeter Maydell return; 9659e5e54d1SPeter Maydell } 9669e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); 9679e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x4002f000, mr); 9689e5e54d1SPeter Maydell 9699e5e54d1SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc1); 9709e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 9719e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9729e5e54d1SPeter Maydell "cfg_nonsec", 0)); 9739e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 9749e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9759e5e54d1SPeter Maydell "cfg_ap", 0)); 9769e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 9779e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9789e5e54d1SPeter Maydell "irq_enable", 0)); 9799e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 9809e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9819e5e54d1SPeter Maydell "irq_clear", 0)); 9829e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 9839e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9849e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 9859e5e54d1SPeter Maydell 986dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), info->sys_version, 987dde0c491SPeter Maydell "SYS_VERSION", &err); 988dde0c491SPeter Maydell if (err) { 989dde0c491SPeter Maydell error_propagate(errp, err); 990dde0c491SPeter Maydell return; 991dde0c491SPeter Maydell } 992dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), 993dde0c491SPeter Maydell armsse_sys_config_value(s, info), 994dde0c491SPeter Maydell "SYS_CONFIG", &err); 995dde0c491SPeter Maydell if (err) { 996dde0c491SPeter Maydell error_propagate(errp, err); 997dde0c491SPeter Maydell return; 998dde0c491SPeter Maydell } 99906e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysinfo), true, "realized", &err); 100006e65af3SPeter Maydell if (err) { 100106e65af3SPeter Maydell error_propagate(errp, err); 100206e65af3SPeter Maydell return; 100306e65af3SPeter Maydell } 100406e65af3SPeter Maydell /* System information registers */ 100506e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); 100606e65af3SPeter Maydell /* System control registers */ 100704836414SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), info->sys_version, 100804836414SPeter Maydell "SYS_VERSION", &err); 1009*aab7a378SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), info->cpuwait_rst, 1010*aab7a378SPeter Maydell "CPUWAIT_RST", &err); 1011*aab7a378SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), s->init_svtor, 1012*aab7a378SPeter Maydell "INITSVTOR0_RST", &err); 1013*aab7a378SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), s->init_svtor, 1014*aab7a378SPeter Maydell "INITSVTOR1_RST", &err); 101506e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysctl), true, "realized", &err); 101606e65af3SPeter Maydell if (err) { 101706e65af3SPeter Maydell error_propagate(errp, err); 101806e65af3SPeter Maydell return; 101906e65af3SPeter Maydell } 102006e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000); 1021d61e4e1fSPeter Maydell 1022e0b00f1bSPeter Maydell if (info->has_ppus) { 1023e0b00f1bSPeter Maydell /* CPUnCORE_PPU for each CPU */ 1024e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1025e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 1026e0b00f1bSPeter Maydell 1027e0b00f1bSPeter Maydell map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000); 1028e0b00f1bSPeter Maydell /* 1029e0b00f1bSPeter Maydell * We don't support CPU debug so don't create the 1030e0b00f1bSPeter Maydell * CPU0DEBUG_PPU at 0x50024000 and 0x50026000. 1031e0b00f1bSPeter Maydell */ 1032e0b00f1bSPeter Maydell g_free(name); 1033e0b00f1bSPeter Maydell } 1034e0b00f1bSPeter Maydell map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000); 1035e0b00f1bSPeter Maydell 1036e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 1037e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 1038e0b00f1bSPeter Maydell 1039e0b00f1bSPeter Maydell map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000); 1040e0b00f1bSPeter Maydell g_free(name); 1041e0b00f1bSPeter Maydell } 1042e0b00f1bSPeter Maydell } 1043e0b00f1bSPeter Maydell 1044d61e4e1fSPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 1045d61e4e1fSPeter Maydell object_property_set_int(OBJECT(&s->nmi_orgate), 2, "num-lines", &err); 1046d61e4e1fSPeter Maydell if (err) { 1047d61e4e1fSPeter Maydell error_propagate(errp, err); 1048d61e4e1fSPeter Maydell return; 1049d61e4e1fSPeter Maydell } 1050d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nmi_orgate), true, "realized", &err); 1051d61e4e1fSPeter Maydell if (err) { 1052d61e4e1fSPeter Maydell error_propagate(errp, err); 1053d61e4e1fSPeter Maydell return; 1054d61e4e1fSPeter Maydell } 1055d61e4e1fSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 1056d61e4e1fSPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 1057d61e4e1fSPeter Maydell 1058d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); 1059d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->s32kwatchdog), true, "realized", &err); 1060d61e4e1fSPeter Maydell if (err) { 1061d61e4e1fSPeter Maydell error_propagate(errp, err); 1062d61e4e1fSPeter Maydell return; 1063d61e4e1fSPeter Maydell } 1064d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 1065d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0)); 1066d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000); 10679e5e54d1SPeter Maydell 106893dbd103SPeter Maydell /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ 10699e5e54d1SPeter Maydell 1070d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); 1071d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nswatchdog), true, "realized", &err); 1072d61e4e1fSPeter Maydell if (err) { 1073d61e4e1fSPeter Maydell error_propagate(errp, err); 1074d61e4e1fSPeter Maydell return; 1075d61e4e1fSPeter Maydell } 1076d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0, 107791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 1)); 1078d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); 1079d61e4e1fSPeter Maydell 1080d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); 1081d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->swatchdog), true, "realized", &err); 1082d61e4e1fSPeter Maydell if (err) { 1083d61e4e1fSPeter Maydell error_propagate(errp, err); 1084d61e4e1fSPeter Maydell return; 1085d61e4e1fSPeter Maydell } 1086d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0, 1087d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1)); 1088d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000); 10899e5e54d1SPeter Maydell 10909e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 10919e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 10929e5e54d1SPeter Maydell 10939e5e54d1SPeter Maydell object_property_set_int(splitter, 2, "num-lines", &err); 10949e5e54d1SPeter Maydell if (err) { 10959e5e54d1SPeter Maydell error_propagate(errp, err); 10969e5e54d1SPeter Maydell return; 10979e5e54d1SPeter Maydell } 10989e5e54d1SPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 10999e5e54d1SPeter Maydell if (err) { 11009e5e54d1SPeter Maydell error_propagate(errp, err); 11019e5e54d1SPeter Maydell return; 11029e5e54d1SPeter Maydell } 11039e5e54d1SPeter Maydell } 11049e5e54d1SPeter Maydell 11059e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 11069e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 11079e5e54d1SPeter Maydell 110813628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 11099e5e54d1SPeter Maydell g_free(ppcname); 11109e5e54d1SPeter Maydell } 11119e5e54d1SPeter Maydell 11129e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 11139e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 11149e5e54d1SPeter Maydell 111513628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 11169e5e54d1SPeter Maydell g_free(ppcname); 11179e5e54d1SPeter Maydell } 11189e5e54d1SPeter Maydell 11199e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 11209e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 11219e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 11229e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 11239e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 11249e5e54d1SPeter Maydell TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; 11259e5e54d1SPeter Maydell 11269e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 11279e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 11289e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 11299e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 11309e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 11319e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 11327a35383aSPeter Maydell g_free(gpioname); 11339e5e54d1SPeter Maydell } 11349e5e54d1SPeter Maydell 1135bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1136f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1137bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1138bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1139bb75e16dSPeter Maydell 1140bb75e16dSPeter Maydell object_property_set_int(OBJECT(splitter), 2, "num-lines", &err); 1141bb75e16dSPeter Maydell if (err) { 1142bb75e16dSPeter Maydell error_propagate(errp, err); 1143bb75e16dSPeter Maydell return; 1144bb75e16dSPeter Maydell } 1145bb75e16dSPeter Maydell object_property_set_bool(OBJECT(splitter), true, "realized", &err); 1146bb75e16dSPeter Maydell if (err) { 1147bb75e16dSPeter Maydell error_propagate(errp, err); 1148bb75e16dSPeter Maydell return; 1149bb75e16dSPeter Maydell } 1150bb75e16dSPeter Maydell 1151bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1152bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1153bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1154bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1155bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1156bb75e16dSPeter Maydell "mpcexp_status", i)); 1157bb75e16dSPeter Maydell } else { 1158bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1159f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1160f0cab7feSPeter Maydell "irq", 0, 1161bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1162bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1163bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1164bb75e16dSPeter Maydell "mpc_status", 0)); 1165bb75e16dSPeter Maydell } 1166bb75e16dSPeter Maydell 1167bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1168bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1169bb75e16dSPeter Maydell } 1170bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1171bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1172bb75e16dSPeter Maydell */ 117313628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1174bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1175bb75e16dSPeter Maydell 117613628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 11779e5e54d1SPeter Maydell 1178132b475aSPeter Maydell /* Forward the MSC related signals */ 1179132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1180132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1181132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1182132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 118391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1184132b475aSPeter Maydell 1185132b475aSPeter Maydell /* 1186132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1187132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1188132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 118993dbd103SPeter Maydell * devices in the ARMSSE. 1190132b475aSPeter Maydell */ 1191132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1192132b475aSPeter Maydell 11939e5e54d1SPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; 11949e5e54d1SPeter Maydell } 11959e5e54d1SPeter Maydell 119613628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 11979e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 11989e5e54d1SPeter Maydell { 119993dbd103SPeter Maydell /* 120093dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 12019e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 12029e5e54d1SPeter Maydell * NSCCFG register in the security controller. 12039e5e54d1SPeter Maydell */ 120493dbd103SPeter Maydell ARMSSE *s = ARMSSE(ii); 12059e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 12069e5e54d1SPeter Maydell 12079e5e54d1SPeter Maydell *ns = !(region & 1); 12089e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 12099e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 12109e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 12119e5e54d1SPeter Maydell *iregion = region; 12129e5e54d1SPeter Maydell } 12139e5e54d1SPeter Maydell 121413628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 12159e5e54d1SPeter Maydell .name = "iotkit", 12169e5e54d1SPeter Maydell .version_id = 1, 12179e5e54d1SPeter Maydell .minimum_version_id = 1, 12189e5e54d1SPeter Maydell .fields = (VMStateField[]) { 121993dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 12209e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 12219e5e54d1SPeter Maydell } 12229e5e54d1SPeter Maydell }; 12239e5e54d1SPeter Maydell 122413628891SPeter Maydell static Property armsse_properties[] = { 122593dbd103SPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 12269e5e54d1SPeter Maydell MemoryRegion *), 122793dbd103SPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 122893dbd103SPeter Maydell DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), 12294b635cf7SPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 123032187419SPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 12319e5e54d1SPeter Maydell DEFINE_PROP_END_OF_LIST() 12329e5e54d1SPeter Maydell }; 12339e5e54d1SPeter Maydell 123413628891SPeter Maydell static void armsse_reset(DeviceState *dev) 12359e5e54d1SPeter Maydell { 123693dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 12379e5e54d1SPeter Maydell 12389e5e54d1SPeter Maydell s->nsccfg = 0; 12399e5e54d1SPeter Maydell } 12409e5e54d1SPeter Maydell 124113628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 12429e5e54d1SPeter Maydell { 12439e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 12449e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 12454c3690b5SPeter Maydell ARMSSEClass *asc = ARMSSE_CLASS(klass); 12469e5e54d1SPeter Maydell 124713628891SPeter Maydell dc->realize = armsse_realize; 124813628891SPeter Maydell dc->vmsd = &armsse_vmstate; 124913628891SPeter Maydell dc->props = armsse_properties; 125013628891SPeter Maydell dc->reset = armsse_reset; 125113628891SPeter Maydell iic->check = armsse_idau_check; 12524c3690b5SPeter Maydell asc->info = data; 12539e5e54d1SPeter Maydell } 12549e5e54d1SPeter Maydell 12554c3690b5SPeter Maydell static const TypeInfo armsse_info = { 125693dbd103SPeter Maydell .name = TYPE_ARMSSE, 12579e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 125893dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 125913628891SPeter Maydell .instance_init = armsse_init, 12604c3690b5SPeter Maydell .abstract = true, 12619e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 12629e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 12639e5e54d1SPeter Maydell { } 12649e5e54d1SPeter Maydell } 12659e5e54d1SPeter Maydell }; 12669e5e54d1SPeter Maydell 12674c3690b5SPeter Maydell static void armsse_register_types(void) 12689e5e54d1SPeter Maydell { 12694c3690b5SPeter Maydell int i; 12704c3690b5SPeter Maydell 12714c3690b5SPeter Maydell type_register_static(&armsse_info); 12724c3690b5SPeter Maydell 12734c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 12744c3690b5SPeter Maydell TypeInfo ti = { 12754c3690b5SPeter Maydell .name = armsse_variants[i].name, 12764c3690b5SPeter Maydell .parent = TYPE_ARMSSE, 127713628891SPeter Maydell .class_init = armsse_class_init, 12784c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 12794c3690b5SPeter Maydell }; 12804c3690b5SPeter Maydell type_register(&ti); 12814c3690b5SPeter Maydell } 12829e5e54d1SPeter Maydell } 12839e5e54d1SPeter Maydell 12844c3690b5SPeter Maydell type_init(armsse_register_types); 1285