19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15aab7a378SPeter Maydell #include "qemu/bitops.h" 169e5e54d1SPeter Maydell #include "qapi/error.h" 179e5e54d1SPeter Maydell #include "trace.h" 189e5e54d1SPeter Maydell #include "hw/sysbus.h" 199e5e54d1SPeter Maydell #include "hw/registerfields.h" 206eee5d24SPeter Maydell #include "hw/arm/armsse.h" 2112ec8bd5SPeter Maydell #include "hw/arm/boot.h" 229e5e54d1SPeter Maydell 23dde0c491SPeter Maydell /* Format of the System Information block SYS_CONFIG register */ 24dde0c491SPeter Maydell typedef enum SysConfigFormat { 25dde0c491SPeter Maydell IoTKitFormat, 26dde0c491SPeter Maydell SSE200Format, 27dde0c491SPeter Maydell } SysConfigFormat; 28dde0c491SPeter Maydell 294c3690b5SPeter Maydell struct ARMSSEInfo { 304c3690b5SPeter Maydell const char *name; 31f0cab7feSPeter Maydell int sram_banks; 3291c1e9fcSPeter Maydell int num_cpus; 33dde0c491SPeter Maydell uint32_t sys_version; 34aab7a378SPeter Maydell uint32_t cpuwait_rst; 35dde0c491SPeter Maydell SysConfigFormat sys_config_format; 36f8574705SPeter Maydell bool has_mhus; 37e0b00f1bSPeter Maydell bool has_ppus; 382357bca5SPeter Maydell bool has_cachectrl; 39c1f57257SPeter Maydell bool has_cpusecctrl; 40ade67dcdSPeter Maydell bool has_cpuid; 41*a90a862bSPeter Maydell Property *props; 42*a90a862bSPeter Maydell }; 43*a90a862bSPeter Maydell 44*a90a862bSPeter Maydell static Property iotkit_properties[] = { 45*a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 46*a90a862bSPeter Maydell MemoryRegion *), 47*a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 48*a90a862bSPeter Maydell DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), 49*a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 50*a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 51*a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 52*a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 53*a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 54*a90a862bSPeter Maydell }; 55*a90a862bSPeter Maydell 56*a90a862bSPeter Maydell static Property armsse_properties[] = { 57*a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 58*a90a862bSPeter Maydell MemoryRegion *), 59*a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 60*a90a862bSPeter Maydell DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), 61*a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 62*a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 63*a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), 64*a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), 65*a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), 66*a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), 67*a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 684c3690b5SPeter Maydell }; 694c3690b5SPeter Maydell 704c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 714c3690b5SPeter Maydell { 724c3690b5SPeter Maydell .name = TYPE_IOTKIT, 73f0cab7feSPeter Maydell .sram_banks = 1, 7491c1e9fcSPeter Maydell .num_cpus = 1, 75dde0c491SPeter Maydell .sys_version = 0x41743, 76aab7a378SPeter Maydell .cpuwait_rst = 0, 77dde0c491SPeter Maydell .sys_config_format = IoTKitFormat, 78f8574705SPeter Maydell .has_mhus = false, 79e0b00f1bSPeter Maydell .has_ppus = false, 802357bca5SPeter Maydell .has_cachectrl = false, 81c1f57257SPeter Maydell .has_cpusecctrl = false, 82ade67dcdSPeter Maydell .has_cpuid = false, 83*a90a862bSPeter Maydell .props = iotkit_properties, 844c3690b5SPeter Maydell }, 850829d24eSPeter Maydell { 860829d24eSPeter Maydell .name = TYPE_SSE200, 870829d24eSPeter Maydell .sram_banks = 4, 880829d24eSPeter Maydell .num_cpus = 2, 890829d24eSPeter Maydell .sys_version = 0x22041743, 90aab7a378SPeter Maydell .cpuwait_rst = 2, 910829d24eSPeter Maydell .sys_config_format = SSE200Format, 920829d24eSPeter Maydell .has_mhus = true, 930829d24eSPeter Maydell .has_ppus = true, 940829d24eSPeter Maydell .has_cachectrl = true, 950829d24eSPeter Maydell .has_cpusecctrl = true, 960829d24eSPeter Maydell .has_cpuid = true, 97*a90a862bSPeter Maydell .props = armsse_properties, 980829d24eSPeter Maydell }, 994c3690b5SPeter Maydell }; 1004c3690b5SPeter Maydell 101dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 102dde0c491SPeter Maydell { 103dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 104dde0c491SPeter Maydell uint32_t sys_config; 105dde0c491SPeter Maydell 106dde0c491SPeter Maydell switch (info->sys_config_format) { 107dde0c491SPeter Maydell case IoTKitFormat: 108dde0c491SPeter Maydell sys_config = 0; 109dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 110dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 111dde0c491SPeter Maydell break; 112dde0c491SPeter Maydell case SSE200Format: 113dde0c491SPeter Maydell sys_config = 0; 114dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 115dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 116dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 117dde0c491SPeter Maydell if (info->num_cpus > 1) { 118dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 119dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 120dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 121dde0c491SPeter Maydell } 122dde0c491SPeter Maydell break; 123dde0c491SPeter Maydell default: 124dde0c491SPeter Maydell g_assert_not_reached(); 125dde0c491SPeter Maydell } 126dde0c491SPeter Maydell return sys_config; 127dde0c491SPeter Maydell } 128dde0c491SPeter Maydell 129d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 130d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 131d61e4e1fSPeter Maydell 13291c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 13391c1e9fcSPeter Maydell static bool irq_is_common[32] = { 13491c1e9fcSPeter Maydell [0 ... 5] = true, 13591c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 13691c1e9fcSPeter Maydell [8 ... 12] = true, 13791c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 13891c1e9fcSPeter Maydell /* 14: reserved */ 13991c1e9fcSPeter Maydell [15 ... 20] = true, 14091c1e9fcSPeter Maydell /* 21: reserved */ 14191c1e9fcSPeter Maydell [22 ... 26] = true, 14291c1e9fcSPeter Maydell /* 27: reserved */ 14391c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 14491c1e9fcSPeter Maydell /* 30, 31: reserved */ 14591c1e9fcSPeter Maydell }; 14691c1e9fcSPeter Maydell 1473733f803SPeter Maydell /* 1483733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 1499e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 1509e5e54d1SPeter Maydell */ 1513733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 1523733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 1539e5e54d1SPeter Maydell { 1543733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 1559e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 1563733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 1579e5e54d1SPeter Maydell } 1589e5e54d1SPeter Maydell 1599e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 1609e5e54d1SPeter Maydell { 1619e5e54d1SPeter Maydell qemu_irq destirq = opaque; 1629e5e54d1SPeter Maydell 1639e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 1649e5e54d1SPeter Maydell } 1659e5e54d1SPeter Maydell 1669e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 1679e5e54d1SPeter Maydell { 16893dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 1699e5e54d1SPeter Maydell 1709e5e54d1SPeter Maydell s->nsccfg = level; 1719e5e54d1SPeter Maydell } 1729e5e54d1SPeter Maydell 17313628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 1749e5e54d1SPeter Maydell { 1759e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 17693dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 1779e5e54d1SPeter Maydell * are provided by the security controller and which we want to 17893dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 17993dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 1809e5e54d1SPeter Maydell */ 1819e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 18213628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 1839e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 1849e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1859e5e54d1SPeter Maydell char *name; 1869e5e54d1SPeter Maydell 1879e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 18813628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1899e5e54d1SPeter Maydell g_free(name); 1909e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 19113628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1929e5e54d1SPeter Maydell g_free(name); 1939e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 19413628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1959e5e54d1SPeter Maydell g_free(name); 1969e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 19713628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1989e5e54d1SPeter Maydell g_free(name); 1999e5e54d1SPeter Maydell 2009e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 2019e5e54d1SPeter Maydell * split it so we can send it both to the security controller 2029e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 2039e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 2049e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 2059e5e54d1SPeter Maydell */ 2069e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 2079e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 2089e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 2099e5e54d1SPeter Maydell name, 0)); 2109e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 2119e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 2129e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 21313628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 2149e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 2159e5e54d1SPeter Maydell g_free(name); 2169e5e54d1SPeter Maydell } 2179e5e54d1SPeter Maydell 21813628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 2199e5e54d1SPeter Maydell { 2209e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 22113628891SPeter Maydell * named GPIO output of the armsse object. 2229e5e54d1SPeter Maydell */ 2239e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 2249e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 2259e5e54d1SPeter Maydell 2269e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 2279e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 2289e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 2299e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 2309e5e54d1SPeter Maydell } 2319e5e54d1SPeter Maydell 23213628891SPeter Maydell static void armsse_init(Object *obj) 2339e5e54d1SPeter Maydell { 23493dbd103SPeter Maydell ARMSSE *s = ARMSSE(obj); 235f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(obj); 236f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 2379e5e54d1SPeter Maydell int i; 2389e5e54d1SPeter Maydell 239f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 24091c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 241f0cab7feSPeter Maydell 24213628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 2439e5e54d1SPeter Maydell 24491c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 2457cd3a2e0SPeter Maydell /* 2467cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 2477cd3a2e0SPeter Maydell * distinct and may be configured differently. 2487cd3a2e0SPeter Maydell */ 2497cd3a2e0SPeter Maydell char *name; 2507cd3a2e0SPeter Maydell 2517cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 2527cd3a2e0SPeter Maydell object_initialize_child(obj, name, &s->cluster[i], 2537cd3a2e0SPeter Maydell sizeof(s->cluster[i]), TYPE_CPU_CLUSTER, 2547cd3a2e0SPeter Maydell &error_abort, NULL); 2557cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 2567cd3a2e0SPeter Maydell g_free(name); 2577cd3a2e0SPeter Maydell 2587cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 2597cd3a2e0SPeter Maydell sysbus_init_child_obj(OBJECT(&s->cluster[i]), name, 2607cd3a2e0SPeter Maydell &s->armv7m[i], sizeof(s->armv7m), TYPE_ARMV7M); 26191c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 2629e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 26391c1e9fcSPeter Maydell g_free(name); 264d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 265d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 266d847ca51SPeter Maydell g_free(name); 267d847ca51SPeter Maydell if (i > 0) { 268d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 269d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 270d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 271d847ca51SPeter Maydell g_free(name); 272d847ca51SPeter Maydell } 27391c1e9fcSPeter Maydell } 2749e5e54d1SPeter Maydell 275955cbc6bSThomas Huth sysbus_init_child_obj(obj, "secctl", &s->secctl, sizeof(s->secctl), 2769e5e54d1SPeter Maydell TYPE_IOTKIT_SECCTL); 277955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc0", &s->apb_ppc0, sizeof(s->apb_ppc0), 2789e5e54d1SPeter Maydell TYPE_TZ_PPC); 279955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc1", &s->apb_ppc1, sizeof(s->apb_ppc1), 2809e5e54d1SPeter Maydell TYPE_TZ_PPC); 281f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 282f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 283f0cab7feSPeter Maydell sysbus_init_child_obj(obj, name, &s->mpc[i], 284f0cab7feSPeter Maydell sizeof(s->mpc[i]), TYPE_TZ_MPC); 285f0cab7feSPeter Maydell g_free(name); 286f0cab7feSPeter Maydell } 287955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 288955cbc6bSThomas Huth sizeof(s->mpc_irq_orgate), TYPE_OR_IRQ, 289955cbc6bSThomas Huth &error_abort, NULL); 290955cbc6bSThomas Huth 291f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 292bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 293bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 294bb75e16dSPeter Maydell 295955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 296955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 297bb75e16dSPeter Maydell g_free(name); 298bb75e16dSPeter Maydell } 299955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer0", &s->timer0, sizeof(s->timer0), 3009e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 301955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer1", &s->timer1, sizeof(s->timer1), 3029e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 303e2d203baSPeter Maydell sysbus_init_child_obj(obj, "s32ktimer", &s->s32ktimer, sizeof(s->s32ktimer), 304e2d203baSPeter Maydell TYPE_CMSDK_APB_TIMER); 305955cbc6bSThomas Huth sysbus_init_child_obj(obj, "dualtimer", &s->dualtimer, sizeof(s->dualtimer), 306017d069dSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 307d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "s32kwatchdog", &s->s32kwatchdog, 308d61e4e1fSPeter Maydell sizeof(s->s32kwatchdog), TYPE_CMSDK_APB_WATCHDOG); 309d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "nswatchdog", &s->nswatchdog, 310d61e4e1fSPeter Maydell sizeof(s->nswatchdog), TYPE_CMSDK_APB_WATCHDOG); 311d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "swatchdog", &s->swatchdog, 312d61e4e1fSPeter Maydell sizeof(s->swatchdog), TYPE_CMSDK_APB_WATCHDOG); 31313628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysctl", &s->sysctl, 31406e65af3SPeter Maydell sizeof(s->sysctl), TYPE_IOTKIT_SYSCTL); 31513628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysinfo", &s->sysinfo, 31606e65af3SPeter Maydell sizeof(s->sysinfo), TYPE_IOTKIT_SYSINFO); 317f8574705SPeter Maydell if (info->has_mhus) { 318f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu0", &s->mhu[0], sizeof(s->mhu[0]), 31968d6b36fSPeter Maydell TYPE_ARMSSE_MHU); 320f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu1", &s->mhu[1], sizeof(s->mhu[1]), 32168d6b36fSPeter Maydell TYPE_ARMSSE_MHU); 322f8574705SPeter Maydell } 323e0b00f1bSPeter Maydell if (info->has_ppus) { 324e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 325e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 326e0b00f1bSPeter Maydell int ppuidx = CPU0CORE_PPU + i; 327e0b00f1bSPeter Maydell 328e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, name, &s->ppu[ppuidx], 329e0b00f1bSPeter Maydell sizeof(s->ppu[ppuidx]), 330e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 331e0b00f1bSPeter Maydell g_free(name); 332e0b00f1bSPeter Maydell } 333e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, "DBG_PPU", &s->ppu[DBG_PPU], 334e0b00f1bSPeter Maydell sizeof(s->ppu[DBG_PPU]), 335e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 336e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 337e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 338e0b00f1bSPeter Maydell int ppuidx = RAM0_PPU + i; 339e0b00f1bSPeter Maydell 340e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, name, &s->ppu[ppuidx], 341e0b00f1bSPeter Maydell sizeof(s->ppu[ppuidx]), 342e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 343e0b00f1bSPeter Maydell g_free(name); 344e0b00f1bSPeter Maydell } 345e0b00f1bSPeter Maydell } 3462357bca5SPeter Maydell if (info->has_cachectrl) { 3472357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 3482357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 3492357bca5SPeter Maydell 3502357bca5SPeter Maydell sysbus_init_child_obj(obj, name, &s->cachectrl[i], 3512357bca5SPeter Maydell sizeof(s->cachectrl[i]), 3522357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 3532357bca5SPeter Maydell g_free(name); 3542357bca5SPeter Maydell } 3552357bca5SPeter Maydell } 356c1f57257SPeter Maydell if (info->has_cpusecctrl) { 357c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 358c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 359c1f57257SPeter Maydell 360c1f57257SPeter Maydell sysbus_init_child_obj(obj, name, &s->cpusecctrl[i], 361c1f57257SPeter Maydell sizeof(s->cpusecctrl[i]), 362c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 363c1f57257SPeter Maydell g_free(name); 364c1f57257SPeter Maydell } 365c1f57257SPeter Maydell } 366ade67dcdSPeter Maydell if (info->has_cpuid) { 367ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 368ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 369ade67dcdSPeter Maydell 370ade67dcdSPeter Maydell sysbus_init_child_obj(obj, name, &s->cpuid[i], 371ade67dcdSPeter Maydell sizeof(s->cpuid[i]), 372ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 373ade67dcdSPeter Maydell g_free(name); 374ade67dcdSPeter Maydell } 375ade67dcdSPeter Maydell } 376d61e4e1fSPeter Maydell object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, 377d61e4e1fSPeter Maydell sizeof(s->nmi_orgate), TYPE_OR_IRQ, 378d61e4e1fSPeter Maydell &error_abort, NULL); 379955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 380955cbc6bSThomas Huth sizeof(s->ppc_irq_orgate), TYPE_OR_IRQ, 381955cbc6bSThomas Huth &error_abort, NULL); 382955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 383955cbc6bSThomas Huth sizeof(s->sec_resp_splitter), TYPE_SPLIT_IRQ, 384955cbc6bSThomas Huth &error_abort, NULL); 3859e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 3869e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 3879e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 3889e5e54d1SPeter Maydell 389955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 390955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 391955cbc6bSThomas Huth g_free(name); 3929e5e54d1SPeter Maydell } 39391c1e9fcSPeter Maydell if (info->num_cpus > 1) { 39491c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 39591c1e9fcSPeter Maydell if (irq_is_common[i]) { 39691c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 39791c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 39891c1e9fcSPeter Maydell 39991c1e9fcSPeter Maydell object_initialize_child(obj, name, splitter, sizeof(*splitter), 40091c1e9fcSPeter Maydell TYPE_SPLIT_IRQ, &error_abort, NULL); 40191c1e9fcSPeter Maydell g_free(name); 40291c1e9fcSPeter Maydell } 40391c1e9fcSPeter Maydell } 40491c1e9fcSPeter Maydell } 4059e5e54d1SPeter Maydell } 4069e5e54d1SPeter Maydell 40713628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 4089e5e54d1SPeter Maydell { 40991c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 4109e5e54d1SPeter Maydell 41191c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 4129e5e54d1SPeter Maydell } 4139e5e54d1SPeter Maydell 41413628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 415bb75e16dSPeter Maydell { 41693dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 417bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 418bb75e16dSPeter Maydell } 419bb75e16dSPeter Maydell 42091c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 42191c1e9fcSPeter Maydell { 42291c1e9fcSPeter Maydell /* 42391c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 42491c1e9fcSPeter Maydell * all CPUs in the SSE. 42591c1e9fcSPeter Maydell */ 42691c1e9fcSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(s); 42791c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 42891c1e9fcSPeter Maydell 42991c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 43091c1e9fcSPeter Maydell 43191c1e9fcSPeter Maydell if (info->num_cpus == 1) { 43291c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 43391c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 43491c1e9fcSPeter Maydell } else { 43591c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 43691c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 43791c1e9fcSPeter Maydell } 43891c1e9fcSPeter Maydell } 43991c1e9fcSPeter Maydell 440e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr) 441e0b00f1bSPeter Maydell { 442e0b00f1bSPeter Maydell /* Map a PPU unimplemented device stub */ 443e0b00f1bSPeter Maydell DeviceState *dev = DEVICE(&s->ppu[ppuidx]); 444e0b00f1bSPeter Maydell 445e0b00f1bSPeter Maydell qdev_prop_set_string(dev, "name", name); 446e0b00f1bSPeter Maydell qdev_prop_set_uint64(dev, "size", 0x1000); 447e0b00f1bSPeter Maydell qdev_init_nofail(dev); 448e0b00f1bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr); 449e0b00f1bSPeter Maydell } 450e0b00f1bSPeter Maydell 45113628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 4529e5e54d1SPeter Maydell { 45393dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 454f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(dev); 455f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 4569e5e54d1SPeter Maydell int i; 4579e5e54d1SPeter Maydell MemoryRegion *mr; 4589e5e54d1SPeter Maydell Error *err = NULL; 4599e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 4609e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 4619e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 4629e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 4639e5e54d1SPeter Maydell DeviceState *dev_secctl; 4649e5e54d1SPeter Maydell DeviceState *dev_splitter; 4654b635cf7SPeter Maydell uint32_t addr_width_max; 4669e5e54d1SPeter Maydell 4679e5e54d1SPeter Maydell if (!s->board_memory) { 4689e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 4699e5e54d1SPeter Maydell return; 4709e5e54d1SPeter Maydell } 4719e5e54d1SPeter Maydell 4729e5e54d1SPeter Maydell if (!s->mainclk_frq) { 4739e5e54d1SPeter Maydell error_setg(errp, "MAINCLK property was not set"); 4749e5e54d1SPeter Maydell return; 4759e5e54d1SPeter Maydell } 4769e5e54d1SPeter Maydell 4774b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 4784b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 4794b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 4804b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 4814b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 4824b635cf7SPeter Maydell addr_width_max); 4834b635cf7SPeter Maydell return; 4844b635cf7SPeter Maydell } 4854b635cf7SPeter Maydell 4869e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 4879e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 4889e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 4899e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 4909e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 4919e5e54d1SPeter Maydell * 49293dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 4939e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 49493dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 4959e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 4969e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 4979e5e54d1SPeter Maydell * region, otherwise it is an S region. 4989e5e54d1SPeter Maydell * 4999e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 5009e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 5019e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 5029e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 5039e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 5049e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 5059e5e54d1SPeter Maydell * 5069e5e54d1SPeter Maydell * (The other place that guest software can configure security 5079e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 5089e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 5099e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 5109e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 5119e5e54d1SPeter Maydell * 5129e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 5139e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 5149e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 5159e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 51693dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 5179e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 5189e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 5199e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 5209e5e54d1SPeter Maydell */ 5219e5e54d1SPeter Maydell 522d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 5239e5e54d1SPeter Maydell 52491c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 52591c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 52691c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 52791c1e9fcSPeter Maydell int j; 52891c1e9fcSPeter Maydell char *gpioname; 52991c1e9fcSPeter Maydell 53091c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32); 53191c1e9fcSPeter Maydell /* 532aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR* 533aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU 534aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the 535aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property. 536aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the 537aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property 538aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset). 539aab7a378SPeter Maydell * 540aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system 541aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR* 542aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate 54391c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 544aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code 545aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match 546aab7a378SPeter Maydell * whatever its firmware does. 5479e5e54d1SPeter Maydell */ 54832187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 54991c1e9fcSPeter Maydell /* 550aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT 551aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is 552aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and 553aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about 554aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in 555aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this 55691c1e9fcSPeter Maydell * later if necessary. 55791c1e9fcSPeter Maydell */ 558aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) { 55991c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "start-powered-off", &err); 5609e5e54d1SPeter Maydell if (err) { 5619e5e54d1SPeter Maydell error_propagate(errp, err); 5629e5e54d1SPeter Maydell return; 5639e5e54d1SPeter Maydell } 56491c1e9fcSPeter Maydell } 565*a90a862bSPeter Maydell if (!s->cpu_fpu[i]) { 566*a90a862bSPeter Maydell object_property_set_bool(cpuobj, false, "vfp", &err); 567*a90a862bSPeter Maydell if (err) { 568*a90a862bSPeter Maydell error_propagate(errp, err); 569*a90a862bSPeter Maydell return; 570*a90a862bSPeter Maydell } 571*a90a862bSPeter Maydell } 572*a90a862bSPeter Maydell if (!s->cpu_dsp[i]) { 573*a90a862bSPeter Maydell object_property_set_bool(cpuobj, false, "dsp", &err); 574*a90a862bSPeter Maydell if (err) { 575*a90a862bSPeter Maydell error_propagate(errp, err); 576*a90a862bSPeter Maydell return; 577*a90a862bSPeter Maydell } 578*a90a862bSPeter Maydell } 579d847ca51SPeter Maydell 580d847ca51SPeter Maydell if (i > 0) { 581d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 582d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 583d847ca51SPeter Maydell } else { 584d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 585d847ca51SPeter Maydell &s->container, -1); 586d847ca51SPeter Maydell } 587d847ca51SPeter Maydell object_property_set_link(cpuobj, OBJECT(&s->cpu_container[i]), 588d847ca51SPeter Maydell "memory", &err); 5899e5e54d1SPeter Maydell if (err) { 5909e5e54d1SPeter Maydell error_propagate(errp, err); 5919e5e54d1SPeter Maydell return; 5929e5e54d1SPeter Maydell } 59391c1e9fcSPeter Maydell object_property_set_link(cpuobj, OBJECT(s), "idau", &err); 59491c1e9fcSPeter Maydell if (err) { 59591c1e9fcSPeter Maydell error_propagate(errp, err); 59691c1e9fcSPeter Maydell return; 59791c1e9fcSPeter Maydell } 59891c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "realized", &err); 5999e5e54d1SPeter Maydell if (err) { 6009e5e54d1SPeter Maydell error_propagate(errp, err); 6019e5e54d1SPeter Maydell return; 6029e5e54d1SPeter Maydell } 6037cd3a2e0SPeter Maydell /* 6047cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 6057cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 6067cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 6077cd3a2e0SPeter Maydell * the cluster is realized. 6087cd3a2e0SPeter Maydell */ 6097cd3a2e0SPeter Maydell object_property_set_bool(OBJECT(&s->cluster[i]), 6107cd3a2e0SPeter Maydell true, "realized", &err); 6117cd3a2e0SPeter Maydell if (err) { 6127cd3a2e0SPeter Maydell error_propagate(errp, err); 6137cd3a2e0SPeter Maydell return; 6147cd3a2e0SPeter Maydell } 6159e5e54d1SPeter Maydell 61691c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 61791c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 61891c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 6195007c904SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + 32); 6209e5e54d1SPeter Maydell } 62191c1e9fcSPeter Maydell if (i == 0) { 62291c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 62391c1e9fcSPeter Maydell } else { 62491c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 62591c1e9fcSPeter Maydell } 62691c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 62791c1e9fcSPeter Maydell s->exp_irqs[i], 62891c1e9fcSPeter Maydell gpioname, s->exp_numirq); 62991c1e9fcSPeter Maydell g_free(gpioname); 63091c1e9fcSPeter Maydell } 63191c1e9fcSPeter Maydell 63291c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 63391c1e9fcSPeter Maydell if (info->num_cpus > 1) { 63491c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 63591c1e9fcSPeter Maydell if (irq_is_common[i]) { 63691c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 63791c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 63891c1e9fcSPeter Maydell int cpunum; 63991c1e9fcSPeter Maydell 64091c1e9fcSPeter Maydell object_property_set_int(splitter, info->num_cpus, 64191c1e9fcSPeter Maydell "num-lines", &err); 64291c1e9fcSPeter Maydell if (err) { 64391c1e9fcSPeter Maydell error_propagate(errp, err); 64491c1e9fcSPeter Maydell return; 64591c1e9fcSPeter Maydell } 64691c1e9fcSPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 64791c1e9fcSPeter Maydell if (err) { 64891c1e9fcSPeter Maydell error_propagate(errp, err); 64991c1e9fcSPeter Maydell return; 65091c1e9fcSPeter Maydell } 65191c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 65291c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 65391c1e9fcSPeter Maydell 65491c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 65591c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 65691c1e9fcSPeter Maydell } 65791c1e9fcSPeter Maydell } 65891c1e9fcSPeter Maydell } 65991c1e9fcSPeter Maydell } 6609e5e54d1SPeter Maydell 6619e5e54d1SPeter Maydell /* Set up the big aliases first */ 6623733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 6633733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 6643733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 6653733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 6669e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 6679e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 6689e5e54d1SPeter Maydell * control interfaces for the protection controllers). 6699e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 6703733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 6713733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 6729e5e54d1SPeter Maydell */ 6733733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 6743733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 6753733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 6763733f803SPeter Maydell } 6779e5e54d1SPeter Maydell 6789e5e54d1SPeter Maydell /* Security controller */ 6799e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->secctl), true, "realized", &err); 6809e5e54d1SPeter Maydell if (err) { 6819e5e54d1SPeter Maydell error_propagate(errp, err); 6829e5e54d1SPeter Maydell return; 6839e5e54d1SPeter Maydell } 6849e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 6859e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 6869e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 6879e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 6889e5e54d1SPeter Maydell 6899e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 6909e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 6919e5e54d1SPeter Maydell 6929e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 69393dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 69493dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 6959e5e54d1SPeter Maydell */ 6969e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->sec_resp_splitter), 3, 6979e5e54d1SPeter Maydell "num-lines", &err); 6989e5e54d1SPeter Maydell if (err) { 6999e5e54d1SPeter Maydell error_propagate(errp, err); 7009e5e54d1SPeter Maydell return; 7019e5e54d1SPeter Maydell } 7029e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->sec_resp_splitter), true, 7039e5e54d1SPeter Maydell "realized", &err); 7049e5e54d1SPeter Maydell if (err) { 7059e5e54d1SPeter Maydell error_propagate(errp, err); 7069e5e54d1SPeter Maydell return; 7079e5e54d1SPeter Maydell } 7089e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 7099e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 7109e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 7119e5e54d1SPeter Maydell 712f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 713f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 714f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 715f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 7164b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 717f0cab7feSPeter Maydell 7184b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 7194b635cf7SPeter Maydell sram_bank_size, &err); 720f0cab7feSPeter Maydell g_free(ramname); 721af60b291SPeter Maydell if (err) { 722af60b291SPeter Maydell error_propagate(errp, err); 723af60b291SPeter Maydell return; 724af60b291SPeter Maydell } 725f0cab7feSPeter Maydell object_property_set_link(OBJECT(&s->mpc[i]), OBJECT(&s->sram[i]), 726af60b291SPeter Maydell "downstream", &err); 727af60b291SPeter Maydell if (err) { 728af60b291SPeter Maydell error_propagate(errp, err); 729af60b291SPeter Maydell return; 730af60b291SPeter Maydell } 731f0cab7feSPeter Maydell object_property_set_bool(OBJECT(&s->mpc[i]), true, "realized", &err); 732af60b291SPeter Maydell if (err) { 733af60b291SPeter Maydell error_propagate(errp, err); 734af60b291SPeter Maydell return; 735af60b291SPeter Maydell } 736af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 737f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 7384b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 7394b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 740f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 741af60b291SPeter Maydell /* ...and its register interface */ 742f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 743f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 744f0cab7feSPeter Maydell } 745af60b291SPeter Maydell 746bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 747bb75e16dSPeter Maydell object_property_set_int(OBJECT(&s->mpc_irq_orgate), 748f0cab7feSPeter Maydell IOTS_NUM_EXP_MPC + info->sram_banks, 749f0cab7feSPeter Maydell "num-lines", &err); 750bb75e16dSPeter Maydell if (err) { 751bb75e16dSPeter Maydell error_propagate(errp, err); 752bb75e16dSPeter Maydell return; 753bb75e16dSPeter Maydell } 754bb75e16dSPeter Maydell object_property_set_bool(OBJECT(&s->mpc_irq_orgate), true, 755bb75e16dSPeter Maydell "realized", &err); 756bb75e16dSPeter Maydell if (err) { 757bb75e16dSPeter Maydell error_propagate(errp, err); 758bb75e16dSPeter Maydell return; 759bb75e16dSPeter Maydell } 760bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 76191c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 762bb75e16dSPeter Maydell 7639e5e54d1SPeter Maydell /* Devices behind APB PPC0: 7649e5e54d1SPeter Maydell * 0x40000000: timer0 7659e5e54d1SPeter Maydell * 0x40001000: timer1 7669e5e54d1SPeter Maydell * 0x40002000: dual timer 767f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 768f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 7699e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 7709e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 7719e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 7729e5e54d1SPeter Maydell */ 7739e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); 7749e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer0), true, "realized", &err); 7759e5e54d1SPeter Maydell if (err) { 7769e5e54d1SPeter Maydell error_propagate(errp, err); 7779e5e54d1SPeter Maydell return; 7789e5e54d1SPeter Maydell } 7799e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, 78091c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 3)); 7819e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); 7829e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[0]", &err); 7839e5e54d1SPeter Maydell if (err) { 7849e5e54d1SPeter Maydell error_propagate(errp, err); 7859e5e54d1SPeter Maydell return; 7869e5e54d1SPeter Maydell } 7879e5e54d1SPeter Maydell 7889e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); 7899e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer1), true, "realized", &err); 7909e5e54d1SPeter Maydell if (err) { 7919e5e54d1SPeter Maydell error_propagate(errp, err); 7929e5e54d1SPeter Maydell return; 7939e5e54d1SPeter Maydell } 7949e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, 79591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 4)); 7969e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); 7979e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[1]", &err); 7989e5e54d1SPeter Maydell if (err) { 7999e5e54d1SPeter Maydell error_propagate(errp, err); 8009e5e54d1SPeter Maydell return; 8019e5e54d1SPeter Maydell } 8029e5e54d1SPeter Maydell 803017d069dSPeter Maydell 804017d069dSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); 8059e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->dualtimer), true, "realized", &err); 8069e5e54d1SPeter Maydell if (err) { 8079e5e54d1SPeter Maydell error_propagate(errp, err); 8089e5e54d1SPeter Maydell return; 8099e5e54d1SPeter Maydell } 810017d069dSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->dualtimer), 0, 81191c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 5)); 8129e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); 8139e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[2]", &err); 8149e5e54d1SPeter Maydell if (err) { 8159e5e54d1SPeter Maydell error_propagate(errp, err); 8169e5e54d1SPeter Maydell return; 8179e5e54d1SPeter Maydell } 8189e5e54d1SPeter Maydell 819f8574705SPeter Maydell if (info->has_mhus) { 82068d6b36fSPeter Maydell /* 82168d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 82268d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 82368d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 82468d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 82568d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 82668d6b36fSPeter Maydell */ 82768d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 828f8574705SPeter Maydell 82968d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 83068d6b36fSPeter Maydell char *port; 83168d6b36fSPeter Maydell int cpunum; 83268d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 83368d6b36fSPeter Maydell 834f8574705SPeter Maydell object_property_set_bool(OBJECT(&s->mhu[i]), true, 835f8574705SPeter Maydell "realized", &err); 836f8574705SPeter Maydell if (err) { 837f8574705SPeter Maydell error_propagate(errp, err); 838f8574705SPeter Maydell return; 839f8574705SPeter Maydell } 840763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 84168d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 842f8574705SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), 843f8574705SPeter Maydell port, &err); 844763e10f7SPeter Maydell g_free(port); 845f8574705SPeter Maydell if (err) { 846f8574705SPeter Maydell error_propagate(errp, err); 847f8574705SPeter Maydell return; 848f8574705SPeter Maydell } 84968d6b36fSPeter Maydell 85068d6b36fSPeter Maydell /* 85168d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 85268d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 85368d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 85468d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 85568d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 85668d6b36fSPeter Maydell */ 85768d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 85868d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 85968d6b36fSPeter Maydell 86068d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 86168d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 86268d6b36fSPeter Maydell } 863f8574705SPeter Maydell } 864f8574705SPeter Maydell } 865f8574705SPeter Maydell 8669e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc0), true, "realized", &err); 8679e5e54d1SPeter Maydell if (err) { 8689e5e54d1SPeter Maydell error_propagate(errp, err); 8699e5e54d1SPeter Maydell return; 8709e5e54d1SPeter Maydell } 8719e5e54d1SPeter Maydell 8729e5e54d1SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); 8739e5e54d1SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc0); 8749e5e54d1SPeter Maydell 8759e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); 8769e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40000000, mr); 8779e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); 8789e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40001000, mr); 8799e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); 8809e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40002000, mr); 881f8574705SPeter Maydell if (info->has_mhus) { 882f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 883f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 884f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 885f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 886f8574705SPeter Maydell } 8879e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 8889e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 8899e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8909e5e54d1SPeter Maydell "cfg_nonsec", i)); 8919e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 8929e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8939e5e54d1SPeter Maydell "cfg_ap", i)); 8949e5e54d1SPeter Maydell } 8959e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 8969e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8979e5e54d1SPeter Maydell "irq_enable", 0)); 8989e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 8999e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 9009e5e54d1SPeter Maydell "irq_clear", 0)); 9019e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 9029e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 9039e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 9049e5e54d1SPeter Maydell 9059e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 9069e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 9079e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 9089e5e54d1SPeter Maydell */ 9099e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->ppc_irq_orgate), 9109e5e54d1SPeter Maydell NUM_PPCS, "num-lines", &err); 9119e5e54d1SPeter Maydell if (err) { 9129e5e54d1SPeter Maydell error_propagate(errp, err); 9139e5e54d1SPeter Maydell return; 9149e5e54d1SPeter Maydell } 9159e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->ppc_irq_orgate), true, 9169e5e54d1SPeter Maydell "realized", &err); 9179e5e54d1SPeter Maydell if (err) { 9189e5e54d1SPeter Maydell error_propagate(errp, err); 9199e5e54d1SPeter Maydell return; 9209e5e54d1SPeter Maydell } 9219e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 92291c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 9239e5e54d1SPeter Maydell 9242357bca5SPeter Maydell /* 9252357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 9262357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 9272357bca5SPeter Maydell * 0x50010000: L1 icache control registers 9282357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 9292357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 9302357bca5SPeter Maydell */ 9312357bca5SPeter Maydell if (info->has_cachectrl) { 9322357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 9332357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 9342357bca5SPeter Maydell MemoryRegion *mr; 9352357bca5SPeter Maydell 9362357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 9372357bca5SPeter Maydell g_free(name); 9382357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 9392357bca5SPeter Maydell object_property_set_bool(OBJECT(&s->cachectrl[i]), true, 9402357bca5SPeter Maydell "realized", &err); 9412357bca5SPeter Maydell if (err) { 9422357bca5SPeter Maydell error_propagate(errp, err); 9432357bca5SPeter Maydell return; 9442357bca5SPeter Maydell } 9452357bca5SPeter Maydell 9462357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 9472357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 9482357bca5SPeter Maydell } 9492357bca5SPeter Maydell } 950c1f57257SPeter Maydell if (info->has_cpusecctrl) { 951c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 952c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 953c1f57257SPeter Maydell MemoryRegion *mr; 954c1f57257SPeter Maydell 955c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 956c1f57257SPeter Maydell g_free(name); 957c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 958c1f57257SPeter Maydell object_property_set_bool(OBJECT(&s->cpusecctrl[i]), true, 959c1f57257SPeter Maydell "realized", &err); 960c1f57257SPeter Maydell if (err) { 961c1f57257SPeter Maydell error_propagate(errp, err); 962c1f57257SPeter Maydell return; 963c1f57257SPeter Maydell } 964c1f57257SPeter Maydell 965c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 966c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 967c1f57257SPeter Maydell } 968c1f57257SPeter Maydell } 969ade67dcdSPeter Maydell if (info->has_cpuid) { 970ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 971ade67dcdSPeter Maydell MemoryRegion *mr; 972ade67dcdSPeter Maydell 973ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 974ade67dcdSPeter Maydell object_property_set_bool(OBJECT(&s->cpuid[i]), true, 975ade67dcdSPeter Maydell "realized", &err); 976ade67dcdSPeter Maydell if (err) { 977ade67dcdSPeter Maydell error_propagate(errp, err); 978ade67dcdSPeter Maydell return; 979ade67dcdSPeter Maydell } 980ade67dcdSPeter Maydell 981ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 982ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 983ade67dcdSPeter Maydell } 984ade67dcdSPeter Maydell } 9859e5e54d1SPeter Maydell 98693dbd103SPeter Maydell /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */ 9879e5e54d1SPeter Maydell /* Devices behind APB PPC1: 9889e5e54d1SPeter Maydell * 0x4002f000: S32K timer 9899e5e54d1SPeter Maydell */ 990e2d203baSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); 9919e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->s32ktimer), true, "realized", &err); 9929e5e54d1SPeter Maydell if (err) { 9939e5e54d1SPeter Maydell error_propagate(errp, err); 9949e5e54d1SPeter Maydell return; 9959e5e54d1SPeter Maydell } 996e2d203baSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0, 99791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 2)); 9989e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); 9999e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc1), OBJECT(mr), "port[0]", &err); 10009e5e54d1SPeter Maydell if (err) { 10019e5e54d1SPeter Maydell error_propagate(errp, err); 10029e5e54d1SPeter Maydell return; 10039e5e54d1SPeter Maydell } 10049e5e54d1SPeter Maydell 10059e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc1), true, "realized", &err); 10069e5e54d1SPeter Maydell if (err) { 10079e5e54d1SPeter Maydell error_propagate(errp, err); 10089e5e54d1SPeter Maydell return; 10099e5e54d1SPeter Maydell } 10109e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); 10119e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x4002f000, mr); 10129e5e54d1SPeter Maydell 10139e5e54d1SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc1); 10149e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 10159e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10169e5e54d1SPeter Maydell "cfg_nonsec", 0)); 10179e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 10189e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10199e5e54d1SPeter Maydell "cfg_ap", 0)); 10209e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 10219e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10229e5e54d1SPeter Maydell "irq_enable", 0)); 10239e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 10249e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10259e5e54d1SPeter Maydell "irq_clear", 0)); 10269e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 10279e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10289e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 10299e5e54d1SPeter Maydell 1030dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), info->sys_version, 1031dde0c491SPeter Maydell "SYS_VERSION", &err); 1032dde0c491SPeter Maydell if (err) { 1033dde0c491SPeter Maydell error_propagate(errp, err); 1034dde0c491SPeter Maydell return; 1035dde0c491SPeter Maydell } 1036dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), 1037dde0c491SPeter Maydell armsse_sys_config_value(s, info), 1038dde0c491SPeter Maydell "SYS_CONFIG", &err); 1039dde0c491SPeter Maydell if (err) { 1040dde0c491SPeter Maydell error_propagate(errp, err); 1041dde0c491SPeter Maydell return; 1042dde0c491SPeter Maydell } 104306e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysinfo), true, "realized", &err); 104406e65af3SPeter Maydell if (err) { 104506e65af3SPeter Maydell error_propagate(errp, err); 104606e65af3SPeter Maydell return; 104706e65af3SPeter Maydell } 104806e65af3SPeter Maydell /* System information registers */ 104906e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); 105006e65af3SPeter Maydell /* System control registers */ 105104836414SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), info->sys_version, 105204836414SPeter Maydell "SYS_VERSION", &err); 1053aab7a378SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), info->cpuwait_rst, 1054aab7a378SPeter Maydell "CPUWAIT_RST", &err); 1055aab7a378SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), s->init_svtor, 1056aab7a378SPeter Maydell "INITSVTOR0_RST", &err); 1057aab7a378SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), s->init_svtor, 1058aab7a378SPeter Maydell "INITSVTOR1_RST", &err); 105906e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysctl), true, "realized", &err); 106006e65af3SPeter Maydell if (err) { 106106e65af3SPeter Maydell error_propagate(errp, err); 106206e65af3SPeter Maydell return; 106306e65af3SPeter Maydell } 106406e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000); 1065d61e4e1fSPeter Maydell 1066e0b00f1bSPeter Maydell if (info->has_ppus) { 1067e0b00f1bSPeter Maydell /* CPUnCORE_PPU for each CPU */ 1068e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1069e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 1070e0b00f1bSPeter Maydell 1071e0b00f1bSPeter Maydell map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000); 1072e0b00f1bSPeter Maydell /* 1073e0b00f1bSPeter Maydell * We don't support CPU debug so don't create the 1074e0b00f1bSPeter Maydell * CPU0DEBUG_PPU at 0x50024000 and 0x50026000. 1075e0b00f1bSPeter Maydell */ 1076e0b00f1bSPeter Maydell g_free(name); 1077e0b00f1bSPeter Maydell } 1078e0b00f1bSPeter Maydell map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000); 1079e0b00f1bSPeter Maydell 1080e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 1081e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 1082e0b00f1bSPeter Maydell 1083e0b00f1bSPeter Maydell map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000); 1084e0b00f1bSPeter Maydell g_free(name); 1085e0b00f1bSPeter Maydell } 1086e0b00f1bSPeter Maydell } 1087e0b00f1bSPeter Maydell 1088d61e4e1fSPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 1089d61e4e1fSPeter Maydell object_property_set_int(OBJECT(&s->nmi_orgate), 2, "num-lines", &err); 1090d61e4e1fSPeter Maydell if (err) { 1091d61e4e1fSPeter Maydell error_propagate(errp, err); 1092d61e4e1fSPeter Maydell return; 1093d61e4e1fSPeter Maydell } 1094d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nmi_orgate), true, "realized", &err); 1095d61e4e1fSPeter Maydell if (err) { 1096d61e4e1fSPeter Maydell error_propagate(errp, err); 1097d61e4e1fSPeter Maydell return; 1098d61e4e1fSPeter Maydell } 1099d61e4e1fSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 1100d61e4e1fSPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 1101d61e4e1fSPeter Maydell 1102d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); 1103d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->s32kwatchdog), true, "realized", &err); 1104d61e4e1fSPeter Maydell if (err) { 1105d61e4e1fSPeter Maydell error_propagate(errp, err); 1106d61e4e1fSPeter Maydell return; 1107d61e4e1fSPeter Maydell } 1108d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 1109d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0)); 1110d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000); 11119e5e54d1SPeter Maydell 111293dbd103SPeter Maydell /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ 11139e5e54d1SPeter Maydell 1114d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); 1115d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nswatchdog), true, "realized", &err); 1116d61e4e1fSPeter Maydell if (err) { 1117d61e4e1fSPeter Maydell error_propagate(errp, err); 1118d61e4e1fSPeter Maydell return; 1119d61e4e1fSPeter Maydell } 1120d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0, 112191c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 1)); 1122d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); 1123d61e4e1fSPeter Maydell 1124d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); 1125d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->swatchdog), true, "realized", &err); 1126d61e4e1fSPeter Maydell if (err) { 1127d61e4e1fSPeter Maydell error_propagate(errp, err); 1128d61e4e1fSPeter Maydell return; 1129d61e4e1fSPeter Maydell } 1130d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0, 1131d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1)); 1132d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000); 11339e5e54d1SPeter Maydell 11349e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 11359e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 11369e5e54d1SPeter Maydell 11379e5e54d1SPeter Maydell object_property_set_int(splitter, 2, "num-lines", &err); 11389e5e54d1SPeter Maydell if (err) { 11399e5e54d1SPeter Maydell error_propagate(errp, err); 11409e5e54d1SPeter Maydell return; 11419e5e54d1SPeter Maydell } 11429e5e54d1SPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 11439e5e54d1SPeter Maydell if (err) { 11449e5e54d1SPeter Maydell error_propagate(errp, err); 11459e5e54d1SPeter Maydell return; 11469e5e54d1SPeter Maydell } 11479e5e54d1SPeter Maydell } 11489e5e54d1SPeter Maydell 11499e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 11509e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 11519e5e54d1SPeter Maydell 115213628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 11539e5e54d1SPeter Maydell g_free(ppcname); 11549e5e54d1SPeter Maydell } 11559e5e54d1SPeter Maydell 11569e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 11579e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 11589e5e54d1SPeter Maydell 115913628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 11609e5e54d1SPeter Maydell g_free(ppcname); 11619e5e54d1SPeter Maydell } 11629e5e54d1SPeter Maydell 11639e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 11649e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 11659e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 11669e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 11679e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 11689e5e54d1SPeter Maydell TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; 11699e5e54d1SPeter Maydell 11709e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 11719e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 11729e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 11739e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 11749e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 11759e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 11767a35383aSPeter Maydell g_free(gpioname); 11779e5e54d1SPeter Maydell } 11789e5e54d1SPeter Maydell 1179bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1180f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1181bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1182bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1183bb75e16dSPeter Maydell 1184bb75e16dSPeter Maydell object_property_set_int(OBJECT(splitter), 2, "num-lines", &err); 1185bb75e16dSPeter Maydell if (err) { 1186bb75e16dSPeter Maydell error_propagate(errp, err); 1187bb75e16dSPeter Maydell return; 1188bb75e16dSPeter Maydell } 1189bb75e16dSPeter Maydell object_property_set_bool(OBJECT(splitter), true, "realized", &err); 1190bb75e16dSPeter Maydell if (err) { 1191bb75e16dSPeter Maydell error_propagate(errp, err); 1192bb75e16dSPeter Maydell return; 1193bb75e16dSPeter Maydell } 1194bb75e16dSPeter Maydell 1195bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1196bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1197bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1198bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1199bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1200bb75e16dSPeter Maydell "mpcexp_status", i)); 1201bb75e16dSPeter Maydell } else { 1202bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1203f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1204f0cab7feSPeter Maydell "irq", 0, 1205bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1206bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1207bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1208bb75e16dSPeter Maydell "mpc_status", 0)); 1209bb75e16dSPeter Maydell } 1210bb75e16dSPeter Maydell 1211bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1212bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1213bb75e16dSPeter Maydell } 1214bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1215bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1216bb75e16dSPeter Maydell */ 121713628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1218bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1219bb75e16dSPeter Maydell 122013628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 12219e5e54d1SPeter Maydell 1222132b475aSPeter Maydell /* Forward the MSC related signals */ 1223132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1224132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1225132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1226132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 122791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1228132b475aSPeter Maydell 1229132b475aSPeter Maydell /* 1230132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1231132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1232132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 123393dbd103SPeter Maydell * devices in the ARMSSE. 1234132b475aSPeter Maydell */ 1235132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1236132b475aSPeter Maydell 12379e5e54d1SPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; 12389e5e54d1SPeter Maydell } 12399e5e54d1SPeter Maydell 124013628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 12419e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 12429e5e54d1SPeter Maydell { 124393dbd103SPeter Maydell /* 124493dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 12459e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 12469e5e54d1SPeter Maydell * NSCCFG register in the security controller. 12479e5e54d1SPeter Maydell */ 124893dbd103SPeter Maydell ARMSSE *s = ARMSSE(ii); 12499e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 12509e5e54d1SPeter Maydell 12519e5e54d1SPeter Maydell *ns = !(region & 1); 12529e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 12539e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 12549e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 12559e5e54d1SPeter Maydell *iregion = region; 12569e5e54d1SPeter Maydell } 12579e5e54d1SPeter Maydell 125813628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 12599e5e54d1SPeter Maydell .name = "iotkit", 12609e5e54d1SPeter Maydell .version_id = 1, 12619e5e54d1SPeter Maydell .minimum_version_id = 1, 12629e5e54d1SPeter Maydell .fields = (VMStateField[]) { 126393dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 12649e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 12659e5e54d1SPeter Maydell } 12669e5e54d1SPeter Maydell }; 12679e5e54d1SPeter Maydell 126813628891SPeter Maydell static void armsse_reset(DeviceState *dev) 12699e5e54d1SPeter Maydell { 127093dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 12719e5e54d1SPeter Maydell 12729e5e54d1SPeter Maydell s->nsccfg = 0; 12739e5e54d1SPeter Maydell } 12749e5e54d1SPeter Maydell 127513628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 12769e5e54d1SPeter Maydell { 12779e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 12789e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 12794c3690b5SPeter Maydell ARMSSEClass *asc = ARMSSE_CLASS(klass); 1280*a90a862bSPeter Maydell const ARMSSEInfo *info = data; 12819e5e54d1SPeter Maydell 128213628891SPeter Maydell dc->realize = armsse_realize; 128313628891SPeter Maydell dc->vmsd = &armsse_vmstate; 1284*a90a862bSPeter Maydell dc->props = info->props; 128513628891SPeter Maydell dc->reset = armsse_reset; 128613628891SPeter Maydell iic->check = armsse_idau_check; 1287*a90a862bSPeter Maydell asc->info = info; 12889e5e54d1SPeter Maydell } 12899e5e54d1SPeter Maydell 12904c3690b5SPeter Maydell static const TypeInfo armsse_info = { 129193dbd103SPeter Maydell .name = TYPE_ARMSSE, 12929e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 129393dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 129413628891SPeter Maydell .instance_init = armsse_init, 12954c3690b5SPeter Maydell .abstract = true, 12969e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 12979e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 12989e5e54d1SPeter Maydell { } 12999e5e54d1SPeter Maydell } 13009e5e54d1SPeter Maydell }; 13019e5e54d1SPeter Maydell 13024c3690b5SPeter Maydell static void armsse_register_types(void) 13039e5e54d1SPeter Maydell { 13044c3690b5SPeter Maydell int i; 13054c3690b5SPeter Maydell 13064c3690b5SPeter Maydell type_register_static(&armsse_info); 13074c3690b5SPeter Maydell 13084c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 13094c3690b5SPeter Maydell TypeInfo ti = { 13104c3690b5SPeter Maydell .name = armsse_variants[i].name, 13114c3690b5SPeter Maydell .parent = TYPE_ARMSSE, 131213628891SPeter Maydell .class_init = armsse_class_init, 13134c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 13144c3690b5SPeter Maydell }; 13154c3690b5SPeter Maydell type_register(&ti); 13164c3690b5SPeter Maydell } 13179e5e54d1SPeter Maydell } 13189e5e54d1SPeter Maydell 13194c3690b5SPeter Maydell type_init(armsse_register_types); 1320