19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15aab7a378SPeter Maydell #include "qemu/bitops.h" 169e5e54d1SPeter Maydell #include "qapi/error.h" 179e5e54d1SPeter Maydell #include "trace.h" 189e5e54d1SPeter Maydell #include "hw/sysbus.h" 19d6454270SMarkus Armbruster #include "migration/vmstate.h" 209e5e54d1SPeter Maydell #include "hw/registerfields.h" 216eee5d24SPeter Maydell #include "hw/arm/armsse.h" 2212ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2364552b6bSMarkus Armbruster #include "hw/irq.h" 249e5e54d1SPeter Maydell 25dde0c491SPeter Maydell /* Format of the System Information block SYS_CONFIG register */ 26dde0c491SPeter Maydell typedef enum SysConfigFormat { 27dde0c491SPeter Maydell IoTKitFormat, 28dde0c491SPeter Maydell SSE200Format, 29dde0c491SPeter Maydell } SysConfigFormat; 30dde0c491SPeter Maydell 314c3690b5SPeter Maydell struct ARMSSEInfo { 324c3690b5SPeter Maydell const char *name; 33f0cab7feSPeter Maydell int sram_banks; 3491c1e9fcSPeter Maydell int num_cpus; 35dde0c491SPeter Maydell uint32_t sys_version; 36aab7a378SPeter Maydell uint32_t cpuwait_rst; 37dde0c491SPeter Maydell SysConfigFormat sys_config_format; 38f8574705SPeter Maydell bool has_mhus; 39e0b00f1bSPeter Maydell bool has_ppus; 402357bca5SPeter Maydell bool has_cachectrl; 41c1f57257SPeter Maydell bool has_cpusecctrl; 42ade67dcdSPeter Maydell bool has_cpuid; 43a90a862bSPeter Maydell Property *props; 44a90a862bSPeter Maydell }; 45a90a862bSPeter Maydell 46a90a862bSPeter Maydell static Property iotkit_properties[] = { 47a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 48a90a862bSPeter Maydell MemoryRegion *), 49a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 50a90a862bSPeter Maydell DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), 51a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 52a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 53a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 54a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 55a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 56a90a862bSPeter Maydell }; 57a90a862bSPeter Maydell 58a90a862bSPeter Maydell static Property armsse_properties[] = { 59a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 60a90a862bSPeter Maydell MemoryRegion *), 61a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 62a90a862bSPeter Maydell DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), 63a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 64a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 65a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), 66a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), 67a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), 68a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), 69a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 704c3690b5SPeter Maydell }; 714c3690b5SPeter Maydell 724c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 734c3690b5SPeter Maydell { 744c3690b5SPeter Maydell .name = TYPE_IOTKIT, 75f0cab7feSPeter Maydell .sram_banks = 1, 7691c1e9fcSPeter Maydell .num_cpus = 1, 77dde0c491SPeter Maydell .sys_version = 0x41743, 78aab7a378SPeter Maydell .cpuwait_rst = 0, 79dde0c491SPeter Maydell .sys_config_format = IoTKitFormat, 80f8574705SPeter Maydell .has_mhus = false, 81e0b00f1bSPeter Maydell .has_ppus = false, 822357bca5SPeter Maydell .has_cachectrl = false, 83c1f57257SPeter Maydell .has_cpusecctrl = false, 84ade67dcdSPeter Maydell .has_cpuid = false, 85a90a862bSPeter Maydell .props = iotkit_properties, 864c3690b5SPeter Maydell }, 870829d24eSPeter Maydell { 880829d24eSPeter Maydell .name = TYPE_SSE200, 890829d24eSPeter Maydell .sram_banks = 4, 900829d24eSPeter Maydell .num_cpus = 2, 910829d24eSPeter Maydell .sys_version = 0x22041743, 92aab7a378SPeter Maydell .cpuwait_rst = 2, 930829d24eSPeter Maydell .sys_config_format = SSE200Format, 940829d24eSPeter Maydell .has_mhus = true, 950829d24eSPeter Maydell .has_ppus = true, 960829d24eSPeter Maydell .has_cachectrl = true, 970829d24eSPeter Maydell .has_cpusecctrl = true, 980829d24eSPeter Maydell .has_cpuid = true, 99a90a862bSPeter Maydell .props = armsse_properties, 1000829d24eSPeter Maydell }, 1014c3690b5SPeter Maydell }; 1024c3690b5SPeter Maydell 103dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 104dde0c491SPeter Maydell { 105dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 106dde0c491SPeter Maydell uint32_t sys_config; 107dde0c491SPeter Maydell 108dde0c491SPeter Maydell switch (info->sys_config_format) { 109dde0c491SPeter Maydell case IoTKitFormat: 110dde0c491SPeter Maydell sys_config = 0; 111dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 112dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 113dde0c491SPeter Maydell break; 114dde0c491SPeter Maydell case SSE200Format: 115dde0c491SPeter Maydell sys_config = 0; 116dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 117dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 118dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 119dde0c491SPeter Maydell if (info->num_cpus > 1) { 120dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 121dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 122dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 123dde0c491SPeter Maydell } 124dde0c491SPeter Maydell break; 125dde0c491SPeter Maydell default: 126dde0c491SPeter Maydell g_assert_not_reached(); 127dde0c491SPeter Maydell } 128dde0c491SPeter Maydell return sys_config; 129dde0c491SPeter Maydell } 130dde0c491SPeter Maydell 131d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 132d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 133d61e4e1fSPeter Maydell 13491c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 13591c1e9fcSPeter Maydell static bool irq_is_common[32] = { 13691c1e9fcSPeter Maydell [0 ... 5] = true, 13791c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 13891c1e9fcSPeter Maydell [8 ... 12] = true, 13991c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 14091c1e9fcSPeter Maydell /* 14: reserved */ 14191c1e9fcSPeter Maydell [15 ... 20] = true, 14291c1e9fcSPeter Maydell /* 21: reserved */ 14391c1e9fcSPeter Maydell [22 ... 26] = true, 14491c1e9fcSPeter Maydell /* 27: reserved */ 14591c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 14691c1e9fcSPeter Maydell /* 30, 31: reserved */ 14791c1e9fcSPeter Maydell }; 14891c1e9fcSPeter Maydell 1493733f803SPeter Maydell /* 1503733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 1519e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 1529e5e54d1SPeter Maydell */ 1533733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 1543733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 1559e5e54d1SPeter Maydell { 1563733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 1579e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 1583733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 1599e5e54d1SPeter Maydell } 1609e5e54d1SPeter Maydell 1619e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 1629e5e54d1SPeter Maydell { 1639e5e54d1SPeter Maydell qemu_irq destirq = opaque; 1649e5e54d1SPeter Maydell 1659e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 1669e5e54d1SPeter Maydell } 1679e5e54d1SPeter Maydell 1689e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 1699e5e54d1SPeter Maydell { 17093dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 1719e5e54d1SPeter Maydell 1729e5e54d1SPeter Maydell s->nsccfg = level; 1739e5e54d1SPeter Maydell } 1749e5e54d1SPeter Maydell 17513628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 1769e5e54d1SPeter Maydell { 1779e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 17893dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 1799e5e54d1SPeter Maydell * are provided by the security controller and which we want to 18093dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 18193dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 1829e5e54d1SPeter Maydell */ 1839e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 18413628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 1859e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 1869e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1879e5e54d1SPeter Maydell char *name; 1889e5e54d1SPeter Maydell 1899e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 19013628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1919e5e54d1SPeter Maydell g_free(name); 1929e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 19313628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1949e5e54d1SPeter Maydell g_free(name); 1959e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 19613628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1979e5e54d1SPeter Maydell g_free(name); 1989e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 19913628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 2009e5e54d1SPeter Maydell g_free(name); 2019e5e54d1SPeter Maydell 2029e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 2039e5e54d1SPeter Maydell * split it so we can send it both to the security controller 2049e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 2059e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 2069e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 2079e5e54d1SPeter Maydell */ 2089e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 2099e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 2109e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 2119e5e54d1SPeter Maydell name, 0)); 2129e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 2139e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 2149e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 21513628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 2169e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 2179e5e54d1SPeter Maydell g_free(name); 2189e5e54d1SPeter Maydell } 2199e5e54d1SPeter Maydell 22013628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 2219e5e54d1SPeter Maydell { 2229e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 22313628891SPeter Maydell * named GPIO output of the armsse object. 2249e5e54d1SPeter Maydell */ 2259e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 2269e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 2279e5e54d1SPeter Maydell 2289e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 2299e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 2309e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 2319e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 2329e5e54d1SPeter Maydell } 2339e5e54d1SPeter Maydell 23413628891SPeter Maydell static void armsse_init(Object *obj) 2359e5e54d1SPeter Maydell { 23693dbd103SPeter Maydell ARMSSE *s = ARMSSE(obj); 237f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(obj); 238f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 2399e5e54d1SPeter Maydell int i; 2409e5e54d1SPeter Maydell 241f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 24291c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 243f0cab7feSPeter Maydell 24413628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 2459e5e54d1SPeter Maydell 24691c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 2477cd3a2e0SPeter Maydell /* 2487cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 2497cd3a2e0SPeter Maydell * distinct and may be configured differently. 2507cd3a2e0SPeter Maydell */ 2517cd3a2e0SPeter Maydell char *name; 2527cd3a2e0SPeter Maydell 2537cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 254*9fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER); 2557cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 2567cd3a2e0SPeter Maydell g_free(name); 2577cd3a2e0SPeter Maydell 2587cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 2597cd3a2e0SPeter Maydell sysbus_init_child_obj(OBJECT(&s->cluster[i]), name, 2607cd3a2e0SPeter Maydell &s->armv7m[i], sizeof(s->armv7m), TYPE_ARMV7M); 26191c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 2629e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 26391c1e9fcSPeter Maydell g_free(name); 264d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 265d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 266d847ca51SPeter Maydell g_free(name); 267d847ca51SPeter Maydell if (i > 0) { 268d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 269d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 270d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 271d847ca51SPeter Maydell g_free(name); 272d847ca51SPeter Maydell } 27391c1e9fcSPeter Maydell } 2749e5e54d1SPeter Maydell 275955cbc6bSThomas Huth sysbus_init_child_obj(obj, "secctl", &s->secctl, sizeof(s->secctl), 2769e5e54d1SPeter Maydell TYPE_IOTKIT_SECCTL); 277955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc0", &s->apb_ppc0, sizeof(s->apb_ppc0), 2789e5e54d1SPeter Maydell TYPE_TZ_PPC); 279955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc1", &s->apb_ppc1, sizeof(s->apb_ppc1), 2809e5e54d1SPeter Maydell TYPE_TZ_PPC); 281f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 282f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 283f0cab7feSPeter Maydell sysbus_init_child_obj(obj, name, &s->mpc[i], 284f0cab7feSPeter Maydell sizeof(s->mpc[i]), TYPE_TZ_MPC); 285f0cab7feSPeter Maydell g_free(name); 286f0cab7feSPeter Maydell } 287955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 288*9fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 289955cbc6bSThomas Huth 290f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 291bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 292bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 293bb75e16dSPeter Maydell 294*9fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 295bb75e16dSPeter Maydell g_free(name); 296bb75e16dSPeter Maydell } 297955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer0", &s->timer0, sizeof(s->timer0), 2989e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 299955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer1", &s->timer1, sizeof(s->timer1), 3009e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 301e2d203baSPeter Maydell sysbus_init_child_obj(obj, "s32ktimer", &s->s32ktimer, sizeof(s->s32ktimer), 302e2d203baSPeter Maydell TYPE_CMSDK_APB_TIMER); 303955cbc6bSThomas Huth sysbus_init_child_obj(obj, "dualtimer", &s->dualtimer, sizeof(s->dualtimer), 304017d069dSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 305d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "s32kwatchdog", &s->s32kwatchdog, 306d61e4e1fSPeter Maydell sizeof(s->s32kwatchdog), TYPE_CMSDK_APB_WATCHDOG); 307d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "nswatchdog", &s->nswatchdog, 308d61e4e1fSPeter Maydell sizeof(s->nswatchdog), TYPE_CMSDK_APB_WATCHDOG); 309d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "swatchdog", &s->swatchdog, 310d61e4e1fSPeter Maydell sizeof(s->swatchdog), TYPE_CMSDK_APB_WATCHDOG); 31113628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysctl", &s->sysctl, 31206e65af3SPeter Maydell sizeof(s->sysctl), TYPE_IOTKIT_SYSCTL); 31313628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysinfo", &s->sysinfo, 31406e65af3SPeter Maydell sizeof(s->sysinfo), TYPE_IOTKIT_SYSINFO); 315f8574705SPeter Maydell if (info->has_mhus) { 316f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu0", &s->mhu[0], sizeof(s->mhu[0]), 31768d6b36fSPeter Maydell TYPE_ARMSSE_MHU); 318f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu1", &s->mhu[1], sizeof(s->mhu[1]), 31968d6b36fSPeter Maydell TYPE_ARMSSE_MHU); 320f8574705SPeter Maydell } 321e0b00f1bSPeter Maydell if (info->has_ppus) { 322e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 323e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 324e0b00f1bSPeter Maydell int ppuidx = CPU0CORE_PPU + i; 325e0b00f1bSPeter Maydell 326e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, name, &s->ppu[ppuidx], 327e0b00f1bSPeter Maydell sizeof(s->ppu[ppuidx]), 328e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 329e0b00f1bSPeter Maydell g_free(name); 330e0b00f1bSPeter Maydell } 331e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, "DBG_PPU", &s->ppu[DBG_PPU], 332e0b00f1bSPeter Maydell sizeof(s->ppu[DBG_PPU]), 333e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 334e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 335e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 336e0b00f1bSPeter Maydell int ppuidx = RAM0_PPU + i; 337e0b00f1bSPeter Maydell 338e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, name, &s->ppu[ppuidx], 339e0b00f1bSPeter Maydell sizeof(s->ppu[ppuidx]), 340e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 341e0b00f1bSPeter Maydell g_free(name); 342e0b00f1bSPeter Maydell } 343e0b00f1bSPeter Maydell } 3442357bca5SPeter Maydell if (info->has_cachectrl) { 3452357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 3462357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 3472357bca5SPeter Maydell 3482357bca5SPeter Maydell sysbus_init_child_obj(obj, name, &s->cachectrl[i], 3492357bca5SPeter Maydell sizeof(s->cachectrl[i]), 3502357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 3512357bca5SPeter Maydell g_free(name); 3522357bca5SPeter Maydell } 3532357bca5SPeter Maydell } 354c1f57257SPeter Maydell if (info->has_cpusecctrl) { 355c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 356c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 357c1f57257SPeter Maydell 358c1f57257SPeter Maydell sysbus_init_child_obj(obj, name, &s->cpusecctrl[i], 359c1f57257SPeter Maydell sizeof(s->cpusecctrl[i]), 360c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 361c1f57257SPeter Maydell g_free(name); 362c1f57257SPeter Maydell } 363c1f57257SPeter Maydell } 364ade67dcdSPeter Maydell if (info->has_cpuid) { 365ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 366ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 367ade67dcdSPeter Maydell 368ade67dcdSPeter Maydell sysbus_init_child_obj(obj, name, &s->cpuid[i], 369ade67dcdSPeter Maydell sizeof(s->cpuid[i]), 370ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 371ade67dcdSPeter Maydell g_free(name); 372ade67dcdSPeter Maydell } 373ade67dcdSPeter Maydell } 374*9fc7fc4dSMarkus Armbruster object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ); 375955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 376*9fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 377955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 378*9fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ); 3799e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 3809e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 3819e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 3829e5e54d1SPeter Maydell 383*9fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 384955cbc6bSThomas Huth g_free(name); 3859e5e54d1SPeter Maydell } 38691c1e9fcSPeter Maydell if (info->num_cpus > 1) { 38791c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 38891c1e9fcSPeter Maydell if (irq_is_common[i]) { 38991c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 39091c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 39191c1e9fcSPeter Maydell 392*9fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 39391c1e9fcSPeter Maydell g_free(name); 39491c1e9fcSPeter Maydell } 39591c1e9fcSPeter Maydell } 39691c1e9fcSPeter Maydell } 3979e5e54d1SPeter Maydell } 3989e5e54d1SPeter Maydell 39913628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 4009e5e54d1SPeter Maydell { 40191c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 4029e5e54d1SPeter Maydell 40391c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 4049e5e54d1SPeter Maydell } 4059e5e54d1SPeter Maydell 40613628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 407bb75e16dSPeter Maydell { 40893dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 409bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 410bb75e16dSPeter Maydell } 411bb75e16dSPeter Maydell 41291c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 41391c1e9fcSPeter Maydell { 41491c1e9fcSPeter Maydell /* 41591c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 41691c1e9fcSPeter Maydell * all CPUs in the SSE. 41791c1e9fcSPeter Maydell */ 41891c1e9fcSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(s); 41991c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 42091c1e9fcSPeter Maydell 42191c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 42291c1e9fcSPeter Maydell 42391c1e9fcSPeter Maydell if (info->num_cpus == 1) { 42491c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 42591c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 42691c1e9fcSPeter Maydell } else { 42791c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 42891c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 42991c1e9fcSPeter Maydell } 43091c1e9fcSPeter Maydell } 43191c1e9fcSPeter Maydell 432e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr) 433e0b00f1bSPeter Maydell { 434e0b00f1bSPeter Maydell /* Map a PPU unimplemented device stub */ 435e0b00f1bSPeter Maydell DeviceState *dev = DEVICE(&s->ppu[ppuidx]); 436e0b00f1bSPeter Maydell 437e0b00f1bSPeter Maydell qdev_prop_set_string(dev, "name", name); 438e0b00f1bSPeter Maydell qdev_prop_set_uint64(dev, "size", 0x1000); 439e0b00f1bSPeter Maydell qdev_init_nofail(dev); 440e0b00f1bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr); 441e0b00f1bSPeter Maydell } 442e0b00f1bSPeter Maydell 44313628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 4449e5e54d1SPeter Maydell { 44593dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 446f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(dev); 447f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 4489e5e54d1SPeter Maydell int i; 4499e5e54d1SPeter Maydell MemoryRegion *mr; 4509e5e54d1SPeter Maydell Error *err = NULL; 4519e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 4529e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 4539e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 4549e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 4559e5e54d1SPeter Maydell DeviceState *dev_secctl; 4569e5e54d1SPeter Maydell DeviceState *dev_splitter; 4574b635cf7SPeter Maydell uint32_t addr_width_max; 4589e5e54d1SPeter Maydell 4599e5e54d1SPeter Maydell if (!s->board_memory) { 4609e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 4619e5e54d1SPeter Maydell return; 4629e5e54d1SPeter Maydell } 4639e5e54d1SPeter Maydell 4649e5e54d1SPeter Maydell if (!s->mainclk_frq) { 4659e5e54d1SPeter Maydell error_setg(errp, "MAINCLK property was not set"); 4669e5e54d1SPeter Maydell return; 4679e5e54d1SPeter Maydell } 4689e5e54d1SPeter Maydell 4694b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 4704b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 4714b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 4724b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 4734b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 4744b635cf7SPeter Maydell addr_width_max); 4754b635cf7SPeter Maydell return; 4764b635cf7SPeter Maydell } 4774b635cf7SPeter Maydell 4789e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 4799e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 4809e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 4819e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 4829e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 4839e5e54d1SPeter Maydell * 48493dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 4859e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 48693dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 4879e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 4889e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 4899e5e54d1SPeter Maydell * region, otherwise it is an S region. 4909e5e54d1SPeter Maydell * 4919e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 4929e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 4939e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 4949e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 4959e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 4969e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 4979e5e54d1SPeter Maydell * 4989e5e54d1SPeter Maydell * (The other place that guest software can configure security 4999e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 5009e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 5019e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 5029e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 5039e5e54d1SPeter Maydell * 5049e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 5059e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 5069e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 5079e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 50893dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 5099e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 5109e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 5119e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 5129e5e54d1SPeter Maydell */ 5139e5e54d1SPeter Maydell 514d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 5159e5e54d1SPeter Maydell 51691c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 51791c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 51891c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 51991c1e9fcSPeter Maydell int j; 52091c1e9fcSPeter Maydell char *gpioname; 52191c1e9fcSPeter Maydell 52291c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32); 52391c1e9fcSPeter Maydell /* 524aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR* 525aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU 526aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the 527aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property. 528aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the 529aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property 530aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset). 531aab7a378SPeter Maydell * 532aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system 533aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR* 534aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate 53591c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 536aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code 537aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match 538aab7a378SPeter Maydell * whatever its firmware does. 5399e5e54d1SPeter Maydell */ 54032187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 54191c1e9fcSPeter Maydell /* 542aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT 543aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is 544aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and 545aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about 546aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in 547aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this 54891c1e9fcSPeter Maydell * later if necessary. 54991c1e9fcSPeter Maydell */ 550aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) { 55191c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "start-powered-off", &err); 5529e5e54d1SPeter Maydell if (err) { 5539e5e54d1SPeter Maydell error_propagate(errp, err); 5549e5e54d1SPeter Maydell return; 5559e5e54d1SPeter Maydell } 55691c1e9fcSPeter Maydell } 557a90a862bSPeter Maydell if (!s->cpu_fpu[i]) { 558a90a862bSPeter Maydell object_property_set_bool(cpuobj, false, "vfp", &err); 559a90a862bSPeter Maydell if (err) { 560a90a862bSPeter Maydell error_propagate(errp, err); 561a90a862bSPeter Maydell return; 562a90a862bSPeter Maydell } 563a90a862bSPeter Maydell } 564a90a862bSPeter Maydell if (!s->cpu_dsp[i]) { 565a90a862bSPeter Maydell object_property_set_bool(cpuobj, false, "dsp", &err); 566a90a862bSPeter Maydell if (err) { 567a90a862bSPeter Maydell error_propagate(errp, err); 568a90a862bSPeter Maydell return; 569a90a862bSPeter Maydell } 570a90a862bSPeter Maydell } 571d847ca51SPeter Maydell 572d847ca51SPeter Maydell if (i > 0) { 573d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 574d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 575d847ca51SPeter Maydell } else { 576d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 577d847ca51SPeter Maydell &s->container, -1); 578d847ca51SPeter Maydell } 579d847ca51SPeter Maydell object_property_set_link(cpuobj, OBJECT(&s->cpu_container[i]), 580d847ca51SPeter Maydell "memory", &err); 5819e5e54d1SPeter Maydell if (err) { 5829e5e54d1SPeter Maydell error_propagate(errp, err); 5839e5e54d1SPeter Maydell return; 5849e5e54d1SPeter Maydell } 58591c1e9fcSPeter Maydell object_property_set_link(cpuobj, OBJECT(s), "idau", &err); 58691c1e9fcSPeter Maydell if (err) { 58791c1e9fcSPeter Maydell error_propagate(errp, err); 58891c1e9fcSPeter Maydell return; 58991c1e9fcSPeter Maydell } 59091c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "realized", &err); 5919e5e54d1SPeter Maydell if (err) { 5929e5e54d1SPeter Maydell error_propagate(errp, err); 5939e5e54d1SPeter Maydell return; 5949e5e54d1SPeter Maydell } 5957cd3a2e0SPeter Maydell /* 5967cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 5977cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 5987cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 5997cd3a2e0SPeter Maydell * the cluster is realized. 6007cd3a2e0SPeter Maydell */ 6017cd3a2e0SPeter Maydell object_property_set_bool(OBJECT(&s->cluster[i]), 6027cd3a2e0SPeter Maydell true, "realized", &err); 6037cd3a2e0SPeter Maydell if (err) { 6047cd3a2e0SPeter Maydell error_propagate(errp, err); 6057cd3a2e0SPeter Maydell return; 6067cd3a2e0SPeter Maydell } 6079e5e54d1SPeter Maydell 60891c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 60991c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 61091c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 6115007c904SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + 32); 6129e5e54d1SPeter Maydell } 61391c1e9fcSPeter Maydell if (i == 0) { 61491c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 61591c1e9fcSPeter Maydell } else { 61691c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 61791c1e9fcSPeter Maydell } 61891c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 61991c1e9fcSPeter Maydell s->exp_irqs[i], 62091c1e9fcSPeter Maydell gpioname, s->exp_numirq); 62191c1e9fcSPeter Maydell g_free(gpioname); 62291c1e9fcSPeter Maydell } 62391c1e9fcSPeter Maydell 62491c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 62591c1e9fcSPeter Maydell if (info->num_cpus > 1) { 62691c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 62791c1e9fcSPeter Maydell if (irq_is_common[i]) { 62891c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 62991c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 63091c1e9fcSPeter Maydell int cpunum; 63191c1e9fcSPeter Maydell 63291c1e9fcSPeter Maydell object_property_set_int(splitter, info->num_cpus, 63391c1e9fcSPeter Maydell "num-lines", &err); 63491c1e9fcSPeter Maydell if (err) { 63591c1e9fcSPeter Maydell error_propagate(errp, err); 63691c1e9fcSPeter Maydell return; 63791c1e9fcSPeter Maydell } 63891c1e9fcSPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 63991c1e9fcSPeter Maydell if (err) { 64091c1e9fcSPeter Maydell error_propagate(errp, err); 64191c1e9fcSPeter Maydell return; 64291c1e9fcSPeter Maydell } 64391c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 64491c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 64591c1e9fcSPeter Maydell 64691c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 64791c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 64891c1e9fcSPeter Maydell } 64991c1e9fcSPeter Maydell } 65091c1e9fcSPeter Maydell } 65191c1e9fcSPeter Maydell } 6529e5e54d1SPeter Maydell 6539e5e54d1SPeter Maydell /* Set up the big aliases first */ 6543733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 6553733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 6563733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 6573733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 6589e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 6599e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 6609e5e54d1SPeter Maydell * control interfaces for the protection controllers). 6619e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 6623733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 6633733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 6649e5e54d1SPeter Maydell */ 6653733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 6663733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 6673733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 6683733f803SPeter Maydell } 6699e5e54d1SPeter Maydell 6709e5e54d1SPeter Maydell /* Security controller */ 6719e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->secctl), true, "realized", &err); 6729e5e54d1SPeter Maydell if (err) { 6739e5e54d1SPeter Maydell error_propagate(errp, err); 6749e5e54d1SPeter Maydell return; 6759e5e54d1SPeter Maydell } 6769e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 6779e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 6789e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 6799e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 6809e5e54d1SPeter Maydell 6819e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 6829e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 6839e5e54d1SPeter Maydell 6849e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 68593dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 68693dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 6879e5e54d1SPeter Maydell */ 6889e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->sec_resp_splitter), 3, 6899e5e54d1SPeter Maydell "num-lines", &err); 6909e5e54d1SPeter Maydell if (err) { 6919e5e54d1SPeter Maydell error_propagate(errp, err); 6929e5e54d1SPeter Maydell return; 6939e5e54d1SPeter Maydell } 6949e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->sec_resp_splitter), true, 6959e5e54d1SPeter Maydell "realized", &err); 6969e5e54d1SPeter Maydell if (err) { 6979e5e54d1SPeter Maydell error_propagate(errp, err); 6989e5e54d1SPeter Maydell return; 6999e5e54d1SPeter Maydell } 7009e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 7019e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 7029e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 7039e5e54d1SPeter Maydell 704f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 705f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 706f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 707f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 7084b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 709f0cab7feSPeter Maydell 7104b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 7114b635cf7SPeter Maydell sram_bank_size, &err); 712f0cab7feSPeter Maydell g_free(ramname); 713af60b291SPeter Maydell if (err) { 714af60b291SPeter Maydell error_propagate(errp, err); 715af60b291SPeter Maydell return; 716af60b291SPeter Maydell } 717f0cab7feSPeter Maydell object_property_set_link(OBJECT(&s->mpc[i]), OBJECT(&s->sram[i]), 718af60b291SPeter Maydell "downstream", &err); 719af60b291SPeter Maydell if (err) { 720af60b291SPeter Maydell error_propagate(errp, err); 721af60b291SPeter Maydell return; 722af60b291SPeter Maydell } 723f0cab7feSPeter Maydell object_property_set_bool(OBJECT(&s->mpc[i]), true, "realized", &err); 724af60b291SPeter Maydell if (err) { 725af60b291SPeter Maydell error_propagate(errp, err); 726af60b291SPeter Maydell return; 727af60b291SPeter Maydell } 728af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 729f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 7304b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 7314b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 732f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 733af60b291SPeter Maydell /* ...and its register interface */ 734f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 735f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 736f0cab7feSPeter Maydell } 737af60b291SPeter Maydell 738bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 739bb75e16dSPeter Maydell object_property_set_int(OBJECT(&s->mpc_irq_orgate), 740f0cab7feSPeter Maydell IOTS_NUM_EXP_MPC + info->sram_banks, 741f0cab7feSPeter Maydell "num-lines", &err); 742bb75e16dSPeter Maydell if (err) { 743bb75e16dSPeter Maydell error_propagate(errp, err); 744bb75e16dSPeter Maydell return; 745bb75e16dSPeter Maydell } 746bb75e16dSPeter Maydell object_property_set_bool(OBJECT(&s->mpc_irq_orgate), true, 747bb75e16dSPeter Maydell "realized", &err); 748bb75e16dSPeter Maydell if (err) { 749bb75e16dSPeter Maydell error_propagate(errp, err); 750bb75e16dSPeter Maydell return; 751bb75e16dSPeter Maydell } 752bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 75391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 754bb75e16dSPeter Maydell 7559e5e54d1SPeter Maydell /* Devices behind APB PPC0: 7569e5e54d1SPeter Maydell * 0x40000000: timer0 7579e5e54d1SPeter Maydell * 0x40001000: timer1 7589e5e54d1SPeter Maydell * 0x40002000: dual timer 759f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 760f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 7619e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 7629e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 7639e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 7649e5e54d1SPeter Maydell */ 7659e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); 7669e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer0), true, "realized", &err); 7679e5e54d1SPeter Maydell if (err) { 7689e5e54d1SPeter Maydell error_propagate(errp, err); 7699e5e54d1SPeter Maydell return; 7709e5e54d1SPeter Maydell } 7719e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, 77291c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 3)); 7739e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); 7749e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[0]", &err); 7759e5e54d1SPeter Maydell if (err) { 7769e5e54d1SPeter Maydell error_propagate(errp, err); 7779e5e54d1SPeter Maydell return; 7789e5e54d1SPeter Maydell } 7799e5e54d1SPeter Maydell 7809e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); 7819e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer1), true, "realized", &err); 7829e5e54d1SPeter Maydell if (err) { 7839e5e54d1SPeter Maydell error_propagate(errp, err); 7849e5e54d1SPeter Maydell return; 7859e5e54d1SPeter Maydell } 7869e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, 78791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 4)); 7889e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); 7899e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[1]", &err); 7909e5e54d1SPeter Maydell if (err) { 7919e5e54d1SPeter Maydell error_propagate(errp, err); 7929e5e54d1SPeter Maydell return; 7939e5e54d1SPeter Maydell } 7949e5e54d1SPeter Maydell 795017d069dSPeter Maydell 796017d069dSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); 7979e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->dualtimer), true, "realized", &err); 7989e5e54d1SPeter Maydell if (err) { 7999e5e54d1SPeter Maydell error_propagate(errp, err); 8009e5e54d1SPeter Maydell return; 8019e5e54d1SPeter Maydell } 802017d069dSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->dualtimer), 0, 80391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 5)); 8049e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); 8059e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[2]", &err); 8069e5e54d1SPeter Maydell if (err) { 8079e5e54d1SPeter Maydell error_propagate(errp, err); 8089e5e54d1SPeter Maydell return; 8099e5e54d1SPeter Maydell } 8109e5e54d1SPeter Maydell 811f8574705SPeter Maydell if (info->has_mhus) { 81268d6b36fSPeter Maydell /* 81368d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 81468d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 81568d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 81668d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 81768d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 81868d6b36fSPeter Maydell */ 81968d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 820f8574705SPeter Maydell 82168d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 82268d6b36fSPeter Maydell char *port; 82368d6b36fSPeter Maydell int cpunum; 82468d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 82568d6b36fSPeter Maydell 826f8574705SPeter Maydell object_property_set_bool(OBJECT(&s->mhu[i]), true, 827f8574705SPeter Maydell "realized", &err); 828f8574705SPeter Maydell if (err) { 829f8574705SPeter Maydell error_propagate(errp, err); 830f8574705SPeter Maydell return; 831f8574705SPeter Maydell } 832763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 83368d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 834f8574705SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), 835f8574705SPeter Maydell port, &err); 836763e10f7SPeter Maydell g_free(port); 837f8574705SPeter Maydell if (err) { 838f8574705SPeter Maydell error_propagate(errp, err); 839f8574705SPeter Maydell return; 840f8574705SPeter Maydell } 84168d6b36fSPeter Maydell 84268d6b36fSPeter Maydell /* 84368d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 84468d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 84568d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 84668d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 84768d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 84868d6b36fSPeter Maydell */ 84968d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 85068d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 85168d6b36fSPeter Maydell 85268d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 85368d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 85468d6b36fSPeter Maydell } 855f8574705SPeter Maydell } 856f8574705SPeter Maydell } 857f8574705SPeter Maydell 8589e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc0), true, "realized", &err); 8599e5e54d1SPeter Maydell if (err) { 8609e5e54d1SPeter Maydell error_propagate(errp, err); 8619e5e54d1SPeter Maydell return; 8629e5e54d1SPeter Maydell } 8639e5e54d1SPeter Maydell 8649e5e54d1SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); 8659e5e54d1SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc0); 8669e5e54d1SPeter Maydell 8679e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); 8689e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40000000, mr); 8699e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); 8709e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40001000, mr); 8719e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); 8729e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40002000, mr); 873f8574705SPeter Maydell if (info->has_mhus) { 874f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 875f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 876f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 877f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 878f8574705SPeter Maydell } 8799e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 8809e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 8819e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8829e5e54d1SPeter Maydell "cfg_nonsec", i)); 8839e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 8849e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8859e5e54d1SPeter Maydell "cfg_ap", i)); 8869e5e54d1SPeter Maydell } 8879e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 8889e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8899e5e54d1SPeter Maydell "irq_enable", 0)); 8909e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 8919e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8929e5e54d1SPeter Maydell "irq_clear", 0)); 8939e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 8949e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8959e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 8969e5e54d1SPeter Maydell 8979e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 8989e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 8999e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 9009e5e54d1SPeter Maydell */ 9019e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->ppc_irq_orgate), 9029e5e54d1SPeter Maydell NUM_PPCS, "num-lines", &err); 9039e5e54d1SPeter Maydell if (err) { 9049e5e54d1SPeter Maydell error_propagate(errp, err); 9059e5e54d1SPeter Maydell return; 9069e5e54d1SPeter Maydell } 9079e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->ppc_irq_orgate), true, 9089e5e54d1SPeter Maydell "realized", &err); 9099e5e54d1SPeter Maydell if (err) { 9109e5e54d1SPeter Maydell error_propagate(errp, err); 9119e5e54d1SPeter Maydell return; 9129e5e54d1SPeter Maydell } 9139e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 91491c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 9159e5e54d1SPeter Maydell 9162357bca5SPeter Maydell /* 9172357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 9182357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 9192357bca5SPeter Maydell * 0x50010000: L1 icache control registers 9202357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 9212357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 9222357bca5SPeter Maydell */ 9232357bca5SPeter Maydell if (info->has_cachectrl) { 9242357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 9252357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 9262357bca5SPeter Maydell MemoryRegion *mr; 9272357bca5SPeter Maydell 9282357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 9292357bca5SPeter Maydell g_free(name); 9302357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 9312357bca5SPeter Maydell object_property_set_bool(OBJECT(&s->cachectrl[i]), true, 9322357bca5SPeter Maydell "realized", &err); 9332357bca5SPeter Maydell if (err) { 9342357bca5SPeter Maydell error_propagate(errp, err); 9352357bca5SPeter Maydell return; 9362357bca5SPeter Maydell } 9372357bca5SPeter Maydell 9382357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 9392357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 9402357bca5SPeter Maydell } 9412357bca5SPeter Maydell } 942c1f57257SPeter Maydell if (info->has_cpusecctrl) { 943c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 944c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 945c1f57257SPeter Maydell MemoryRegion *mr; 946c1f57257SPeter Maydell 947c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 948c1f57257SPeter Maydell g_free(name); 949c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 950c1f57257SPeter Maydell object_property_set_bool(OBJECT(&s->cpusecctrl[i]), true, 951c1f57257SPeter Maydell "realized", &err); 952c1f57257SPeter Maydell if (err) { 953c1f57257SPeter Maydell error_propagate(errp, err); 954c1f57257SPeter Maydell return; 955c1f57257SPeter Maydell } 956c1f57257SPeter Maydell 957c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 958c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 959c1f57257SPeter Maydell } 960c1f57257SPeter Maydell } 961ade67dcdSPeter Maydell if (info->has_cpuid) { 962ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 963ade67dcdSPeter Maydell MemoryRegion *mr; 964ade67dcdSPeter Maydell 965ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 966ade67dcdSPeter Maydell object_property_set_bool(OBJECT(&s->cpuid[i]), true, 967ade67dcdSPeter Maydell "realized", &err); 968ade67dcdSPeter Maydell if (err) { 969ade67dcdSPeter Maydell error_propagate(errp, err); 970ade67dcdSPeter Maydell return; 971ade67dcdSPeter Maydell } 972ade67dcdSPeter Maydell 973ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 974ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 975ade67dcdSPeter Maydell } 976ade67dcdSPeter Maydell } 9779e5e54d1SPeter Maydell 97893dbd103SPeter Maydell /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */ 9799e5e54d1SPeter Maydell /* Devices behind APB PPC1: 9809e5e54d1SPeter Maydell * 0x4002f000: S32K timer 9819e5e54d1SPeter Maydell */ 982e2d203baSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); 9839e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->s32ktimer), true, "realized", &err); 9849e5e54d1SPeter Maydell if (err) { 9859e5e54d1SPeter Maydell error_propagate(errp, err); 9869e5e54d1SPeter Maydell return; 9879e5e54d1SPeter Maydell } 988e2d203baSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0, 98991c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 2)); 9909e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); 9919e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc1), OBJECT(mr), "port[0]", &err); 9929e5e54d1SPeter Maydell if (err) { 9939e5e54d1SPeter Maydell error_propagate(errp, err); 9949e5e54d1SPeter Maydell return; 9959e5e54d1SPeter Maydell } 9969e5e54d1SPeter Maydell 9979e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc1), true, "realized", &err); 9989e5e54d1SPeter Maydell if (err) { 9999e5e54d1SPeter Maydell error_propagate(errp, err); 10009e5e54d1SPeter Maydell return; 10019e5e54d1SPeter Maydell } 10029e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); 10039e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x4002f000, mr); 10049e5e54d1SPeter Maydell 10059e5e54d1SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc1); 10069e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 10079e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10089e5e54d1SPeter Maydell "cfg_nonsec", 0)); 10099e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 10109e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10119e5e54d1SPeter Maydell "cfg_ap", 0)); 10129e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 10139e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10149e5e54d1SPeter Maydell "irq_enable", 0)); 10159e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 10169e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10179e5e54d1SPeter Maydell "irq_clear", 0)); 10189e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 10199e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10209e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 10219e5e54d1SPeter Maydell 1022dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), info->sys_version, 1023dde0c491SPeter Maydell "SYS_VERSION", &err); 1024dde0c491SPeter Maydell if (err) { 1025dde0c491SPeter Maydell error_propagate(errp, err); 1026dde0c491SPeter Maydell return; 1027dde0c491SPeter Maydell } 1028dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), 1029dde0c491SPeter Maydell armsse_sys_config_value(s, info), 1030dde0c491SPeter Maydell "SYS_CONFIG", &err); 1031dde0c491SPeter Maydell if (err) { 1032dde0c491SPeter Maydell error_propagate(errp, err); 1033dde0c491SPeter Maydell return; 1034dde0c491SPeter Maydell } 103506e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysinfo), true, "realized", &err); 103606e65af3SPeter Maydell if (err) { 103706e65af3SPeter Maydell error_propagate(errp, err); 103806e65af3SPeter Maydell return; 103906e65af3SPeter Maydell } 104006e65af3SPeter Maydell /* System information registers */ 104106e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); 104206e65af3SPeter Maydell /* System control registers */ 104304836414SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), info->sys_version, 104404836414SPeter Maydell "SYS_VERSION", &err); 1045aab7a378SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), info->cpuwait_rst, 1046aab7a378SPeter Maydell "CPUWAIT_RST", &err); 1047aab7a378SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), s->init_svtor, 1048aab7a378SPeter Maydell "INITSVTOR0_RST", &err); 1049aab7a378SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), s->init_svtor, 1050aab7a378SPeter Maydell "INITSVTOR1_RST", &err); 105106e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysctl), true, "realized", &err); 105206e65af3SPeter Maydell if (err) { 105306e65af3SPeter Maydell error_propagate(errp, err); 105406e65af3SPeter Maydell return; 105506e65af3SPeter Maydell } 105606e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000); 1057d61e4e1fSPeter Maydell 1058e0b00f1bSPeter Maydell if (info->has_ppus) { 1059e0b00f1bSPeter Maydell /* CPUnCORE_PPU for each CPU */ 1060e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1061e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 1062e0b00f1bSPeter Maydell 1063e0b00f1bSPeter Maydell map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000); 1064e0b00f1bSPeter Maydell /* 1065e0b00f1bSPeter Maydell * We don't support CPU debug so don't create the 1066e0b00f1bSPeter Maydell * CPU0DEBUG_PPU at 0x50024000 and 0x50026000. 1067e0b00f1bSPeter Maydell */ 1068e0b00f1bSPeter Maydell g_free(name); 1069e0b00f1bSPeter Maydell } 1070e0b00f1bSPeter Maydell map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000); 1071e0b00f1bSPeter Maydell 1072e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 1073e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 1074e0b00f1bSPeter Maydell 1075e0b00f1bSPeter Maydell map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000); 1076e0b00f1bSPeter Maydell g_free(name); 1077e0b00f1bSPeter Maydell } 1078e0b00f1bSPeter Maydell } 1079e0b00f1bSPeter Maydell 1080d61e4e1fSPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 1081d61e4e1fSPeter Maydell object_property_set_int(OBJECT(&s->nmi_orgate), 2, "num-lines", &err); 1082d61e4e1fSPeter Maydell if (err) { 1083d61e4e1fSPeter Maydell error_propagate(errp, err); 1084d61e4e1fSPeter Maydell return; 1085d61e4e1fSPeter Maydell } 1086d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nmi_orgate), true, "realized", &err); 1087d61e4e1fSPeter Maydell if (err) { 1088d61e4e1fSPeter Maydell error_propagate(errp, err); 1089d61e4e1fSPeter Maydell return; 1090d61e4e1fSPeter Maydell } 1091d61e4e1fSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 1092d61e4e1fSPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 1093d61e4e1fSPeter Maydell 1094d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); 1095d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->s32kwatchdog), true, "realized", &err); 1096d61e4e1fSPeter Maydell if (err) { 1097d61e4e1fSPeter Maydell error_propagate(errp, err); 1098d61e4e1fSPeter Maydell return; 1099d61e4e1fSPeter Maydell } 1100d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 1101d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0)); 1102d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000); 11039e5e54d1SPeter Maydell 110493dbd103SPeter Maydell /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ 11059e5e54d1SPeter Maydell 1106d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); 1107d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nswatchdog), true, "realized", &err); 1108d61e4e1fSPeter Maydell if (err) { 1109d61e4e1fSPeter Maydell error_propagate(errp, err); 1110d61e4e1fSPeter Maydell return; 1111d61e4e1fSPeter Maydell } 1112d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0, 111391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 1)); 1114d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); 1115d61e4e1fSPeter Maydell 1116d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); 1117d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->swatchdog), true, "realized", &err); 1118d61e4e1fSPeter Maydell if (err) { 1119d61e4e1fSPeter Maydell error_propagate(errp, err); 1120d61e4e1fSPeter Maydell return; 1121d61e4e1fSPeter Maydell } 1122d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0, 1123d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1)); 1124d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000); 11259e5e54d1SPeter Maydell 11269e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 11279e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 11289e5e54d1SPeter Maydell 11299e5e54d1SPeter Maydell object_property_set_int(splitter, 2, "num-lines", &err); 11309e5e54d1SPeter Maydell if (err) { 11319e5e54d1SPeter Maydell error_propagate(errp, err); 11329e5e54d1SPeter Maydell return; 11339e5e54d1SPeter Maydell } 11349e5e54d1SPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 11359e5e54d1SPeter Maydell if (err) { 11369e5e54d1SPeter Maydell error_propagate(errp, err); 11379e5e54d1SPeter Maydell return; 11389e5e54d1SPeter Maydell } 11399e5e54d1SPeter Maydell } 11409e5e54d1SPeter Maydell 11419e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 11429e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 11439e5e54d1SPeter Maydell 114413628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 11459e5e54d1SPeter Maydell g_free(ppcname); 11469e5e54d1SPeter Maydell } 11479e5e54d1SPeter Maydell 11489e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 11499e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 11509e5e54d1SPeter Maydell 115113628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 11529e5e54d1SPeter Maydell g_free(ppcname); 11539e5e54d1SPeter Maydell } 11549e5e54d1SPeter Maydell 11559e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 11569e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 11579e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 11589e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 11599e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 11609e5e54d1SPeter Maydell TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; 11619e5e54d1SPeter Maydell 11629e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 11639e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 11649e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 11659e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 11669e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 11679e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 11687a35383aSPeter Maydell g_free(gpioname); 11699e5e54d1SPeter Maydell } 11709e5e54d1SPeter Maydell 1171bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1172f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1173bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1174bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1175bb75e16dSPeter Maydell 1176bb75e16dSPeter Maydell object_property_set_int(OBJECT(splitter), 2, "num-lines", &err); 1177bb75e16dSPeter Maydell if (err) { 1178bb75e16dSPeter Maydell error_propagate(errp, err); 1179bb75e16dSPeter Maydell return; 1180bb75e16dSPeter Maydell } 1181bb75e16dSPeter Maydell object_property_set_bool(OBJECT(splitter), true, "realized", &err); 1182bb75e16dSPeter Maydell if (err) { 1183bb75e16dSPeter Maydell error_propagate(errp, err); 1184bb75e16dSPeter Maydell return; 1185bb75e16dSPeter Maydell } 1186bb75e16dSPeter Maydell 1187bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1188bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1189bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1190bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1191bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1192bb75e16dSPeter Maydell "mpcexp_status", i)); 1193bb75e16dSPeter Maydell } else { 1194bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1195f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1196f0cab7feSPeter Maydell "irq", 0, 1197bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1198bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1199bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1200bb75e16dSPeter Maydell "mpc_status", 0)); 1201bb75e16dSPeter Maydell } 1202bb75e16dSPeter Maydell 1203bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1204bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1205bb75e16dSPeter Maydell } 1206bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1207bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1208bb75e16dSPeter Maydell */ 120913628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1210bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1211bb75e16dSPeter Maydell 121213628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 12139e5e54d1SPeter Maydell 1214132b475aSPeter Maydell /* Forward the MSC related signals */ 1215132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1216132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1217132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1218132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 121991c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1220132b475aSPeter Maydell 1221132b475aSPeter Maydell /* 1222132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1223132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1224132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 122593dbd103SPeter Maydell * devices in the ARMSSE. 1226132b475aSPeter Maydell */ 1227132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1228132b475aSPeter Maydell 12299e5e54d1SPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; 12309e5e54d1SPeter Maydell } 12319e5e54d1SPeter Maydell 123213628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 12339e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 12349e5e54d1SPeter Maydell { 123593dbd103SPeter Maydell /* 123693dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 12379e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 12389e5e54d1SPeter Maydell * NSCCFG register in the security controller. 12399e5e54d1SPeter Maydell */ 124093dbd103SPeter Maydell ARMSSE *s = ARMSSE(ii); 12419e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 12429e5e54d1SPeter Maydell 12439e5e54d1SPeter Maydell *ns = !(region & 1); 12449e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 12459e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 12469e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 12479e5e54d1SPeter Maydell *iregion = region; 12489e5e54d1SPeter Maydell } 12499e5e54d1SPeter Maydell 125013628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 12519e5e54d1SPeter Maydell .name = "iotkit", 12529e5e54d1SPeter Maydell .version_id = 1, 12539e5e54d1SPeter Maydell .minimum_version_id = 1, 12549e5e54d1SPeter Maydell .fields = (VMStateField[]) { 125593dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 12569e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 12579e5e54d1SPeter Maydell } 12589e5e54d1SPeter Maydell }; 12599e5e54d1SPeter Maydell 126013628891SPeter Maydell static void armsse_reset(DeviceState *dev) 12619e5e54d1SPeter Maydell { 126293dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 12639e5e54d1SPeter Maydell 12649e5e54d1SPeter Maydell s->nsccfg = 0; 12659e5e54d1SPeter Maydell } 12669e5e54d1SPeter Maydell 126713628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 12689e5e54d1SPeter Maydell { 12699e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 12709e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 12714c3690b5SPeter Maydell ARMSSEClass *asc = ARMSSE_CLASS(klass); 1272a90a862bSPeter Maydell const ARMSSEInfo *info = data; 12739e5e54d1SPeter Maydell 127413628891SPeter Maydell dc->realize = armsse_realize; 127513628891SPeter Maydell dc->vmsd = &armsse_vmstate; 12764f67d30bSMarc-André Lureau device_class_set_props(dc, info->props); 127713628891SPeter Maydell dc->reset = armsse_reset; 127813628891SPeter Maydell iic->check = armsse_idau_check; 1279a90a862bSPeter Maydell asc->info = info; 12809e5e54d1SPeter Maydell } 12819e5e54d1SPeter Maydell 12824c3690b5SPeter Maydell static const TypeInfo armsse_info = { 128393dbd103SPeter Maydell .name = TYPE_ARMSSE, 12849e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 128593dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 128613628891SPeter Maydell .instance_init = armsse_init, 12874c3690b5SPeter Maydell .abstract = true, 12889e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 12899e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 12909e5e54d1SPeter Maydell { } 12919e5e54d1SPeter Maydell } 12929e5e54d1SPeter Maydell }; 12939e5e54d1SPeter Maydell 12944c3690b5SPeter Maydell static void armsse_register_types(void) 12959e5e54d1SPeter Maydell { 12964c3690b5SPeter Maydell int i; 12974c3690b5SPeter Maydell 12984c3690b5SPeter Maydell type_register_static(&armsse_info); 12994c3690b5SPeter Maydell 13004c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 13014c3690b5SPeter Maydell TypeInfo ti = { 13024c3690b5SPeter Maydell .name = armsse_variants[i].name, 13034c3690b5SPeter Maydell .parent = TYPE_ARMSSE, 130413628891SPeter Maydell .class_init = armsse_class_init, 13054c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 13064c3690b5SPeter Maydell }; 13074c3690b5SPeter Maydell type_register(&ti); 13084c3690b5SPeter Maydell } 13099e5e54d1SPeter Maydell } 13109e5e54d1SPeter Maydell 13114c3690b5SPeter Maydell type_init(armsse_register_types); 1312