19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15aab7a378SPeter Maydell #include "qemu/bitops.h" 169e5e54d1SPeter Maydell #include "qapi/error.h" 179e5e54d1SPeter Maydell #include "trace.h" 189e5e54d1SPeter Maydell #include "hw/sysbus.h" 19d6454270SMarkus Armbruster #include "migration/vmstate.h" 209e5e54d1SPeter Maydell #include "hw/registerfields.h" 216eee5d24SPeter Maydell #include "hw/arm/armsse.h" 22419a7f80SPeter Maydell #include "hw/arm/armsse-version.h" 2312ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2464552b6bSMarkus Armbruster #include "hw/irq.h" 258fd34dc0SPeter Maydell #include "hw/qdev-clock.h" 269e5e54d1SPeter Maydell 27e94d7723SPeter Maydell /* 28e94d7723SPeter Maydell * The SSE-300 puts some devices in different places to the 29e94d7723SPeter Maydell * SSE-200 (and original IoTKit). We use an array of these structs 30e94d7723SPeter Maydell * to define how each variant lays out these devices. (Parts of the 31e94d7723SPeter Maydell * SoC that are the same for all variants aren't handled via these 32e94d7723SPeter Maydell * data structures.) 33e94d7723SPeter Maydell */ 34e94d7723SPeter Maydell 35e94d7723SPeter Maydell #define NO_IRQ -1 36e94d7723SPeter Maydell #define NO_PPC -1 371292b932SPeter Maydell /* 381292b932SPeter Maydell * Special values for ARMSSEDeviceInfo::irq to indicate that this 391292b932SPeter Maydell * device uses one of the inputs to the OR gate that feeds into the 401292b932SPeter Maydell * CPU NMI input. 411292b932SPeter Maydell */ 421292b932SPeter Maydell #define NMI_0 10000 431292b932SPeter Maydell #define NMI_1 10001 44e94d7723SPeter Maydell 45e94d7723SPeter Maydell typedef struct ARMSSEDeviceInfo { 46e94d7723SPeter Maydell const char *name; /* name to use for the QOM object; NULL terminates list */ 47e94d7723SPeter Maydell const char *type; /* QOM type name */ 48e94d7723SPeter Maydell unsigned int index; /* Which of the N devices of this type is this ? */ 49e94d7723SPeter Maydell hwaddr addr; 50e94d7723SPeter Maydell int ppc; /* Index of APB PPC this device is wired up to, or NO_PPC */ 51e94d7723SPeter Maydell int ppc_port; /* Port number of this device on the PPC */ 521292b932SPeter Maydell int irq; /* NO_IRQ, or 0..NUM_SSE_IRQS-1, or NMI_0 or NMI_1 */ 531292b932SPeter Maydell bool slowclk; /* true if device uses the slow 32KHz clock */ 54e94d7723SPeter Maydell } ARMSSEDeviceInfo; 55e94d7723SPeter Maydell 564c3690b5SPeter Maydell struct ARMSSEInfo { 574c3690b5SPeter Maydell const char *name; 58419a7f80SPeter Maydell uint32_t sse_version; 59f0cab7feSPeter Maydell int sram_banks; 6091c1e9fcSPeter Maydell int num_cpus; 61dde0c491SPeter Maydell uint32_t sys_version; 62446587a9SPeter Maydell uint32_t iidr; 63aab7a378SPeter Maydell uint32_t cpuwait_rst; 64f8574705SPeter Maydell bool has_mhus; 65e0b00f1bSPeter Maydell bool has_ppus; 662357bca5SPeter Maydell bool has_cachectrl; 67c1f57257SPeter Maydell bool has_cpusecctrl; 68ade67dcdSPeter Maydell bool has_cpuid; 69a90a862bSPeter Maydell Property *props; 70e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 71a90a862bSPeter Maydell }; 72a90a862bSPeter Maydell 73a90a862bSPeter Maydell static Property iotkit_properties[] = { 74a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 75a90a862bSPeter Maydell MemoryRegion *), 76a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 77a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 78a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 79a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 80a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 81a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 82a90a862bSPeter Maydell }; 83a90a862bSPeter Maydell 84a90a862bSPeter Maydell static Property armsse_properties[] = { 85a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 86a90a862bSPeter Maydell MemoryRegion *), 87a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 88a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 89a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 90a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), 91a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), 92a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), 93a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), 94a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 954c3690b5SPeter Maydell }; 964c3690b5SPeter Maydell 97e94d7723SPeter Maydell static const ARMSSEDeviceInfo sse200_devices[] = { 98e94d7723SPeter Maydell { 99e94d7723SPeter Maydell .name = "timer0", 100e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 101e94d7723SPeter Maydell .index = 0, 102e94d7723SPeter Maydell .addr = 0x40000000, 103e94d7723SPeter Maydell .ppc = 0, 104e94d7723SPeter Maydell .ppc_port = 0, 105e94d7723SPeter Maydell .irq = 3, 106e94d7723SPeter Maydell }, 107e94d7723SPeter Maydell { 108e94d7723SPeter Maydell .name = "timer1", 109e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 110e94d7723SPeter Maydell .index = 1, 111e94d7723SPeter Maydell .addr = 0x40001000, 112e94d7723SPeter Maydell .ppc = 0, 113e94d7723SPeter Maydell .ppc_port = 1, 114e94d7723SPeter Maydell .irq = 4, 115e94d7723SPeter Maydell }, 116e94d7723SPeter Maydell { 11799865afcSPeter Maydell .name = "s32ktimer", 11899865afcSPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 11999865afcSPeter Maydell .index = 2, 12099865afcSPeter Maydell .addr = 0x4002f000, 12199865afcSPeter Maydell .ppc = 1, 12299865afcSPeter Maydell .ppc_port = 0, 12399865afcSPeter Maydell .irq = 2, 12499865afcSPeter Maydell .slowclk = true, 12599865afcSPeter Maydell }, 12699865afcSPeter Maydell { 1277e8e25dbSPeter Maydell .name = "dualtimer", 1287e8e25dbSPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER, 1297e8e25dbSPeter Maydell .index = 0, 1307e8e25dbSPeter Maydell .addr = 0x40002000, 1317e8e25dbSPeter Maydell .ppc = 0, 1327e8e25dbSPeter Maydell .ppc_port = 2, 1337e8e25dbSPeter Maydell .irq = 5, 1347e8e25dbSPeter Maydell }, 1357e8e25dbSPeter Maydell { 1361292b932SPeter Maydell .name = "s32kwatchdog", 1371292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1381292b932SPeter Maydell .index = 0, 1391292b932SPeter Maydell .addr = 0x5002e000, 1401292b932SPeter Maydell .ppc = NO_PPC, 1411292b932SPeter Maydell .irq = NMI_0, 1421292b932SPeter Maydell .slowclk = true, 1431292b932SPeter Maydell }, 1441292b932SPeter Maydell { 1451292b932SPeter Maydell .name = "nswatchdog", 1461292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1471292b932SPeter Maydell .index = 1, 1481292b932SPeter Maydell .addr = 0x40081000, 1491292b932SPeter Maydell .ppc = NO_PPC, 1501292b932SPeter Maydell .irq = 1, 1511292b932SPeter Maydell }, 1521292b932SPeter Maydell { 1531292b932SPeter Maydell .name = "swatchdog", 1541292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1551292b932SPeter Maydell .index = 2, 1561292b932SPeter Maydell .addr = 0x50081000, 1571292b932SPeter Maydell .ppc = NO_PPC, 1581292b932SPeter Maydell .irq = NMI_1, 1591292b932SPeter Maydell }, 1601292b932SPeter Maydell { 16139bd0bb1SPeter Maydell .name = "armsse-sysinfo", 16239bd0bb1SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 16339bd0bb1SPeter Maydell .index = 0, 16439bd0bb1SPeter Maydell .addr = 0x40020000, 16539bd0bb1SPeter Maydell .ppc = NO_PPC, 16639bd0bb1SPeter Maydell .irq = NO_IRQ, 16739bd0bb1SPeter Maydell }, 16839bd0bb1SPeter Maydell { 169*9de4ddb4SPeter Maydell .name = "armsse-sysctl", 170*9de4ddb4SPeter Maydell .type = TYPE_IOTKIT_SYSCTL, 171*9de4ddb4SPeter Maydell .index = 0, 172*9de4ddb4SPeter Maydell .addr = 0x50021000, 173*9de4ddb4SPeter Maydell .ppc = NO_PPC, 174*9de4ddb4SPeter Maydell .irq = NO_IRQ, 175*9de4ddb4SPeter Maydell }, 176*9de4ddb4SPeter Maydell { 177e94d7723SPeter Maydell .name = NULL, 178e94d7723SPeter Maydell } 179e94d7723SPeter Maydell }; 180e94d7723SPeter Maydell 1814c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 1824c3690b5SPeter Maydell { 1834c3690b5SPeter Maydell .name = TYPE_IOTKIT, 184419a7f80SPeter Maydell .sse_version = ARMSSE_IOTKIT, 185f0cab7feSPeter Maydell .sram_banks = 1, 18691c1e9fcSPeter Maydell .num_cpus = 1, 187dde0c491SPeter Maydell .sys_version = 0x41743, 188446587a9SPeter Maydell .iidr = 0, 189aab7a378SPeter Maydell .cpuwait_rst = 0, 190f8574705SPeter Maydell .has_mhus = false, 191e0b00f1bSPeter Maydell .has_ppus = false, 1922357bca5SPeter Maydell .has_cachectrl = false, 193c1f57257SPeter Maydell .has_cpusecctrl = false, 194ade67dcdSPeter Maydell .has_cpuid = false, 195a90a862bSPeter Maydell .props = iotkit_properties, 196e94d7723SPeter Maydell .devinfo = sse200_devices, 1974c3690b5SPeter Maydell }, 1980829d24eSPeter Maydell { 1990829d24eSPeter Maydell .name = TYPE_SSE200, 200419a7f80SPeter Maydell .sse_version = ARMSSE_SSE200, 2010829d24eSPeter Maydell .sram_banks = 4, 2020829d24eSPeter Maydell .num_cpus = 2, 2030829d24eSPeter Maydell .sys_version = 0x22041743, 204446587a9SPeter Maydell .iidr = 0, 205aab7a378SPeter Maydell .cpuwait_rst = 2, 2060829d24eSPeter Maydell .has_mhus = true, 2070829d24eSPeter Maydell .has_ppus = true, 2080829d24eSPeter Maydell .has_cachectrl = true, 2090829d24eSPeter Maydell .has_cpusecctrl = true, 2100829d24eSPeter Maydell .has_cpuid = true, 211a90a862bSPeter Maydell .props = armsse_properties, 212e94d7723SPeter Maydell .devinfo = sse200_devices, 2130829d24eSPeter Maydell }, 2144c3690b5SPeter Maydell }; 2154c3690b5SPeter Maydell 216dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 217dde0c491SPeter Maydell { 218dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 219dde0c491SPeter Maydell uint32_t sys_config; 220dde0c491SPeter Maydell 221c89cef3aSPeter Maydell switch (info->sse_version) { 222c89cef3aSPeter Maydell case ARMSSE_IOTKIT: 223dde0c491SPeter Maydell sys_config = 0; 224dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 225dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 226dde0c491SPeter Maydell break; 227c89cef3aSPeter Maydell case ARMSSE_SSE200: 228dde0c491SPeter Maydell sys_config = 0; 229dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 230dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 231dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 232dde0c491SPeter Maydell if (info->num_cpus > 1) { 233dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 234dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 235dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 236dde0c491SPeter Maydell } 237dde0c491SPeter Maydell break; 238c89cef3aSPeter Maydell case ARMSSE_SSE300: 239c89cef3aSPeter Maydell sys_config = 0; 240c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 241c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 242c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 16, 3, 3); /* CPU0 = Cortex-M55 */ 243c89cef3aSPeter Maydell break; 244dde0c491SPeter Maydell default: 245dde0c491SPeter Maydell g_assert_not_reached(); 246dde0c491SPeter Maydell } 247dde0c491SPeter Maydell return sys_config; 248dde0c491SPeter Maydell } 249dde0c491SPeter Maydell 250d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 251d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 252d61e4e1fSPeter Maydell 25391c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 25491c1e9fcSPeter Maydell static bool irq_is_common[32] = { 25591c1e9fcSPeter Maydell [0 ... 5] = true, 25691c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 25791c1e9fcSPeter Maydell [8 ... 12] = true, 25891c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 25991c1e9fcSPeter Maydell /* 14: reserved */ 26091c1e9fcSPeter Maydell [15 ... 20] = true, 26191c1e9fcSPeter Maydell /* 21: reserved */ 26291c1e9fcSPeter Maydell [22 ... 26] = true, 26391c1e9fcSPeter Maydell /* 27: reserved */ 26491c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 26591c1e9fcSPeter Maydell /* 30, 31: reserved */ 26691c1e9fcSPeter Maydell }; 26791c1e9fcSPeter Maydell 2683733f803SPeter Maydell /* 2693733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 2709e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 2719e5e54d1SPeter Maydell */ 2723733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 2733733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 2749e5e54d1SPeter Maydell { 2753733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 2769e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 2773733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 2789e5e54d1SPeter Maydell } 2799e5e54d1SPeter Maydell 2809e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 2819e5e54d1SPeter Maydell { 2829e5e54d1SPeter Maydell qemu_irq destirq = opaque; 2839e5e54d1SPeter Maydell 2849e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 2859e5e54d1SPeter Maydell } 2869e5e54d1SPeter Maydell 2879e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 2889e5e54d1SPeter Maydell { 2898055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 2909e5e54d1SPeter Maydell 2919e5e54d1SPeter Maydell s->nsccfg = level; 2929e5e54d1SPeter Maydell } 2939e5e54d1SPeter Maydell 29413628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 2959e5e54d1SPeter Maydell { 2969e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 29793dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 2989e5e54d1SPeter Maydell * are provided by the security controller and which we want to 29993dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 30093dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 3019e5e54d1SPeter Maydell */ 3029e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 30313628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 3049e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 3059e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 3069e5e54d1SPeter Maydell char *name; 3079e5e54d1SPeter Maydell 3089e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 30913628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 3109e5e54d1SPeter Maydell g_free(name); 3119e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 31213628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 3139e5e54d1SPeter Maydell g_free(name); 3149e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 31513628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 3169e5e54d1SPeter Maydell g_free(name); 3179e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 31813628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 3199e5e54d1SPeter Maydell g_free(name); 3209e5e54d1SPeter Maydell 3219e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 3229e5e54d1SPeter Maydell * split it so we can send it both to the security controller 3239e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 3249e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 3259e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 3269e5e54d1SPeter Maydell */ 3279e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 3289e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 3299e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 3309e5e54d1SPeter Maydell name, 0)); 3319e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 3329e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 3339e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 33413628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 3359e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 3369e5e54d1SPeter Maydell g_free(name); 3379e5e54d1SPeter Maydell } 3389e5e54d1SPeter Maydell 33913628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 3409e5e54d1SPeter Maydell { 3419e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 34213628891SPeter Maydell * named GPIO output of the armsse object. 3439e5e54d1SPeter Maydell */ 3449e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 3459e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 3469e5e54d1SPeter Maydell 3479e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 3489e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 3499e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 3509e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 3519e5e54d1SPeter Maydell } 3529e5e54d1SPeter Maydell 3535ee0abedSPeter Maydell static void armsse_mainclk_update(void *opaque, ClockEvent event) 3548ee3e26eSPeter Maydell { 3558ee3e26eSPeter Maydell ARMSSE *s = ARM_SSE(opaque); 3565ee0abedSPeter Maydell 3578ee3e26eSPeter Maydell /* 3588ee3e26eSPeter Maydell * Set system_clock_scale from our Clock input; this is what 3598ee3e26eSPeter Maydell * controls the tick rate of the CPU SysTick timer. 3608ee3e26eSPeter Maydell */ 3618ee3e26eSPeter Maydell system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); 3628ee3e26eSPeter Maydell } 3638ee3e26eSPeter Maydell 36413628891SPeter Maydell static void armsse_init(Object *obj) 3659e5e54d1SPeter Maydell { 3668055340fSEduardo Habkost ARMSSE *s = ARM_SSE(obj); 3678055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(obj); 368f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 369e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 3709e5e54d1SPeter Maydell int i; 3719e5e54d1SPeter Maydell 372f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 37391c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 374f0cab7feSPeter Maydell 3758ee3e26eSPeter Maydell s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", 3765ee0abedSPeter Maydell armsse_mainclk_update, s, ClockUpdate); 3775ee0abedSPeter Maydell s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL, 0); 3788fd34dc0SPeter Maydell 37913628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 3809e5e54d1SPeter Maydell 38191c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 3827cd3a2e0SPeter Maydell /* 3837cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 3847cd3a2e0SPeter Maydell * distinct and may be configured differently. 3857cd3a2e0SPeter Maydell */ 3867cd3a2e0SPeter Maydell char *name; 3877cd3a2e0SPeter Maydell 3887cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 3899fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER); 3907cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 3917cd3a2e0SPeter Maydell g_free(name); 3927cd3a2e0SPeter Maydell 3937cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 3945a147c8cSMarkus Armbruster object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i], 395287f4319SMarkus Armbruster TYPE_ARMV7M); 39691c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 3979e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 39891c1e9fcSPeter Maydell g_free(name); 399d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 400d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 401d847ca51SPeter Maydell g_free(name); 402d847ca51SPeter Maydell if (i > 0) { 403d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 404d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 405d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 406d847ca51SPeter Maydell g_free(name); 407d847ca51SPeter Maydell } 40891c1e9fcSPeter Maydell } 4099e5e54d1SPeter Maydell 410e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 411e94d7723SPeter Maydell assert(devinfo->ppc == NO_PPC || devinfo->ppc < ARRAY_SIZE(s->apb_ppc)); 412e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 413e94d7723SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->timer)); 414e94d7723SPeter Maydell object_initialize_child(obj, devinfo->name, 415e94d7723SPeter Maydell &s->timer[devinfo->index], 416e94d7723SPeter Maydell TYPE_CMSDK_APB_TIMER); 4177e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 4187e8e25dbSPeter Maydell assert(devinfo->index == 0); 4197e8e25dbSPeter Maydell object_initialize_child(obj, devinfo->name, &s->dualtimer, 4207e8e25dbSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 4211292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) { 4221292b932SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->cmsdk_watchdog)); 4231292b932SPeter Maydell object_initialize_child(obj, devinfo->name, 4241292b932SPeter Maydell &s->cmsdk_watchdog[devinfo->index], 4251292b932SPeter Maydell TYPE_CMSDK_APB_WATCHDOG); 42639bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) { 42739bd0bb1SPeter Maydell assert(devinfo->index == 0); 42839bd0bb1SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysinfo, 42939bd0bb1SPeter Maydell TYPE_IOTKIT_SYSINFO); 430*9de4ddb4SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSCTL)) { 431*9de4ddb4SPeter Maydell assert(devinfo->index == 0); 432*9de4ddb4SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysctl, 433*9de4ddb4SPeter Maydell TYPE_IOTKIT_SYSCTL); 434e94d7723SPeter Maydell } else { 435e94d7723SPeter Maydell g_assert_not_reached(); 436e94d7723SPeter Maydell } 437e94d7723SPeter Maydell } 438e94d7723SPeter Maydell 439db873cc5SMarkus Armbruster object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL); 44091eb4f64SPeter Maydell 44191eb4f64SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->apb_ppc); i++) { 44291eb4f64SPeter Maydell g_autofree char *name = g_strdup_printf("apb-ppc%d", i); 44391eb4f64SPeter Maydell object_initialize_child(obj, name, &s->apb_ppc[i], TYPE_TZ_PPC); 44491eb4f64SPeter Maydell } 44591eb4f64SPeter Maydell 446f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 447f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 448db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC); 449f0cab7feSPeter Maydell g_free(name); 450f0cab7feSPeter Maydell } 451955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 4529fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 453955cbc6bSThomas Huth 454f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 455bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 456bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 457bb75e16dSPeter Maydell 4589fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 459bb75e16dSPeter Maydell g_free(name); 460bb75e16dSPeter Maydell } 4611292b932SPeter Maydell 462f8574705SPeter Maydell if (info->has_mhus) { 4635a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU); 4645a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU); 465f8574705SPeter Maydell } 466e0b00f1bSPeter Maydell if (info->has_ppus) { 467e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 468e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 469e0b00f1bSPeter Maydell int ppuidx = CPU0CORE_PPU + i; 470e0b00f1bSPeter Maydell 4715a147c8cSMarkus Armbruster object_initialize_child(obj, name, &s->ppu[ppuidx], 472e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 473e0b00f1bSPeter Maydell g_free(name); 474e0b00f1bSPeter Maydell } 4755a147c8cSMarkus Armbruster object_initialize_child(obj, "DBG_PPU", &s->ppu[DBG_PPU], 476e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 477e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 478e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 479e0b00f1bSPeter Maydell int ppuidx = RAM0_PPU + i; 480e0b00f1bSPeter Maydell 4815a147c8cSMarkus Armbruster object_initialize_child(obj, name, &s->ppu[ppuidx], 482e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 483e0b00f1bSPeter Maydell g_free(name); 484e0b00f1bSPeter Maydell } 485e0b00f1bSPeter Maydell } 4862357bca5SPeter Maydell if (info->has_cachectrl) { 4872357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 4882357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 4892357bca5SPeter Maydell 490db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cachectrl[i], 4912357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 4922357bca5SPeter Maydell g_free(name); 4932357bca5SPeter Maydell } 4942357bca5SPeter Maydell } 495c1f57257SPeter Maydell if (info->has_cpusecctrl) { 496c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 497c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 498c1f57257SPeter Maydell 499db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpusecctrl[i], 500c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 501c1f57257SPeter Maydell g_free(name); 502c1f57257SPeter Maydell } 503c1f57257SPeter Maydell } 504ade67dcdSPeter Maydell if (info->has_cpuid) { 505ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 506ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 507ade67dcdSPeter Maydell 508db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpuid[i], 509ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 510ade67dcdSPeter Maydell g_free(name); 511ade67dcdSPeter Maydell } 512ade67dcdSPeter Maydell } 5139fc7fc4dSMarkus Armbruster object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ); 514955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 5159fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 516955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 5179fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ); 5189e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 5199e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 5209e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 5219e5e54d1SPeter Maydell 5229fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 523955cbc6bSThomas Huth g_free(name); 5249e5e54d1SPeter Maydell } 52591c1e9fcSPeter Maydell if (info->num_cpus > 1) { 52691c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 52791c1e9fcSPeter Maydell if (irq_is_common[i]) { 52891c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 52991c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 53091c1e9fcSPeter Maydell 5319fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 53291c1e9fcSPeter Maydell g_free(name); 53391c1e9fcSPeter Maydell } 53491c1e9fcSPeter Maydell } 53591c1e9fcSPeter Maydell } 5369e5e54d1SPeter Maydell } 5379e5e54d1SPeter Maydell 53813628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 5399e5e54d1SPeter Maydell { 54091c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 5419e5e54d1SPeter Maydell 54291c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 5439e5e54d1SPeter Maydell } 5449e5e54d1SPeter Maydell 54513628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 546bb75e16dSPeter Maydell { 5478055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 548bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 549bb75e16dSPeter Maydell } 550bb75e16dSPeter Maydell 55191c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 55291c1e9fcSPeter Maydell { 55391c1e9fcSPeter Maydell /* 55491c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 55591c1e9fcSPeter Maydell * all CPUs in the SSE. 55691c1e9fcSPeter Maydell */ 5578055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(s); 55891c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 55991c1e9fcSPeter Maydell 56091c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 56191c1e9fcSPeter Maydell 56291c1e9fcSPeter Maydell if (info->num_cpus == 1) { 56391c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 56491c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 56591c1e9fcSPeter Maydell } else { 56691c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 56791c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 56891c1e9fcSPeter Maydell } 56991c1e9fcSPeter Maydell } 57091c1e9fcSPeter Maydell 571e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr) 572e0b00f1bSPeter Maydell { 573e0b00f1bSPeter Maydell /* Map a PPU unimplemented device stub */ 574e0b00f1bSPeter Maydell DeviceState *dev = DEVICE(&s->ppu[ppuidx]); 575e0b00f1bSPeter Maydell 576e0b00f1bSPeter Maydell qdev_prop_set_string(dev, "name", name); 577e0b00f1bSPeter Maydell qdev_prop_set_uint64(dev, "size", 0x1000); 5785a147c8cSMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal); 579e0b00f1bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr); 580e0b00f1bSPeter Maydell } 581e0b00f1bSPeter Maydell 58213628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 5839e5e54d1SPeter Maydell { 5848055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 5858055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(dev); 586f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 587e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 5889e5e54d1SPeter Maydell int i; 5899e5e54d1SPeter Maydell MemoryRegion *mr; 5909e5e54d1SPeter Maydell Error *err = NULL; 5919e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 5929e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 5939e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 5949e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 5959e5e54d1SPeter Maydell DeviceState *dev_secctl; 5969e5e54d1SPeter Maydell DeviceState *dev_splitter; 5974b635cf7SPeter Maydell uint32_t addr_width_max; 5989e5e54d1SPeter Maydell 5999e5e54d1SPeter Maydell if (!s->board_memory) { 6009e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 6019e5e54d1SPeter Maydell return; 6029e5e54d1SPeter Maydell } 6039e5e54d1SPeter Maydell 6048ee3e26eSPeter Maydell if (!clock_has_source(s->mainclk)) { 6058ee3e26eSPeter Maydell error_setg(errp, "MAINCLK clock was not connected"); 6068ee3e26eSPeter Maydell } 6078ee3e26eSPeter Maydell if (!clock_has_source(s->s32kclk)) { 6088ee3e26eSPeter Maydell error_setg(errp, "S32KCLK clock was not connected"); 6099e5e54d1SPeter Maydell } 6109e5e54d1SPeter Maydell 6113f410039SPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 6123f410039SPeter Maydell 6134b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 6144b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 6154b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 6164b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 6174b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 6184b635cf7SPeter Maydell addr_width_max); 6194b635cf7SPeter Maydell return; 6204b635cf7SPeter Maydell } 6214b635cf7SPeter Maydell 6229e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 6239e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 6249e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 6259e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 6269e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 6279e5e54d1SPeter Maydell * 62893dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 6299e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 63093dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 6319e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 6329e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 6339e5e54d1SPeter Maydell * region, otherwise it is an S region. 6349e5e54d1SPeter Maydell * 6359e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 6369e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 6379e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 6389e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 6399e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 6409e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 6419e5e54d1SPeter Maydell * 6429e5e54d1SPeter Maydell * (The other place that guest software can configure security 6439e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 6449e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 6459e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 6469e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 6479e5e54d1SPeter Maydell * 6489e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 6499e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 6509e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 6519e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 65293dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 6539e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 6549e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 6559e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 6569e5e54d1SPeter Maydell */ 6579e5e54d1SPeter Maydell 658d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 6599e5e54d1SPeter Maydell 66091c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 66191c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 66291c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 66391c1e9fcSPeter Maydell int j; 66491c1e9fcSPeter Maydell char *gpioname; 66591c1e9fcSPeter Maydell 66633788738SPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + NUM_SSE_IRQS); 66791c1e9fcSPeter Maydell /* 668aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR* 669aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU 670aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the 671aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property. 672aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the 673aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property 674aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset). 675aab7a378SPeter Maydell * 676aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system 677aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR* 678aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate 67991c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 680aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code 681aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match 682aab7a378SPeter Maydell * whatever its firmware does. 6839e5e54d1SPeter Maydell */ 68432187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 68591c1e9fcSPeter Maydell /* 686aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT 687aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is 688aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and 689aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about 690aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in 691aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this 69291c1e9fcSPeter Maydell * later if necessary. 69391c1e9fcSPeter Maydell */ 694aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) { 695778a2dc5SMarkus Armbruster if (!object_property_set_bool(cpuobj, "start-powered-off", true, 696668f62ecSMarkus Armbruster errp)) { 6979e5e54d1SPeter Maydell return; 6989e5e54d1SPeter Maydell } 69991c1e9fcSPeter Maydell } 700a90a862bSPeter Maydell if (!s->cpu_fpu[i]) { 701668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "vfp", false, errp)) { 702a90a862bSPeter Maydell return; 703a90a862bSPeter Maydell } 704a90a862bSPeter Maydell } 705a90a862bSPeter Maydell if (!s->cpu_dsp[i]) { 706668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "dsp", false, errp)) { 707a90a862bSPeter Maydell return; 708a90a862bSPeter Maydell } 709a90a862bSPeter Maydell } 710d847ca51SPeter Maydell 711d847ca51SPeter Maydell if (i > 0) { 712d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 713d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 714d847ca51SPeter Maydell } else { 715d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 716d847ca51SPeter Maydell &s->container, -1); 717d847ca51SPeter Maydell } 7185325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory", 7195325cc34SMarkus Armbruster OBJECT(&s->cpu_container[i]), &error_abort); 7205325cc34SMarkus Armbruster object_property_set_link(cpuobj, "idau", OBJECT(s), &error_abort); 721668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(cpuobj), errp)) { 7229e5e54d1SPeter Maydell return; 7239e5e54d1SPeter Maydell } 7247cd3a2e0SPeter Maydell /* 7257cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 7267cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 7277cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 7287cd3a2e0SPeter Maydell * the cluster is realized. 7297cd3a2e0SPeter Maydell */ 730668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cluster[i]), NULL, errp)) { 7317cd3a2e0SPeter Maydell return; 7327cd3a2e0SPeter Maydell } 7339e5e54d1SPeter Maydell 73491c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 73591c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 73691c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 73733788738SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + NUM_SSE_IRQS); 7389e5e54d1SPeter Maydell } 73991c1e9fcSPeter Maydell if (i == 0) { 74091c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 74191c1e9fcSPeter Maydell } else { 74291c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 74391c1e9fcSPeter Maydell } 74491c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 74591c1e9fcSPeter Maydell s->exp_irqs[i], 74691c1e9fcSPeter Maydell gpioname, s->exp_numirq); 74791c1e9fcSPeter Maydell g_free(gpioname); 74891c1e9fcSPeter Maydell } 74991c1e9fcSPeter Maydell 75091c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 75191c1e9fcSPeter Maydell if (info->num_cpus > 1) { 75291c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 75391c1e9fcSPeter Maydell if (irq_is_common[i]) { 75491c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 75591c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 75691c1e9fcSPeter Maydell int cpunum; 75791c1e9fcSPeter Maydell 758778a2dc5SMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 759668f62ecSMarkus Armbruster info->num_cpus, errp)) { 76091c1e9fcSPeter Maydell return; 76191c1e9fcSPeter Maydell } 762668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 76391c1e9fcSPeter Maydell return; 76491c1e9fcSPeter Maydell } 76591c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 76691c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 76791c1e9fcSPeter Maydell 76891c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 76991c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 77091c1e9fcSPeter Maydell } 77191c1e9fcSPeter Maydell } 77291c1e9fcSPeter Maydell } 77391c1e9fcSPeter Maydell } 7749e5e54d1SPeter Maydell 7759e5e54d1SPeter Maydell /* Set up the big aliases first */ 7763733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 7773733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 7783733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 7793733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 7809e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 7819e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 7829e5e54d1SPeter Maydell * control interfaces for the protection controllers). 7839e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 7843733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 7853733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 7869e5e54d1SPeter Maydell */ 7873733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 7883733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 7893733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 7903733f803SPeter Maydell } 7919e5e54d1SPeter Maydell 7929e5e54d1SPeter Maydell /* Security controller */ 7930eb6b0adSPeter Maydell object_property_set_int(OBJECT(&s->secctl), "sse-version", 7940eb6b0adSPeter Maydell info->sse_version, &error_abort); 795668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->secctl), errp)) { 7969e5e54d1SPeter Maydell return; 7979e5e54d1SPeter Maydell } 7989e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 7999e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 8009e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 8019e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 8029e5e54d1SPeter Maydell 8039e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 8049e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 8059e5e54d1SPeter Maydell 8069e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 80793dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 80893dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 8099e5e54d1SPeter Maydell */ 810778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sec_resp_splitter), 811668f62ecSMarkus Armbruster "num-lines", 3, errp)) { 8129e5e54d1SPeter Maydell return; 8139e5e54d1SPeter Maydell } 814668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, errp)) { 8159e5e54d1SPeter Maydell return; 8169e5e54d1SPeter Maydell } 8179e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 8189e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 8199e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 8209e5e54d1SPeter Maydell 821f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 822f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 823f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 824f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 8254b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 826f0cab7feSPeter Maydell 8274b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 8284b635cf7SPeter Maydell sram_bank_size, &err); 829f0cab7feSPeter Maydell g_free(ramname); 830af60b291SPeter Maydell if (err) { 831af60b291SPeter Maydell error_propagate(errp, err); 832af60b291SPeter Maydell return; 833af60b291SPeter Maydell } 8345325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mpc[i]), "downstream", 8355325cc34SMarkus Armbruster OBJECT(&s->sram[i]), &error_abort); 836668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), errp)) { 837af60b291SPeter Maydell return; 838af60b291SPeter Maydell } 839af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 840f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 8414b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 8424b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 843f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 844af60b291SPeter Maydell /* ...and its register interface */ 845f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 846f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 847f0cab7feSPeter Maydell } 848af60b291SPeter Maydell 849bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 850778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->mpc_irq_orgate), "num-lines", 851778a2dc5SMarkus Armbruster IOTS_NUM_EXP_MPC + info->sram_banks, 852668f62ecSMarkus Armbruster errp)) { 853bb75e16dSPeter Maydell return; 854bb75e16dSPeter Maydell } 855668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, errp)) { 856bb75e16dSPeter Maydell return; 857bb75e16dSPeter Maydell } 858bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 85991c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 860bb75e16dSPeter Maydell 8611292b932SPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 8621292b932SPeter Maydell if (!object_property_set_int(OBJECT(&s->nmi_orgate), "num-lines", 2, 8631292b932SPeter Maydell errp)) { 8641292b932SPeter Maydell return; 8651292b932SPeter Maydell } 8661292b932SPeter Maydell if (!qdev_realize(DEVICE(&s->nmi_orgate), NULL, errp)) { 8671292b932SPeter Maydell return; 8681292b932SPeter Maydell } 8691292b932SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 8701292b932SPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 8711292b932SPeter Maydell 8729e5e54d1SPeter Maydell /* Devices behind APB PPC0: 8739e5e54d1SPeter Maydell * 0x40000000: timer0 8749e5e54d1SPeter Maydell * 0x40001000: timer1 8759e5e54d1SPeter Maydell * 0x40002000: dual timer 876f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 877f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 8789e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 8799e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 8809e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 8819e5e54d1SPeter Maydell */ 882e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 883e94d7723SPeter Maydell SysBusDevice *sbd; 884e94d7723SPeter Maydell qemu_irq irq; 8859e5e54d1SPeter Maydell 886e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 887e94d7723SPeter Maydell sbd = SYS_BUS_DEVICE(&s->timer[devinfo->index]); 888e94d7723SPeter Maydell 88999865afcSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "pclk", 89099865afcSPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk); 891e94d7723SPeter Maydell if (!sysbus_realize(sbd, errp)) { 8929e5e54d1SPeter Maydell return; 8939e5e54d1SPeter Maydell } 894e94d7723SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 8957e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 8967e8e25dbSPeter Maydell sbd = SYS_BUS_DEVICE(&s->dualtimer); 8977e8e25dbSPeter Maydell 8987e8e25dbSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "TIMCLK", s->mainclk); 8997e8e25dbSPeter Maydell if (!sysbus_realize(sbd, errp)) { 9007e8e25dbSPeter Maydell return; 9017e8e25dbSPeter Maydell } 9027e8e25dbSPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 9031292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) { 9041292b932SPeter Maydell sbd = SYS_BUS_DEVICE(&s->cmsdk_watchdog[devinfo->index]); 9051292b932SPeter Maydell 9061292b932SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "WDOGCLK", 9071292b932SPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk); 9081292b932SPeter Maydell if (!sysbus_realize(sbd, errp)) { 9091292b932SPeter Maydell return; 9101292b932SPeter Maydell } 9111292b932SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 91239bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) { 91339bd0bb1SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysinfo); 91439bd0bb1SPeter Maydell 91539bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_VERSION", 91639bd0bb1SPeter Maydell info->sys_version, &error_abort); 91739bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_CONFIG", 91839bd0bb1SPeter Maydell armsse_sys_config_value(s, info), 91939bd0bb1SPeter Maydell &error_abort); 92039bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "sse-version", 92139bd0bb1SPeter Maydell info->sse_version, &error_abort); 92239bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "IIDR", 92339bd0bb1SPeter Maydell info->iidr, &error_abort); 92439bd0bb1SPeter Maydell if (!sysbus_realize(sbd, errp)) { 92539bd0bb1SPeter Maydell return; 92639bd0bb1SPeter Maydell } 92739bd0bb1SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 928*9de4ddb4SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSCTL)) { 929*9de4ddb4SPeter Maydell /* System control registers */ 930*9de4ddb4SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysctl); 931*9de4ddb4SPeter Maydell 932*9de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "sse-version", 933*9de4ddb4SPeter Maydell info->sse_version, &error_abort); 934*9de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "CPUWAIT_RST", 935*9de4ddb4SPeter Maydell info->cpuwait_rst, &error_abort); 936*9de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR0_RST", 937*9de4ddb4SPeter Maydell s->init_svtor, &error_abort); 938*9de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR1_RST", 939*9de4ddb4SPeter Maydell s->init_svtor, &error_abort); 940*9de4ddb4SPeter Maydell if (!sysbus_realize(sbd, errp)) { 941*9de4ddb4SPeter Maydell return; 942*9de4ddb4SPeter Maydell } 943*9de4ddb4SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 944e94d7723SPeter Maydell } else { 945e94d7723SPeter Maydell g_assert_not_reached(); 946e94d7723SPeter Maydell } 947e94d7723SPeter Maydell 948e94d7723SPeter Maydell switch (devinfo->irq) { 949e94d7723SPeter Maydell case NO_IRQ: 950e94d7723SPeter Maydell irq = NULL; 951e94d7723SPeter Maydell break; 952e94d7723SPeter Maydell case 0 ... NUM_SSE_IRQS - 1: 953e94d7723SPeter Maydell irq = armsse_get_common_irq_in(s, devinfo->irq); 954e94d7723SPeter Maydell break; 9551292b932SPeter Maydell case NMI_0: 9561292b932SPeter Maydell case NMI_1: 9571292b932SPeter Maydell irq = qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 9581292b932SPeter Maydell devinfo->irq - NMI_0); 9591292b932SPeter Maydell break; 960e94d7723SPeter Maydell default: 961e94d7723SPeter Maydell g_assert_not_reached(); 962e94d7723SPeter Maydell } 963e94d7723SPeter Maydell 964e94d7723SPeter Maydell if (irq) { 965e94d7723SPeter Maydell sysbus_connect_irq(sbd, 0, irq); 966e94d7723SPeter Maydell } 967e94d7723SPeter Maydell 968e94d7723SPeter Maydell /* 969e94d7723SPeter Maydell * Devices connected to a PPC are connected to the port here; 970e94d7723SPeter Maydell * we will map the upstream end of that port to the right address 971e94d7723SPeter Maydell * in the container later after the PPC has been realized. 972e94d7723SPeter Maydell * Devices not connected to a PPC can be mapped immediately. 973e94d7723SPeter Maydell */ 974e94d7723SPeter Maydell if (devinfo->ppc != NO_PPC) { 975e94d7723SPeter Maydell TZPPC *ppc = &s->apb_ppc[devinfo->ppc]; 976e94d7723SPeter Maydell g_autofree char *portname = g_strdup_printf("port[%d]", 977e94d7723SPeter Maydell devinfo->ppc_port); 978e94d7723SPeter Maydell object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), 979c24d9716SMarkus Armbruster &error_abort); 980e94d7723SPeter Maydell } else { 981e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 982e94d7723SPeter Maydell } 983e94d7723SPeter Maydell } 984017d069dSPeter Maydell 985f8574705SPeter Maydell if (info->has_mhus) { 98668d6b36fSPeter Maydell /* 98768d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 98868d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 98968d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 99068d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 99168d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 99268d6b36fSPeter Maydell */ 99368d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 994f8574705SPeter Maydell 99568d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 99668d6b36fSPeter Maydell char *port; 99768d6b36fSPeter Maydell int cpunum; 99868d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 99968d6b36fSPeter Maydell 1000668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), errp)) { 1001f8574705SPeter Maydell return; 1002f8574705SPeter Maydell } 1003763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 100468d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 100591eb4f64SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc[0]), port, OBJECT(mr), 10065325cc34SMarkus Armbruster &error_abort); 1007763e10f7SPeter Maydell g_free(port); 100868d6b36fSPeter Maydell 100968d6b36fSPeter Maydell /* 101068d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 101168d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 101268d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 101368d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 101468d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 101568d6b36fSPeter Maydell */ 101668d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 101768d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 101868d6b36fSPeter Maydell 101968d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 102068d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 102168d6b36fSPeter Maydell } 1022f8574705SPeter Maydell } 1023f8574705SPeter Maydell } 1024f8574705SPeter Maydell 102591eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[0]), errp)) { 10269e5e54d1SPeter Maydell return; 10279e5e54d1SPeter Maydell } 10289e5e54d1SPeter Maydell 102991eb4f64SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc[0]); 103091eb4f64SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc[0]); 10319e5e54d1SPeter Maydell 1032f8574705SPeter Maydell if (info->has_mhus) { 1033f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 1034f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 1035f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 1036f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 1037f8574705SPeter Maydell } 10389e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 10399e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 10409e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 10419e5e54d1SPeter Maydell "cfg_nonsec", i)); 10429e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 10439e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 10449e5e54d1SPeter Maydell "cfg_ap", i)); 10459e5e54d1SPeter Maydell } 10469e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 10479e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 10489e5e54d1SPeter Maydell "irq_enable", 0)); 10499e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 10509e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 10519e5e54d1SPeter Maydell "irq_clear", 0)); 10529e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 10539e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 10549e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 10559e5e54d1SPeter Maydell 10569e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 10579e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 10589e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 10599e5e54d1SPeter Maydell */ 1060778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->ppc_irq_orgate), 1061668f62ecSMarkus Armbruster "num-lines", NUM_PPCS, errp)) { 10629e5e54d1SPeter Maydell return; 10639e5e54d1SPeter Maydell } 1064668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, errp)) { 10659e5e54d1SPeter Maydell return; 10669e5e54d1SPeter Maydell } 10679e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 106891c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 10699e5e54d1SPeter Maydell 10702357bca5SPeter Maydell /* 10712357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 10722357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 10732357bca5SPeter Maydell * 0x50010000: L1 icache control registers 10742357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 10752357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 10762357bca5SPeter Maydell */ 10772357bca5SPeter Maydell if (info->has_cachectrl) { 10782357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 10792357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 10802357bca5SPeter Maydell MemoryRegion *mr; 10812357bca5SPeter Maydell 10822357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 10832357bca5SPeter Maydell g_free(name); 10842357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 1085668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), errp)) { 10862357bca5SPeter Maydell return; 10872357bca5SPeter Maydell } 10882357bca5SPeter Maydell 10892357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 10902357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 10912357bca5SPeter Maydell } 10922357bca5SPeter Maydell } 1093c1f57257SPeter Maydell if (info->has_cpusecctrl) { 1094c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1095c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 1096c1f57257SPeter Maydell MemoryRegion *mr; 1097c1f57257SPeter Maydell 1098c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 1099c1f57257SPeter Maydell g_free(name); 1100c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 1101668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), errp)) { 1102c1f57257SPeter Maydell return; 1103c1f57257SPeter Maydell } 1104c1f57257SPeter Maydell 1105c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 1106c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 1107c1f57257SPeter Maydell } 1108c1f57257SPeter Maydell } 1109ade67dcdSPeter Maydell if (info->has_cpuid) { 1110ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1111ade67dcdSPeter Maydell MemoryRegion *mr; 1112ade67dcdSPeter Maydell 1113ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 1114668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), errp)) { 1115ade67dcdSPeter Maydell return; 1116ade67dcdSPeter Maydell } 1117ade67dcdSPeter Maydell 1118ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 1119ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 1120ade67dcdSPeter Maydell } 1121ade67dcdSPeter Maydell } 11229e5e54d1SPeter Maydell 112391eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[1]), errp)) { 11249e5e54d1SPeter Maydell return; 11259e5e54d1SPeter Maydell } 11269e5e54d1SPeter Maydell 112791eb4f64SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc[1]); 11289e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 11299e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 11309e5e54d1SPeter Maydell "cfg_nonsec", 0)); 11319e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 11329e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 11339e5e54d1SPeter Maydell "cfg_ap", 0)); 11349e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 11359e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 11369e5e54d1SPeter Maydell "irq_enable", 0)); 11379e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 11389e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 11399e5e54d1SPeter Maydell "irq_clear", 0)); 11409e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 11419e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 11429e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 11439e5e54d1SPeter Maydell 1144e94d7723SPeter Maydell /* 1145e94d7723SPeter Maydell * Now both PPCs are realized we can map the upstream ends of 1146e94d7723SPeter Maydell * ports which correspond to entries in the devinfo array. 1147e94d7723SPeter Maydell * The ports which are connected to non-devinfo devices have 1148e94d7723SPeter Maydell * already been mapped. 1149e94d7723SPeter Maydell */ 1150e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 1151e94d7723SPeter Maydell SysBusDevice *ppc_sbd; 1152e94d7723SPeter Maydell 1153e94d7723SPeter Maydell if (devinfo->ppc == NO_PPC) { 1154e94d7723SPeter Maydell continue; 1155e94d7723SPeter Maydell } 1156e94d7723SPeter Maydell ppc_sbd = SYS_BUS_DEVICE(&s->apb_ppc[devinfo->ppc]); 1157e94d7723SPeter Maydell mr = sysbus_mmio_get_region(ppc_sbd, devinfo->ppc_port); 1158e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 1159e94d7723SPeter Maydell } 1160e94d7723SPeter Maydell 1161e0b00f1bSPeter Maydell if (info->has_ppus) { 1162e0b00f1bSPeter Maydell /* CPUnCORE_PPU for each CPU */ 1163e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1164e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 1165e0b00f1bSPeter Maydell 1166e0b00f1bSPeter Maydell map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000); 1167e0b00f1bSPeter Maydell /* 1168e0b00f1bSPeter Maydell * We don't support CPU debug so don't create the 1169e0b00f1bSPeter Maydell * CPU0DEBUG_PPU at 0x50024000 and 0x50026000. 1170e0b00f1bSPeter Maydell */ 1171e0b00f1bSPeter Maydell g_free(name); 1172e0b00f1bSPeter Maydell } 1173e0b00f1bSPeter Maydell map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000); 1174e0b00f1bSPeter Maydell 1175e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 1176e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 1177e0b00f1bSPeter Maydell 1178e0b00f1bSPeter Maydell map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000); 1179e0b00f1bSPeter Maydell g_free(name); 1180e0b00f1bSPeter Maydell } 1181e0b00f1bSPeter Maydell } 1182e0b00f1bSPeter Maydell 11839e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 11849e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 11859e5e54d1SPeter Maydell 1186668f62ecSMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 2, errp)) { 11879e5e54d1SPeter Maydell return; 11889e5e54d1SPeter Maydell } 1189668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 11909e5e54d1SPeter Maydell return; 11919e5e54d1SPeter Maydell } 11929e5e54d1SPeter Maydell } 11939e5e54d1SPeter Maydell 11949e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 11959e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 11969e5e54d1SPeter Maydell 119713628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 11989e5e54d1SPeter Maydell g_free(ppcname); 11999e5e54d1SPeter Maydell } 12009e5e54d1SPeter Maydell 12019e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 12029e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 12039e5e54d1SPeter Maydell 120413628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 12059e5e54d1SPeter Maydell g_free(ppcname); 12069e5e54d1SPeter Maydell } 12079e5e54d1SPeter Maydell 12089e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 12099e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 12109e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 12119e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 12129e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 121391eb4f64SPeter Maydell TZPPC *ppc = &s->apb_ppc[i - NUM_EXTERNAL_PPCS]; 12149e5e54d1SPeter Maydell 12159e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 12169e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 12179e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 12189e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 12199e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 12209e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 12217a35383aSPeter Maydell g_free(gpioname); 12229e5e54d1SPeter Maydell } 12239e5e54d1SPeter Maydell 1224bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1225f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1226bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1227bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1228bb75e16dSPeter Maydell 1229778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(splitter), "num-lines", 2, 1230668f62ecSMarkus Armbruster errp)) { 1231bb75e16dSPeter Maydell return; 1232bb75e16dSPeter Maydell } 1233668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 1234bb75e16dSPeter Maydell return; 1235bb75e16dSPeter Maydell } 1236bb75e16dSPeter Maydell 1237bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1238bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1239bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1240bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1241bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1242bb75e16dSPeter Maydell "mpcexp_status", i)); 1243bb75e16dSPeter Maydell } else { 1244bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1245f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1246f0cab7feSPeter Maydell "irq", 0, 1247bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1248bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1249bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1250509602eeSPhilippe Mathieu-Daudé "mpc_status", 1251509602eeSPhilippe Mathieu-Daudé i - IOTS_NUM_EXP_MPC)); 1252bb75e16dSPeter Maydell } 1253bb75e16dSPeter Maydell 1254bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1255bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1256bb75e16dSPeter Maydell } 1257bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1258bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1259bb75e16dSPeter Maydell */ 126013628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1261bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1262bb75e16dSPeter Maydell 126313628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 12649e5e54d1SPeter Maydell 1265132b475aSPeter Maydell /* Forward the MSC related signals */ 1266132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1267132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1268132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1269132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 127091c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1271132b475aSPeter Maydell 1272132b475aSPeter Maydell /* 1273132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1274132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1275132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 127693dbd103SPeter Maydell * devices in the ARMSSE. 1277132b475aSPeter Maydell */ 1278132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1279132b475aSPeter Maydell 12808ee3e26eSPeter Maydell /* Set initial system_clock_scale from MAINCLK */ 12815ee0abedSPeter Maydell armsse_mainclk_update(s, ClockUpdate); 12829e5e54d1SPeter Maydell } 12839e5e54d1SPeter Maydell 128413628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 12859e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 12869e5e54d1SPeter Maydell { 128793dbd103SPeter Maydell /* 128893dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 12899e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 12909e5e54d1SPeter Maydell * NSCCFG register in the security controller. 12919e5e54d1SPeter Maydell */ 12928055340fSEduardo Habkost ARMSSE *s = ARM_SSE(ii); 12939e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 12949e5e54d1SPeter Maydell 12959e5e54d1SPeter Maydell *ns = !(region & 1); 12969e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 12979e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 12989e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 12999e5e54d1SPeter Maydell *iregion = region; 13009e5e54d1SPeter Maydell } 13019e5e54d1SPeter Maydell 130213628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 13039e5e54d1SPeter Maydell .name = "iotkit", 13048fd34dc0SPeter Maydell .version_id = 2, 13058fd34dc0SPeter Maydell .minimum_version_id = 2, 13069e5e54d1SPeter Maydell .fields = (VMStateField[]) { 13078fd34dc0SPeter Maydell VMSTATE_CLOCK(mainclk, ARMSSE), 13088fd34dc0SPeter Maydell VMSTATE_CLOCK(s32kclk, ARMSSE), 130993dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 13109e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 13119e5e54d1SPeter Maydell } 13129e5e54d1SPeter Maydell }; 13139e5e54d1SPeter Maydell 131413628891SPeter Maydell static void armsse_reset(DeviceState *dev) 13159e5e54d1SPeter Maydell { 13168055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 13179e5e54d1SPeter Maydell 13189e5e54d1SPeter Maydell s->nsccfg = 0; 13199e5e54d1SPeter Maydell } 13209e5e54d1SPeter Maydell 132113628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 13229e5e54d1SPeter Maydell { 13239e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 13249e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 13258055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_CLASS(klass); 1326a90a862bSPeter Maydell const ARMSSEInfo *info = data; 13279e5e54d1SPeter Maydell 132813628891SPeter Maydell dc->realize = armsse_realize; 132913628891SPeter Maydell dc->vmsd = &armsse_vmstate; 13304f67d30bSMarc-André Lureau device_class_set_props(dc, info->props); 133113628891SPeter Maydell dc->reset = armsse_reset; 133213628891SPeter Maydell iic->check = armsse_idau_check; 1333a90a862bSPeter Maydell asc->info = info; 13349e5e54d1SPeter Maydell } 13359e5e54d1SPeter Maydell 13364c3690b5SPeter Maydell static const TypeInfo armsse_info = { 13378055340fSEduardo Habkost .name = TYPE_ARM_SSE, 13389e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 133993dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 1340512c65e6SEduardo Habkost .class_size = sizeof(ARMSSEClass), 134113628891SPeter Maydell .instance_init = armsse_init, 13424c3690b5SPeter Maydell .abstract = true, 13439e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 13449e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 13459e5e54d1SPeter Maydell { } 13469e5e54d1SPeter Maydell } 13479e5e54d1SPeter Maydell }; 13489e5e54d1SPeter Maydell 13494c3690b5SPeter Maydell static void armsse_register_types(void) 13509e5e54d1SPeter Maydell { 13514c3690b5SPeter Maydell int i; 13524c3690b5SPeter Maydell 13534c3690b5SPeter Maydell type_register_static(&armsse_info); 13544c3690b5SPeter Maydell 13554c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 13564c3690b5SPeter Maydell TypeInfo ti = { 13574c3690b5SPeter Maydell .name = armsse_variants[i].name, 13588055340fSEduardo Habkost .parent = TYPE_ARM_SSE, 135913628891SPeter Maydell .class_init = armsse_class_init, 13604c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 13614c3690b5SPeter Maydell }; 13624c3690b5SPeter Maydell type_register(&ti); 13634c3690b5SPeter Maydell } 13649e5e54d1SPeter Maydell } 13659e5e54d1SPeter Maydell 13664c3690b5SPeter Maydell type_init(armsse_register_types); 1367