xref: /qemu/hw/arm/armsse.c (revision 99865afc66bafca6f734712a897c0b68460f7757)
19e5e54d1SPeter Maydell /*
293dbd103SPeter Maydell  * Arm SSE (Subsystems for Embedded): IoTKit
39e5e54d1SPeter Maydell  *
49e5e54d1SPeter Maydell  * Copyright (c) 2018 Linaro Limited
59e5e54d1SPeter Maydell  * Written by Peter Maydell
69e5e54d1SPeter Maydell  *
79e5e54d1SPeter Maydell  * This program is free software; you can redistribute it and/or modify
89e5e54d1SPeter Maydell  * it under the terms of the GNU General Public License version 2 or
99e5e54d1SPeter Maydell  * (at your option) any later version.
109e5e54d1SPeter Maydell  */
119e5e54d1SPeter Maydell 
129e5e54d1SPeter Maydell #include "qemu/osdep.h"
139e5e54d1SPeter Maydell #include "qemu/log.h"
140b8fa32fSMarkus Armbruster #include "qemu/module.h"
15aab7a378SPeter Maydell #include "qemu/bitops.h"
169e5e54d1SPeter Maydell #include "qapi/error.h"
179e5e54d1SPeter Maydell #include "trace.h"
189e5e54d1SPeter Maydell #include "hw/sysbus.h"
19d6454270SMarkus Armbruster #include "migration/vmstate.h"
209e5e54d1SPeter Maydell #include "hw/registerfields.h"
216eee5d24SPeter Maydell #include "hw/arm/armsse.h"
22419a7f80SPeter Maydell #include "hw/arm/armsse-version.h"
2312ec8bd5SPeter Maydell #include "hw/arm/boot.h"
2464552b6bSMarkus Armbruster #include "hw/irq.h"
258fd34dc0SPeter Maydell #include "hw/qdev-clock.h"
269e5e54d1SPeter Maydell 
27e94d7723SPeter Maydell /*
28e94d7723SPeter Maydell  * The SSE-300 puts some devices in different places to the
29e94d7723SPeter Maydell  * SSE-200 (and original IoTKit). We use an array of these structs
30e94d7723SPeter Maydell  * to define how each variant lays out these devices. (Parts of the
31e94d7723SPeter Maydell  * SoC that are the same for all variants aren't handled via these
32e94d7723SPeter Maydell  * data structures.)
33e94d7723SPeter Maydell  */
34e94d7723SPeter Maydell 
35e94d7723SPeter Maydell #define NO_IRQ -1
36e94d7723SPeter Maydell #define NO_PPC -1
371292b932SPeter Maydell /*
381292b932SPeter Maydell  * Special values for ARMSSEDeviceInfo::irq to indicate that this
391292b932SPeter Maydell  * device uses one of the inputs to the OR gate that feeds into the
401292b932SPeter Maydell  * CPU NMI input.
411292b932SPeter Maydell  */
421292b932SPeter Maydell #define NMI_0 10000
431292b932SPeter Maydell #define NMI_1 10001
44e94d7723SPeter Maydell 
45e94d7723SPeter Maydell typedef struct ARMSSEDeviceInfo {
46e94d7723SPeter Maydell     const char *name; /* name to use for the QOM object; NULL terminates list */
47e94d7723SPeter Maydell     const char *type; /* QOM type name */
48e94d7723SPeter Maydell     unsigned int index; /* Which of the N devices of this type is this ? */
49e94d7723SPeter Maydell     hwaddr addr;
50e94d7723SPeter Maydell     int ppc; /* Index of APB PPC this device is wired up to, or NO_PPC */
51e94d7723SPeter Maydell     int ppc_port; /* Port number of this device on the PPC */
521292b932SPeter Maydell     int irq; /* NO_IRQ, or 0..NUM_SSE_IRQS-1, or NMI_0 or NMI_1 */
531292b932SPeter Maydell     bool slowclk; /* true if device uses the slow 32KHz clock */
54e94d7723SPeter Maydell } ARMSSEDeviceInfo;
55e94d7723SPeter Maydell 
564c3690b5SPeter Maydell struct ARMSSEInfo {
574c3690b5SPeter Maydell     const char *name;
58419a7f80SPeter Maydell     uint32_t sse_version;
59f0cab7feSPeter Maydell     int sram_banks;
6091c1e9fcSPeter Maydell     int num_cpus;
61dde0c491SPeter Maydell     uint32_t sys_version;
62446587a9SPeter Maydell     uint32_t iidr;
63aab7a378SPeter Maydell     uint32_t cpuwait_rst;
64f8574705SPeter Maydell     bool has_mhus;
65e0b00f1bSPeter Maydell     bool has_ppus;
662357bca5SPeter Maydell     bool has_cachectrl;
67c1f57257SPeter Maydell     bool has_cpusecctrl;
68ade67dcdSPeter Maydell     bool has_cpuid;
69a90a862bSPeter Maydell     Property *props;
70e94d7723SPeter Maydell     const ARMSSEDeviceInfo *devinfo;
71a90a862bSPeter Maydell };
72a90a862bSPeter Maydell 
73a90a862bSPeter Maydell static Property iotkit_properties[] = {
74a90a862bSPeter Maydell     DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
75a90a862bSPeter Maydell                      MemoryRegion *),
76a90a862bSPeter Maydell     DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
77a90a862bSPeter Maydell     DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15),
78a90a862bSPeter Maydell     DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
79a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true),
80a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true),
81a90a862bSPeter Maydell     DEFINE_PROP_END_OF_LIST()
82a90a862bSPeter Maydell };
83a90a862bSPeter Maydell 
84a90a862bSPeter Maydell static Property armsse_properties[] = {
85a90a862bSPeter Maydell     DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
86a90a862bSPeter Maydell                      MemoryRegion *),
87a90a862bSPeter Maydell     DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
88a90a862bSPeter Maydell     DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15),
89a90a862bSPeter Maydell     DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
90a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false),
91a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false),
92a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true),
93a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true),
94a90a862bSPeter Maydell     DEFINE_PROP_END_OF_LIST()
954c3690b5SPeter Maydell };
964c3690b5SPeter Maydell 
97e94d7723SPeter Maydell static const ARMSSEDeviceInfo sse200_devices[] = {
98e94d7723SPeter Maydell     {
99e94d7723SPeter Maydell         .name = "timer0",
100e94d7723SPeter Maydell         .type = TYPE_CMSDK_APB_TIMER,
101e94d7723SPeter Maydell         .index = 0,
102e94d7723SPeter Maydell         .addr = 0x40000000,
103e94d7723SPeter Maydell         .ppc = 0,
104e94d7723SPeter Maydell         .ppc_port = 0,
105e94d7723SPeter Maydell         .irq = 3,
106e94d7723SPeter Maydell     },
107e94d7723SPeter Maydell     {
108e94d7723SPeter Maydell         .name = "timer1",
109e94d7723SPeter Maydell         .type = TYPE_CMSDK_APB_TIMER,
110e94d7723SPeter Maydell         .index = 1,
111e94d7723SPeter Maydell         .addr = 0x40001000,
112e94d7723SPeter Maydell         .ppc = 0,
113e94d7723SPeter Maydell         .ppc_port = 1,
114e94d7723SPeter Maydell         .irq = 4,
115e94d7723SPeter Maydell     },
116e94d7723SPeter Maydell     {
117*99865afcSPeter Maydell         .name = "s32ktimer",
118*99865afcSPeter Maydell         .type = TYPE_CMSDK_APB_TIMER,
119*99865afcSPeter Maydell         .index = 2,
120*99865afcSPeter Maydell         .addr = 0x4002f000,
121*99865afcSPeter Maydell         .ppc = 1,
122*99865afcSPeter Maydell         .ppc_port = 0,
123*99865afcSPeter Maydell         .irq = 2,
124*99865afcSPeter Maydell         .slowclk = true,
125*99865afcSPeter Maydell     },
126*99865afcSPeter Maydell     {
1277e8e25dbSPeter Maydell         .name = "dualtimer",
1287e8e25dbSPeter Maydell         .type = TYPE_CMSDK_APB_DUALTIMER,
1297e8e25dbSPeter Maydell         .index = 0,
1307e8e25dbSPeter Maydell         .addr = 0x40002000,
1317e8e25dbSPeter Maydell         .ppc = 0,
1327e8e25dbSPeter Maydell         .ppc_port = 2,
1337e8e25dbSPeter Maydell         .irq = 5,
1347e8e25dbSPeter Maydell     },
1357e8e25dbSPeter Maydell     {
1361292b932SPeter Maydell         .name = "s32kwatchdog",
1371292b932SPeter Maydell         .type = TYPE_CMSDK_APB_WATCHDOG,
1381292b932SPeter Maydell         .index = 0,
1391292b932SPeter Maydell         .addr = 0x5002e000,
1401292b932SPeter Maydell         .ppc = NO_PPC,
1411292b932SPeter Maydell         .irq = NMI_0,
1421292b932SPeter Maydell         .slowclk = true,
1431292b932SPeter Maydell     },
1441292b932SPeter Maydell     {
1451292b932SPeter Maydell         .name = "nswatchdog",
1461292b932SPeter Maydell         .type = TYPE_CMSDK_APB_WATCHDOG,
1471292b932SPeter Maydell         .index = 1,
1481292b932SPeter Maydell         .addr = 0x40081000,
1491292b932SPeter Maydell         .ppc = NO_PPC,
1501292b932SPeter Maydell         .irq = 1,
1511292b932SPeter Maydell     },
1521292b932SPeter Maydell     {
1531292b932SPeter Maydell         .name = "swatchdog",
1541292b932SPeter Maydell         .type = TYPE_CMSDK_APB_WATCHDOG,
1551292b932SPeter Maydell         .index = 2,
1561292b932SPeter Maydell         .addr = 0x50081000,
1571292b932SPeter Maydell         .ppc = NO_PPC,
1581292b932SPeter Maydell         .irq = NMI_1,
1591292b932SPeter Maydell     },
1601292b932SPeter Maydell     {
161e94d7723SPeter Maydell         .name = NULL,
162e94d7723SPeter Maydell     }
163e94d7723SPeter Maydell };
164e94d7723SPeter Maydell 
1654c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = {
1664c3690b5SPeter Maydell     {
1674c3690b5SPeter Maydell         .name = TYPE_IOTKIT,
168419a7f80SPeter Maydell         .sse_version = ARMSSE_IOTKIT,
169f0cab7feSPeter Maydell         .sram_banks = 1,
17091c1e9fcSPeter Maydell         .num_cpus = 1,
171dde0c491SPeter Maydell         .sys_version = 0x41743,
172446587a9SPeter Maydell         .iidr = 0,
173aab7a378SPeter Maydell         .cpuwait_rst = 0,
174f8574705SPeter Maydell         .has_mhus = false,
175e0b00f1bSPeter Maydell         .has_ppus = false,
1762357bca5SPeter Maydell         .has_cachectrl = false,
177c1f57257SPeter Maydell         .has_cpusecctrl = false,
178ade67dcdSPeter Maydell         .has_cpuid = false,
179a90a862bSPeter Maydell         .props = iotkit_properties,
180e94d7723SPeter Maydell         .devinfo = sse200_devices,
1814c3690b5SPeter Maydell     },
1820829d24eSPeter Maydell     {
1830829d24eSPeter Maydell         .name = TYPE_SSE200,
184419a7f80SPeter Maydell         .sse_version = ARMSSE_SSE200,
1850829d24eSPeter Maydell         .sram_banks = 4,
1860829d24eSPeter Maydell         .num_cpus = 2,
1870829d24eSPeter Maydell         .sys_version = 0x22041743,
188446587a9SPeter Maydell         .iidr = 0,
189aab7a378SPeter Maydell         .cpuwait_rst = 2,
1900829d24eSPeter Maydell         .has_mhus = true,
1910829d24eSPeter Maydell         .has_ppus = true,
1920829d24eSPeter Maydell         .has_cachectrl = true,
1930829d24eSPeter Maydell         .has_cpusecctrl = true,
1940829d24eSPeter Maydell         .has_cpuid = true,
195a90a862bSPeter Maydell         .props = armsse_properties,
196e94d7723SPeter Maydell         .devinfo = sse200_devices,
1970829d24eSPeter Maydell     },
1984c3690b5SPeter Maydell };
1994c3690b5SPeter Maydell 
200dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info)
201dde0c491SPeter Maydell {
202dde0c491SPeter Maydell     /* Return the SYS_CONFIG value for this SSE */
203dde0c491SPeter Maydell     uint32_t sys_config;
204dde0c491SPeter Maydell 
205c89cef3aSPeter Maydell     switch (info->sse_version) {
206c89cef3aSPeter Maydell     case ARMSSE_IOTKIT:
207dde0c491SPeter Maydell         sys_config = 0;
208dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 0, 4, info->sram_banks);
209dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12);
210dde0c491SPeter Maydell         break;
211c89cef3aSPeter Maydell     case ARMSSE_SSE200:
212dde0c491SPeter Maydell         sys_config = 0;
213dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 0, 4, info->sram_banks);
214dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width);
215dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 24, 4, 2);
216dde0c491SPeter Maydell         if (info->num_cpus > 1) {
217dde0c491SPeter Maydell             sys_config = deposit32(sys_config, 10, 1, 1);
218dde0c491SPeter Maydell             sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1);
219dde0c491SPeter Maydell             sys_config = deposit32(sys_config, 28, 4, 2);
220dde0c491SPeter Maydell         }
221dde0c491SPeter Maydell         break;
222c89cef3aSPeter Maydell     case ARMSSE_SSE300:
223c89cef3aSPeter Maydell         sys_config = 0;
224c89cef3aSPeter Maydell         sys_config = deposit32(sys_config, 0, 4, info->sram_banks);
225c89cef3aSPeter Maydell         sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width);
226c89cef3aSPeter Maydell         sys_config = deposit32(sys_config, 16, 3, 3); /* CPU0 = Cortex-M55 */
227c89cef3aSPeter Maydell         break;
228dde0c491SPeter Maydell     default:
229dde0c491SPeter Maydell         g_assert_not_reached();
230dde0c491SPeter Maydell     }
231dde0c491SPeter Maydell     return sys_config;
232dde0c491SPeter Maydell }
233dde0c491SPeter Maydell 
234d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */
235d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000)
236d61e4e1fSPeter Maydell 
23791c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */
23891c1e9fcSPeter Maydell static bool irq_is_common[32] = {
23991c1e9fcSPeter Maydell     [0 ... 5] = true,
24091c1e9fcSPeter Maydell     /* 6, 7: per-CPU MHU interrupts */
24191c1e9fcSPeter Maydell     [8 ... 12] = true,
24291c1e9fcSPeter Maydell     /* 13: per-CPU icache interrupt */
24391c1e9fcSPeter Maydell     /* 14: reserved */
24491c1e9fcSPeter Maydell     [15 ... 20] = true,
24591c1e9fcSPeter Maydell     /* 21: reserved */
24691c1e9fcSPeter Maydell     [22 ... 26] = true,
24791c1e9fcSPeter Maydell     /* 27: reserved */
24891c1e9fcSPeter Maydell     /* 28, 29: per-CPU CTI interrupts */
24991c1e9fcSPeter Maydell     /* 30, 31: reserved */
25091c1e9fcSPeter Maydell };
25191c1e9fcSPeter Maydell 
2523733f803SPeter Maydell /*
2533733f803SPeter Maydell  * Create an alias region in @container of @size bytes starting at @base
2549e5e54d1SPeter Maydell  * which mirrors the memory starting at @orig.
2559e5e54d1SPeter Maydell  */
2563733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container,
2573733f803SPeter Maydell                        const char *name, hwaddr base, hwaddr size, hwaddr orig)
2589e5e54d1SPeter Maydell {
2593733f803SPeter Maydell     memory_region_init_alias(mr, NULL, name, container, orig, size);
2609e5e54d1SPeter Maydell     /* The alias is even lower priority than unimplemented_device regions */
2613733f803SPeter Maydell     memory_region_add_subregion_overlap(container, base, mr, -1500);
2629e5e54d1SPeter Maydell }
2639e5e54d1SPeter Maydell 
2649e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level)
2659e5e54d1SPeter Maydell {
2669e5e54d1SPeter Maydell     qemu_irq destirq = opaque;
2679e5e54d1SPeter Maydell 
2689e5e54d1SPeter Maydell     qemu_set_irq(destirq, level);
2699e5e54d1SPeter Maydell }
2709e5e54d1SPeter Maydell 
2719e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level)
2729e5e54d1SPeter Maydell {
2738055340fSEduardo Habkost     ARMSSE *s = ARM_SSE(opaque);
2749e5e54d1SPeter Maydell 
2759e5e54d1SPeter Maydell     s->nsccfg = level;
2769e5e54d1SPeter Maydell }
2779e5e54d1SPeter Maydell 
27813628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum)
2799e5e54d1SPeter Maydell {
2809e5e54d1SPeter Maydell     /* Each of the 4 AHB and 4 APB PPCs that might be present in a
28193dbd103SPeter Maydell      * system using the ARMSSE has a collection of control lines which
2829e5e54d1SPeter Maydell      * are provided by the security controller and which we want to
28393dbd103SPeter Maydell      * expose as control lines on the ARMSSE device itself, so the
28493dbd103SPeter Maydell      * code using the ARMSSE can wire them up to the PPCs.
2859e5e54d1SPeter Maydell      */
2869e5e54d1SPeter Maydell     SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum];
28713628891SPeter Maydell     DeviceState *armssedev = DEVICE(s);
2889e5e54d1SPeter Maydell     DeviceState *dev_secctl = DEVICE(&s->secctl);
2899e5e54d1SPeter Maydell     DeviceState *dev_splitter = DEVICE(splitter);
2909e5e54d1SPeter Maydell     char *name;
2919e5e54d1SPeter Maydell 
2929e5e54d1SPeter Maydell     name = g_strdup_printf("%s_nonsec", ppcname);
29313628891SPeter Maydell     qdev_pass_gpios(dev_secctl, armssedev, name);
2949e5e54d1SPeter Maydell     g_free(name);
2959e5e54d1SPeter Maydell     name = g_strdup_printf("%s_ap", ppcname);
29613628891SPeter Maydell     qdev_pass_gpios(dev_secctl, armssedev, name);
2979e5e54d1SPeter Maydell     g_free(name);
2989e5e54d1SPeter Maydell     name = g_strdup_printf("%s_irq_enable", ppcname);
29913628891SPeter Maydell     qdev_pass_gpios(dev_secctl, armssedev, name);
3009e5e54d1SPeter Maydell     g_free(name);
3019e5e54d1SPeter Maydell     name = g_strdup_printf("%s_irq_clear", ppcname);
30213628891SPeter Maydell     qdev_pass_gpios(dev_secctl, armssedev, name);
3039e5e54d1SPeter Maydell     g_free(name);
3049e5e54d1SPeter Maydell 
3059e5e54d1SPeter Maydell     /* irq_status is a little more tricky, because we need to
3069e5e54d1SPeter Maydell      * split it so we can send it both to the security controller
3079e5e54d1SPeter Maydell      * and to our OR gate for the NVIC interrupt line.
3089e5e54d1SPeter Maydell      * Connect up the splitter's outputs, and create a GPIO input
3099e5e54d1SPeter Maydell      * which will pass the line state to the input splitter.
3109e5e54d1SPeter Maydell      */
3119e5e54d1SPeter Maydell     name = g_strdup_printf("%s_irq_status", ppcname);
3129e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 0,
3139e5e54d1SPeter Maydell                           qdev_get_gpio_in_named(dev_secctl,
3149e5e54d1SPeter Maydell                                                  name, 0));
3159e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 1,
3169e5e54d1SPeter Maydell                           qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum));
3179e5e54d1SPeter Maydell     s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0);
31813628891SPeter Maydell     qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder,
3199e5e54d1SPeter Maydell                                         s->irq_status_in[ppcnum], name, 1);
3209e5e54d1SPeter Maydell     g_free(name);
3219e5e54d1SPeter Maydell }
3229e5e54d1SPeter Maydell 
32313628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s)
3249e5e54d1SPeter Maydell {
3259e5e54d1SPeter Maydell     /* Forward the 3rd output from the splitter device as a
32613628891SPeter Maydell      * named GPIO output of the armsse object.
3279e5e54d1SPeter Maydell      */
3289e5e54d1SPeter Maydell     DeviceState *dev = DEVICE(s);
3299e5e54d1SPeter Maydell     DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter);
3309e5e54d1SPeter Maydell 
3319e5e54d1SPeter Maydell     qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1);
3329e5e54d1SPeter Maydell     s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder,
3339e5e54d1SPeter Maydell                                            s->sec_resp_cfg, 1);
3349e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in);
3359e5e54d1SPeter Maydell }
3369e5e54d1SPeter Maydell 
3375ee0abedSPeter Maydell static void armsse_mainclk_update(void *opaque, ClockEvent event)
3388ee3e26eSPeter Maydell {
3398ee3e26eSPeter Maydell     ARMSSE *s = ARM_SSE(opaque);
3405ee0abedSPeter Maydell 
3418ee3e26eSPeter Maydell     /*
3428ee3e26eSPeter Maydell      * Set system_clock_scale from our Clock input; this is what
3438ee3e26eSPeter Maydell      * controls the tick rate of the CPU SysTick timer.
3448ee3e26eSPeter Maydell      */
3458ee3e26eSPeter Maydell     system_clock_scale = clock_ticks_to_ns(s->mainclk, 1);
3468ee3e26eSPeter Maydell }
3478ee3e26eSPeter Maydell 
34813628891SPeter Maydell static void armsse_init(Object *obj)
3499e5e54d1SPeter Maydell {
3508055340fSEduardo Habkost     ARMSSE *s = ARM_SSE(obj);
3518055340fSEduardo Habkost     ARMSSEClass *asc = ARM_SSE_GET_CLASS(obj);
352f0cab7feSPeter Maydell     const ARMSSEInfo *info = asc->info;
353e94d7723SPeter Maydell     const ARMSSEDeviceInfo *devinfo;
3549e5e54d1SPeter Maydell     int i;
3559e5e54d1SPeter Maydell 
356f0cab7feSPeter Maydell     assert(info->sram_banks <= MAX_SRAM_BANKS);
35791c1e9fcSPeter Maydell     assert(info->num_cpus <= SSE_MAX_CPUS);
358f0cab7feSPeter Maydell 
3598ee3e26eSPeter Maydell     s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK",
3605ee0abedSPeter Maydell                                     armsse_mainclk_update, s, ClockUpdate);
3615ee0abedSPeter Maydell     s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL, 0);
3628fd34dc0SPeter Maydell 
36313628891SPeter Maydell     memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX);
3649e5e54d1SPeter Maydell 
36591c1e9fcSPeter Maydell     for (i = 0; i < info->num_cpus; i++) {
3667cd3a2e0SPeter Maydell         /*
3677cd3a2e0SPeter Maydell          * We put each CPU in its own cluster as they are logically
3687cd3a2e0SPeter Maydell          * distinct and may be configured differently.
3697cd3a2e0SPeter Maydell          */
3707cd3a2e0SPeter Maydell         char *name;
3717cd3a2e0SPeter Maydell 
3727cd3a2e0SPeter Maydell         name = g_strdup_printf("cluster%d", i);
3739fc7fc4dSMarkus Armbruster         object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER);
3747cd3a2e0SPeter Maydell         qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i);
3757cd3a2e0SPeter Maydell         g_free(name);
3767cd3a2e0SPeter Maydell 
3777cd3a2e0SPeter Maydell         name = g_strdup_printf("armv7m%d", i);
3785a147c8cSMarkus Armbruster         object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i],
379287f4319SMarkus Armbruster                                 TYPE_ARMV7M);
38091c1e9fcSPeter Maydell         qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type",
3819e5e54d1SPeter Maydell                              ARM_CPU_TYPE_NAME("cortex-m33"));
38291c1e9fcSPeter Maydell         g_free(name);
383d847ca51SPeter Maydell         name = g_strdup_printf("arm-sse-cpu-container%d", i);
384d847ca51SPeter Maydell         memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX);
385d847ca51SPeter Maydell         g_free(name);
386d847ca51SPeter Maydell         if (i > 0) {
387d847ca51SPeter Maydell             name = g_strdup_printf("arm-sse-container-alias%d", i);
388d847ca51SPeter Maydell             memory_region_init_alias(&s->container_alias[i - 1], obj,
389d847ca51SPeter Maydell                                      name, &s->container, 0, UINT64_MAX);
390d847ca51SPeter Maydell             g_free(name);
391d847ca51SPeter Maydell         }
39291c1e9fcSPeter Maydell     }
3939e5e54d1SPeter Maydell 
394e94d7723SPeter Maydell     for (devinfo = info->devinfo; devinfo->name; devinfo++) {
395e94d7723SPeter Maydell         assert(devinfo->ppc == NO_PPC || devinfo->ppc < ARRAY_SIZE(s->apb_ppc));
396e94d7723SPeter Maydell         if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) {
397e94d7723SPeter Maydell             assert(devinfo->index < ARRAY_SIZE(s->timer));
398e94d7723SPeter Maydell             object_initialize_child(obj, devinfo->name,
399e94d7723SPeter Maydell                                     &s->timer[devinfo->index],
400e94d7723SPeter Maydell                                     TYPE_CMSDK_APB_TIMER);
4017e8e25dbSPeter Maydell         } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) {
4027e8e25dbSPeter Maydell             assert(devinfo->index == 0);
4037e8e25dbSPeter Maydell             object_initialize_child(obj, devinfo->name, &s->dualtimer,
4047e8e25dbSPeter Maydell                                     TYPE_CMSDK_APB_DUALTIMER);
4051292b932SPeter Maydell         } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) {
4061292b932SPeter Maydell             assert(devinfo->index < ARRAY_SIZE(s->cmsdk_watchdog));
4071292b932SPeter Maydell             object_initialize_child(obj, devinfo->name,
4081292b932SPeter Maydell                                     &s->cmsdk_watchdog[devinfo->index],
4091292b932SPeter Maydell                                     TYPE_CMSDK_APB_WATCHDOG);
410e94d7723SPeter Maydell         } else {
411e94d7723SPeter Maydell             g_assert_not_reached();
412e94d7723SPeter Maydell         }
413e94d7723SPeter Maydell     }
414e94d7723SPeter Maydell 
415db873cc5SMarkus Armbruster     object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL);
41691eb4f64SPeter Maydell 
41791eb4f64SPeter Maydell     for (i = 0; i < ARRAY_SIZE(s->apb_ppc); i++) {
41891eb4f64SPeter Maydell         g_autofree char *name = g_strdup_printf("apb-ppc%d", i);
41991eb4f64SPeter Maydell         object_initialize_child(obj, name, &s->apb_ppc[i], TYPE_TZ_PPC);
42091eb4f64SPeter Maydell     }
42191eb4f64SPeter Maydell 
422f0cab7feSPeter Maydell     for (i = 0; i < info->sram_banks; i++) {
423f0cab7feSPeter Maydell         char *name = g_strdup_printf("mpc%d", i);
424db873cc5SMarkus Armbruster         object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC);
425f0cab7feSPeter Maydell         g_free(name);
426f0cab7feSPeter Maydell     }
427955cbc6bSThomas Huth     object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate,
4289fc7fc4dSMarkus Armbruster                             TYPE_OR_IRQ);
429955cbc6bSThomas Huth 
430f0cab7feSPeter Maydell     for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) {
431bb75e16dSPeter Maydell         char *name = g_strdup_printf("mpc-irq-splitter-%d", i);
432bb75e16dSPeter Maydell         SplitIRQ *splitter = &s->mpc_irq_splitter[i];
433bb75e16dSPeter Maydell 
4349fc7fc4dSMarkus Armbruster         object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ);
435bb75e16dSPeter Maydell         g_free(name);
436bb75e16dSPeter Maydell     }
4371292b932SPeter Maydell 
438db873cc5SMarkus Armbruster     object_initialize_child(obj, "armsse-sysctl", &s->sysctl,
439db873cc5SMarkus Armbruster                             TYPE_IOTKIT_SYSCTL);
440db873cc5SMarkus Armbruster     object_initialize_child(obj, "armsse-sysinfo", &s->sysinfo,
441db873cc5SMarkus Armbruster                             TYPE_IOTKIT_SYSINFO);
442f8574705SPeter Maydell     if (info->has_mhus) {
4435a147c8cSMarkus Armbruster         object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU);
4445a147c8cSMarkus Armbruster         object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU);
445f8574705SPeter Maydell     }
446e0b00f1bSPeter Maydell     if (info->has_ppus) {
447e0b00f1bSPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
448e0b00f1bSPeter Maydell             char *name = g_strdup_printf("CPU%dCORE_PPU", i);
449e0b00f1bSPeter Maydell             int ppuidx = CPU0CORE_PPU + i;
450e0b00f1bSPeter Maydell 
4515a147c8cSMarkus Armbruster             object_initialize_child(obj, name, &s->ppu[ppuidx],
452e0b00f1bSPeter Maydell                                     TYPE_UNIMPLEMENTED_DEVICE);
453e0b00f1bSPeter Maydell             g_free(name);
454e0b00f1bSPeter Maydell         }
4555a147c8cSMarkus Armbruster         object_initialize_child(obj, "DBG_PPU", &s->ppu[DBG_PPU],
456e0b00f1bSPeter Maydell                                 TYPE_UNIMPLEMENTED_DEVICE);
457e0b00f1bSPeter Maydell         for (i = 0; i < info->sram_banks; i++) {
458e0b00f1bSPeter Maydell             char *name = g_strdup_printf("RAM%d_PPU", i);
459e0b00f1bSPeter Maydell             int ppuidx = RAM0_PPU + i;
460e0b00f1bSPeter Maydell 
4615a147c8cSMarkus Armbruster             object_initialize_child(obj, name, &s->ppu[ppuidx],
462e0b00f1bSPeter Maydell                                     TYPE_UNIMPLEMENTED_DEVICE);
463e0b00f1bSPeter Maydell             g_free(name);
464e0b00f1bSPeter Maydell         }
465e0b00f1bSPeter Maydell     }
4662357bca5SPeter Maydell     if (info->has_cachectrl) {
4672357bca5SPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
4682357bca5SPeter Maydell             char *name = g_strdup_printf("cachectrl%d", i);
4692357bca5SPeter Maydell 
470db873cc5SMarkus Armbruster             object_initialize_child(obj, name, &s->cachectrl[i],
4712357bca5SPeter Maydell                                     TYPE_UNIMPLEMENTED_DEVICE);
4722357bca5SPeter Maydell             g_free(name);
4732357bca5SPeter Maydell         }
4742357bca5SPeter Maydell     }
475c1f57257SPeter Maydell     if (info->has_cpusecctrl) {
476c1f57257SPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
477c1f57257SPeter Maydell             char *name = g_strdup_printf("cpusecctrl%d", i);
478c1f57257SPeter Maydell 
479db873cc5SMarkus Armbruster             object_initialize_child(obj, name, &s->cpusecctrl[i],
480c1f57257SPeter Maydell                                     TYPE_UNIMPLEMENTED_DEVICE);
481c1f57257SPeter Maydell             g_free(name);
482c1f57257SPeter Maydell         }
483c1f57257SPeter Maydell     }
484ade67dcdSPeter Maydell     if (info->has_cpuid) {
485ade67dcdSPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
486ade67dcdSPeter Maydell             char *name = g_strdup_printf("cpuid%d", i);
487ade67dcdSPeter Maydell 
488db873cc5SMarkus Armbruster             object_initialize_child(obj, name, &s->cpuid[i],
489ade67dcdSPeter Maydell                                     TYPE_ARMSSE_CPUID);
490ade67dcdSPeter Maydell             g_free(name);
491ade67dcdSPeter Maydell         }
492ade67dcdSPeter Maydell     }
4939fc7fc4dSMarkus Armbruster     object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ);
494955cbc6bSThomas Huth     object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate,
4959fc7fc4dSMarkus Armbruster                             TYPE_OR_IRQ);
496955cbc6bSThomas Huth     object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter,
4979fc7fc4dSMarkus Armbruster                             TYPE_SPLIT_IRQ);
4989e5e54d1SPeter Maydell     for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) {
4999e5e54d1SPeter Maydell         char *name = g_strdup_printf("ppc-irq-splitter-%d", i);
5009e5e54d1SPeter Maydell         SplitIRQ *splitter = &s->ppc_irq_splitter[i];
5019e5e54d1SPeter Maydell 
5029fc7fc4dSMarkus Armbruster         object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ);
503955cbc6bSThomas Huth         g_free(name);
5049e5e54d1SPeter Maydell     }
50591c1e9fcSPeter Maydell     if (info->num_cpus > 1) {
50691c1e9fcSPeter Maydell         for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) {
50791c1e9fcSPeter Maydell             if (irq_is_common[i]) {
50891c1e9fcSPeter Maydell                 char *name = g_strdup_printf("cpu-irq-splitter%d", i);
50991c1e9fcSPeter Maydell                 SplitIRQ *splitter = &s->cpu_irq_splitter[i];
51091c1e9fcSPeter Maydell 
5119fc7fc4dSMarkus Armbruster                 object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ);
51291c1e9fcSPeter Maydell                 g_free(name);
51391c1e9fcSPeter Maydell             }
51491c1e9fcSPeter Maydell         }
51591c1e9fcSPeter Maydell     }
5169e5e54d1SPeter Maydell }
5179e5e54d1SPeter Maydell 
51813628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level)
5199e5e54d1SPeter Maydell {
52091c1e9fcSPeter Maydell     qemu_irq *irqarray = opaque;
5219e5e54d1SPeter Maydell 
52291c1e9fcSPeter Maydell     qemu_set_irq(irqarray[n], level);
5239e5e54d1SPeter Maydell }
5249e5e54d1SPeter Maydell 
52513628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level)
526bb75e16dSPeter Maydell {
5278055340fSEduardo Habkost     ARMSSE *s = ARM_SSE(opaque);
528bb75e16dSPeter Maydell     qemu_set_irq(s->mpcexp_status_in[n], level);
529bb75e16dSPeter Maydell }
530bb75e16dSPeter Maydell 
53191c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno)
53291c1e9fcSPeter Maydell {
53391c1e9fcSPeter Maydell     /*
53491c1e9fcSPeter Maydell      * Return a qemu_irq which can be used to signal IRQ n to
53591c1e9fcSPeter Maydell      * all CPUs in the SSE.
53691c1e9fcSPeter Maydell      */
5378055340fSEduardo Habkost     ARMSSEClass *asc = ARM_SSE_GET_CLASS(s);
53891c1e9fcSPeter Maydell     const ARMSSEInfo *info = asc->info;
53991c1e9fcSPeter Maydell 
54091c1e9fcSPeter Maydell     assert(irq_is_common[irqno]);
54191c1e9fcSPeter Maydell 
54291c1e9fcSPeter Maydell     if (info->num_cpus == 1) {
54391c1e9fcSPeter Maydell         /* Only one CPU -- just connect directly to it */
54491c1e9fcSPeter Maydell         return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno);
54591c1e9fcSPeter Maydell     } else {
54691c1e9fcSPeter Maydell         /* Connect to the splitter which feeds all CPUs */
54791c1e9fcSPeter Maydell         return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0);
54891c1e9fcSPeter Maydell     }
54991c1e9fcSPeter Maydell }
55091c1e9fcSPeter Maydell 
551e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr)
552e0b00f1bSPeter Maydell {
553e0b00f1bSPeter Maydell     /* Map a PPU unimplemented device stub */
554e0b00f1bSPeter Maydell     DeviceState *dev = DEVICE(&s->ppu[ppuidx]);
555e0b00f1bSPeter Maydell 
556e0b00f1bSPeter Maydell     qdev_prop_set_string(dev, "name", name);
557e0b00f1bSPeter Maydell     qdev_prop_set_uint64(dev, "size", 0x1000);
5585a147c8cSMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal);
559e0b00f1bSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr);
560e0b00f1bSPeter Maydell }
561e0b00f1bSPeter Maydell 
56213628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp)
5639e5e54d1SPeter Maydell {
5648055340fSEduardo Habkost     ARMSSE *s = ARM_SSE(dev);
5658055340fSEduardo Habkost     ARMSSEClass *asc = ARM_SSE_GET_CLASS(dev);
566f0cab7feSPeter Maydell     const ARMSSEInfo *info = asc->info;
567e94d7723SPeter Maydell     const ARMSSEDeviceInfo *devinfo;
5689e5e54d1SPeter Maydell     int i;
5699e5e54d1SPeter Maydell     MemoryRegion *mr;
5709e5e54d1SPeter Maydell     Error *err = NULL;
5719e5e54d1SPeter Maydell     SysBusDevice *sbd_apb_ppc0;
5729e5e54d1SPeter Maydell     SysBusDevice *sbd_secctl;
5739e5e54d1SPeter Maydell     DeviceState *dev_apb_ppc0;
5749e5e54d1SPeter Maydell     DeviceState *dev_apb_ppc1;
5759e5e54d1SPeter Maydell     DeviceState *dev_secctl;
5769e5e54d1SPeter Maydell     DeviceState *dev_splitter;
5774b635cf7SPeter Maydell     uint32_t addr_width_max;
5789e5e54d1SPeter Maydell 
5799e5e54d1SPeter Maydell     if (!s->board_memory) {
5809e5e54d1SPeter Maydell         error_setg(errp, "memory property was not set");
5819e5e54d1SPeter Maydell         return;
5829e5e54d1SPeter Maydell     }
5839e5e54d1SPeter Maydell 
5848ee3e26eSPeter Maydell     if (!clock_has_source(s->mainclk)) {
5858ee3e26eSPeter Maydell         error_setg(errp, "MAINCLK clock was not connected");
5868ee3e26eSPeter Maydell     }
5878ee3e26eSPeter Maydell     if (!clock_has_source(s->s32kclk)) {
5888ee3e26eSPeter Maydell         error_setg(errp, "S32KCLK clock was not connected");
5899e5e54d1SPeter Maydell     }
5909e5e54d1SPeter Maydell 
5913f410039SPeter Maydell     assert(info->num_cpus <= SSE_MAX_CPUS);
5923f410039SPeter Maydell 
5934b635cf7SPeter Maydell     /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */
5944b635cf7SPeter Maydell     assert(is_power_of_2(info->sram_banks));
5954b635cf7SPeter Maydell     addr_width_max = 24 - ctz32(info->sram_banks);
5964b635cf7SPeter Maydell     if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) {
5974b635cf7SPeter Maydell         error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d",
5984b635cf7SPeter Maydell                    addr_width_max);
5994b635cf7SPeter Maydell         return;
6004b635cf7SPeter Maydell     }
6014b635cf7SPeter Maydell 
6029e5e54d1SPeter Maydell     /* Handling of which devices should be available only to secure
6039e5e54d1SPeter Maydell      * code is usually done differently for M profile than for A profile.
6049e5e54d1SPeter Maydell      * Instead of putting some devices only into the secure address space,
6059e5e54d1SPeter Maydell      * devices exist in both address spaces but with hard-wired security
6069e5e54d1SPeter Maydell      * permissions that will cause the CPU to fault for non-secure accesses.
6079e5e54d1SPeter Maydell      *
60893dbd103SPeter Maydell      * The ARMSSE has an IDAU (Implementation Defined Access Unit),
6099e5e54d1SPeter Maydell      * which specifies hard-wired security permissions for different
61093dbd103SPeter Maydell      * areas of the physical address space. For the ARMSSE IDAU, the
6119e5e54d1SPeter Maydell      * top 4 bits of the physical address are the IDAU region ID, and
6129e5e54d1SPeter Maydell      * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS
6139e5e54d1SPeter Maydell      * region, otherwise it is an S region.
6149e5e54d1SPeter Maydell      *
6159e5e54d1SPeter Maydell      * The various devices and RAMs are generally all mapped twice,
6169e5e54d1SPeter Maydell      * once into a region that the IDAU defines as secure and once
6179e5e54d1SPeter Maydell      * into a non-secure region. They sit behind either a Memory
6189e5e54d1SPeter Maydell      * Protection Controller (for RAM) or a Peripheral Protection
6199e5e54d1SPeter Maydell      * Controller (for devices), which allow a more fine grained
6209e5e54d1SPeter Maydell      * configuration of whether non-secure accesses are permitted.
6219e5e54d1SPeter Maydell      *
6229e5e54d1SPeter Maydell      * (The other place that guest software can configure security
6239e5e54d1SPeter Maydell      * permissions is in the architected SAU (Security Attribution
6249e5e54d1SPeter Maydell      * Unit), which is entirely inside the CPU. The IDAU can upgrade
6259e5e54d1SPeter Maydell      * the security attributes for a region to more restrictive than
6269e5e54d1SPeter Maydell      * the SAU specifies, but cannot downgrade them.)
6279e5e54d1SPeter Maydell      *
6289e5e54d1SPeter Maydell      * 0x10000000..0x1fffffff  alias of 0x00000000..0x0fffffff
6299e5e54d1SPeter Maydell      * 0x20000000..0x2007ffff  32KB FPGA block RAM
6309e5e54d1SPeter Maydell      * 0x30000000..0x3fffffff  alias of 0x20000000..0x2fffffff
6319e5e54d1SPeter Maydell      * 0x40000000..0x4000ffff  base peripheral region 1
63293dbd103SPeter Maydell      * 0x40010000..0x4001ffff  CPU peripherals (none for ARMSSE)
6339e5e54d1SPeter Maydell      * 0x40020000..0x4002ffff  system control element peripherals
6349e5e54d1SPeter Maydell      * 0x40080000..0x400fffff  base peripheral region 2
6359e5e54d1SPeter Maydell      * 0x50000000..0x5fffffff  alias of 0x40000000..0x4fffffff
6369e5e54d1SPeter Maydell      */
6379e5e54d1SPeter Maydell 
638d847ca51SPeter Maydell     memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2);
6399e5e54d1SPeter Maydell 
64091c1e9fcSPeter Maydell     for (i = 0; i < info->num_cpus; i++) {
64191c1e9fcSPeter Maydell         DeviceState *cpudev = DEVICE(&s->armv7m[i]);
64291c1e9fcSPeter Maydell         Object *cpuobj = OBJECT(&s->armv7m[i]);
64391c1e9fcSPeter Maydell         int j;
64491c1e9fcSPeter Maydell         char *gpioname;
64591c1e9fcSPeter Maydell 
64633788738SPeter Maydell         qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + NUM_SSE_IRQS);
64791c1e9fcSPeter Maydell         /*
648aab7a378SPeter Maydell          * In real hardware the initial Secure VTOR is set from the INITSVTOR*
649aab7a378SPeter Maydell          * registers in the IoT Kit System Control Register block. In QEMU
650aab7a378SPeter Maydell          * we set the initial value here, and also the reset value of the
651aab7a378SPeter Maydell          * sysctl register, from this object's QOM init-svtor property.
652aab7a378SPeter Maydell          * If the guest changes the INITSVTOR* registers at runtime then the
653aab7a378SPeter Maydell          * code in iotkit-sysctl.c will update the CPU init-svtor property
654aab7a378SPeter Maydell          * (which will then take effect on the next CPU warm-reset).
655aab7a378SPeter Maydell          *
656aab7a378SPeter Maydell          * Note that typically a board using the SSE-200 will have a system
657aab7a378SPeter Maydell          * control processor whose boot firmware initializes the INITSVTOR*
658aab7a378SPeter Maydell          * registers before powering up the CPUs. QEMU doesn't emulate
65991c1e9fcSPeter Maydell          * the control processor, so instead we behave in the way that the
660aab7a378SPeter Maydell          * firmware does: the initial value should be set by the board code
661aab7a378SPeter Maydell          * (using the init-svtor property on the ARMSSE object) to match
662aab7a378SPeter Maydell          * whatever its firmware does.
6639e5e54d1SPeter Maydell          */
66432187419SPeter Maydell         qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor);
66591c1e9fcSPeter Maydell         /*
666aab7a378SPeter Maydell          * CPUs start powered down if the corresponding bit in the CPUWAIT
667aab7a378SPeter Maydell          * register is 1. In real hardware the CPUWAIT register reset value is
668aab7a378SPeter Maydell          * a configurable property of the SSE-200 (via the CPUWAIT0_RST and
669aab7a378SPeter Maydell          * CPUWAIT1_RST parameters), but since all the boards we care about
670aab7a378SPeter Maydell          * start CPU0 and leave CPU1 powered off, we hard-code that in
671aab7a378SPeter Maydell          * info->cpuwait_rst for now. We can add QOM properties for this
67291c1e9fcSPeter Maydell          * later if necessary.
67391c1e9fcSPeter Maydell          */
674aab7a378SPeter Maydell         if (extract32(info->cpuwait_rst, i, 1)) {
675778a2dc5SMarkus Armbruster             if (!object_property_set_bool(cpuobj, "start-powered-off", true,
676668f62ecSMarkus Armbruster                                           errp)) {
6779e5e54d1SPeter Maydell                 return;
6789e5e54d1SPeter Maydell             }
67991c1e9fcSPeter Maydell         }
680a90a862bSPeter Maydell         if (!s->cpu_fpu[i]) {
681668f62ecSMarkus Armbruster             if (!object_property_set_bool(cpuobj, "vfp", false, errp)) {
682a90a862bSPeter Maydell                 return;
683a90a862bSPeter Maydell             }
684a90a862bSPeter Maydell         }
685a90a862bSPeter Maydell         if (!s->cpu_dsp[i]) {
686668f62ecSMarkus Armbruster             if (!object_property_set_bool(cpuobj, "dsp", false, errp)) {
687a90a862bSPeter Maydell                 return;
688a90a862bSPeter Maydell             }
689a90a862bSPeter Maydell         }
690d847ca51SPeter Maydell 
691d847ca51SPeter Maydell         if (i > 0) {
692d847ca51SPeter Maydell             memory_region_add_subregion_overlap(&s->cpu_container[i], 0,
693d847ca51SPeter Maydell                                                 &s->container_alias[i - 1], -1);
694d847ca51SPeter Maydell         } else {
695d847ca51SPeter Maydell             memory_region_add_subregion_overlap(&s->cpu_container[i], 0,
696d847ca51SPeter Maydell                                                 &s->container, -1);
697d847ca51SPeter Maydell         }
6985325cc34SMarkus Armbruster         object_property_set_link(cpuobj, "memory",
6995325cc34SMarkus Armbruster                                  OBJECT(&s->cpu_container[i]), &error_abort);
7005325cc34SMarkus Armbruster         object_property_set_link(cpuobj, "idau", OBJECT(s), &error_abort);
701668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(cpuobj), errp)) {
7029e5e54d1SPeter Maydell             return;
7039e5e54d1SPeter Maydell         }
7047cd3a2e0SPeter Maydell         /*
7057cd3a2e0SPeter Maydell          * The cluster must be realized after the armv7m container, as
7067cd3a2e0SPeter Maydell          * the container's CPU object is only created on realize, and the
7077cd3a2e0SPeter Maydell          * CPU must exist and have been parented into the cluster before
7087cd3a2e0SPeter Maydell          * the cluster is realized.
7097cd3a2e0SPeter Maydell          */
710668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(&s->cluster[i]), NULL, errp)) {
7117cd3a2e0SPeter Maydell             return;
7127cd3a2e0SPeter Maydell         }
7139e5e54d1SPeter Maydell 
71491c1e9fcSPeter Maydell         /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */
71591c1e9fcSPeter Maydell         s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq);
71691c1e9fcSPeter Maydell         for (j = 0; j < s->exp_numirq; j++) {
71733788738SPeter Maydell             s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + NUM_SSE_IRQS);
7189e5e54d1SPeter Maydell         }
71991c1e9fcSPeter Maydell         if (i == 0) {
72091c1e9fcSPeter Maydell             gpioname = g_strdup("EXP_IRQ");
72191c1e9fcSPeter Maydell         } else {
72291c1e9fcSPeter Maydell             gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i);
72391c1e9fcSPeter Maydell         }
72491c1e9fcSPeter Maydell         qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq,
72591c1e9fcSPeter Maydell                                             s->exp_irqs[i],
72691c1e9fcSPeter Maydell                                             gpioname, s->exp_numirq);
72791c1e9fcSPeter Maydell         g_free(gpioname);
72891c1e9fcSPeter Maydell     }
72991c1e9fcSPeter Maydell 
73091c1e9fcSPeter Maydell     /* Wire up the splitters that connect common IRQs to all CPUs */
73191c1e9fcSPeter Maydell     if (info->num_cpus > 1) {
73291c1e9fcSPeter Maydell         for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) {
73391c1e9fcSPeter Maydell             if (irq_is_common[i]) {
73491c1e9fcSPeter Maydell                 Object *splitter = OBJECT(&s->cpu_irq_splitter[i]);
73591c1e9fcSPeter Maydell                 DeviceState *devs = DEVICE(splitter);
73691c1e9fcSPeter Maydell                 int cpunum;
73791c1e9fcSPeter Maydell 
738778a2dc5SMarkus Armbruster                 if (!object_property_set_int(splitter, "num-lines",
739668f62ecSMarkus Armbruster                                              info->num_cpus, errp)) {
74091c1e9fcSPeter Maydell                     return;
74191c1e9fcSPeter Maydell                 }
742668f62ecSMarkus Armbruster                 if (!qdev_realize(DEVICE(splitter), NULL, errp)) {
74391c1e9fcSPeter Maydell                     return;
74491c1e9fcSPeter Maydell                 }
74591c1e9fcSPeter Maydell                 for (cpunum = 0; cpunum < info->num_cpus; cpunum++) {
74691c1e9fcSPeter Maydell                     DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]);
74791c1e9fcSPeter Maydell 
74891c1e9fcSPeter Maydell                     qdev_connect_gpio_out(devs, cpunum,
74991c1e9fcSPeter Maydell                                           qdev_get_gpio_in(cpudev, i));
75091c1e9fcSPeter Maydell                 }
75191c1e9fcSPeter Maydell             }
75291c1e9fcSPeter Maydell         }
75391c1e9fcSPeter Maydell     }
7549e5e54d1SPeter Maydell 
7559e5e54d1SPeter Maydell     /* Set up the big aliases first */
7563733f803SPeter Maydell     make_alias(s, &s->alias1, &s->container, "alias 1",
7573733f803SPeter Maydell                0x10000000, 0x10000000, 0x00000000);
7583733f803SPeter Maydell     make_alias(s, &s->alias2, &s->container,
7593733f803SPeter Maydell                "alias 2", 0x30000000, 0x10000000, 0x20000000);
7609e5e54d1SPeter Maydell     /* The 0x50000000..0x5fffffff region is not a pure alias: it has
7619e5e54d1SPeter Maydell      * a few extra devices that only appear there (generally the
7629e5e54d1SPeter Maydell      * control interfaces for the protection controllers).
7639e5e54d1SPeter Maydell      * We implement this by mapping those devices over the top of this
7643733f803SPeter Maydell      * alias MR at a higher priority. Some of the devices in this range
7653733f803SPeter Maydell      * are per-CPU, so we must put this alias in the per-cpu containers.
7669e5e54d1SPeter Maydell      */
7673733f803SPeter Maydell     for (i = 0; i < info->num_cpus; i++) {
7683733f803SPeter Maydell         make_alias(s, &s->alias3[i], &s->cpu_container[i],
7693733f803SPeter Maydell                    "alias 3", 0x50000000, 0x10000000, 0x40000000);
7703733f803SPeter Maydell     }
7719e5e54d1SPeter Maydell 
7729e5e54d1SPeter Maydell     /* Security controller */
7730eb6b0adSPeter Maydell     object_property_set_int(OBJECT(&s->secctl), "sse-version",
7740eb6b0adSPeter Maydell                             info->sse_version, &error_abort);
775668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->secctl), errp)) {
7769e5e54d1SPeter Maydell         return;
7779e5e54d1SPeter Maydell     }
7789e5e54d1SPeter Maydell     sbd_secctl = SYS_BUS_DEVICE(&s->secctl);
7799e5e54d1SPeter Maydell     dev_secctl = DEVICE(&s->secctl);
7809e5e54d1SPeter Maydell     sysbus_mmio_map(sbd_secctl, 0, 0x50080000);
7819e5e54d1SPeter Maydell     sysbus_mmio_map(sbd_secctl, 1, 0x40080000);
7829e5e54d1SPeter Maydell 
7839e5e54d1SPeter Maydell     s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1);
7849e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in);
7859e5e54d1SPeter Maydell 
7869e5e54d1SPeter Maydell     /* The sec_resp_cfg output from the security controller must be split into
78793dbd103SPeter Maydell      * multiple lines, one for each of the PPCs within the ARMSSE and one
78893dbd103SPeter Maydell      * that will be an output from the ARMSSE to the system.
7899e5e54d1SPeter Maydell      */
790778a2dc5SMarkus Armbruster     if (!object_property_set_int(OBJECT(&s->sec_resp_splitter),
791668f62ecSMarkus Armbruster                                  "num-lines", 3, errp)) {
7929e5e54d1SPeter Maydell         return;
7939e5e54d1SPeter Maydell     }
794668f62ecSMarkus Armbruster     if (!qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, errp)) {
7959e5e54d1SPeter Maydell         return;
7969e5e54d1SPeter Maydell     }
7979e5e54d1SPeter Maydell     dev_splitter = DEVICE(&s->sec_resp_splitter);
7989e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0,
7999e5e54d1SPeter Maydell                                 qdev_get_gpio_in(dev_splitter, 0));
8009e5e54d1SPeter Maydell 
801f0cab7feSPeter Maydell     /* Each SRAM bank lives behind its own Memory Protection Controller */
802f0cab7feSPeter Maydell     for (i = 0; i < info->sram_banks; i++) {
803f0cab7feSPeter Maydell         char *ramname = g_strdup_printf("armsse.sram%d", i);
804f0cab7feSPeter Maydell         SysBusDevice *sbd_mpc;
8054b635cf7SPeter Maydell         uint32_t sram_bank_size = 1 << s->sram_addr_width;
806f0cab7feSPeter Maydell 
8074b635cf7SPeter Maydell         memory_region_init_ram(&s->sram[i], NULL, ramname,
8084b635cf7SPeter Maydell                                sram_bank_size, &err);
809f0cab7feSPeter Maydell         g_free(ramname);
810af60b291SPeter Maydell         if (err) {
811af60b291SPeter Maydell             error_propagate(errp, err);
812af60b291SPeter Maydell             return;
813af60b291SPeter Maydell         }
8145325cc34SMarkus Armbruster         object_property_set_link(OBJECT(&s->mpc[i]), "downstream",
8155325cc34SMarkus Armbruster                                  OBJECT(&s->sram[i]), &error_abort);
816668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), errp)) {
817af60b291SPeter Maydell             return;
818af60b291SPeter Maydell         }
819af60b291SPeter Maydell         /* Map the upstream end of the MPC into the right place... */
820f0cab7feSPeter Maydell         sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]);
8214b635cf7SPeter Maydell         memory_region_add_subregion(&s->container,
8224b635cf7SPeter Maydell                                     0x20000000 + i * sram_bank_size,
823f0cab7feSPeter Maydell                                     sysbus_mmio_get_region(sbd_mpc, 1));
824af60b291SPeter Maydell         /* ...and its register interface */
825f0cab7feSPeter Maydell         memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000,
826f0cab7feSPeter Maydell                                     sysbus_mmio_get_region(sbd_mpc, 0));
827f0cab7feSPeter Maydell     }
828af60b291SPeter Maydell 
829bb75e16dSPeter Maydell     /* We must OR together lines from the MPC splitters to go to the NVIC */
830778a2dc5SMarkus Armbruster     if (!object_property_set_int(OBJECT(&s->mpc_irq_orgate), "num-lines",
831778a2dc5SMarkus Armbruster                                  IOTS_NUM_EXP_MPC + info->sram_banks,
832668f62ecSMarkus Armbruster                                  errp)) {
833bb75e16dSPeter Maydell         return;
834bb75e16dSPeter Maydell     }
835668f62ecSMarkus Armbruster     if (!qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, errp)) {
836bb75e16dSPeter Maydell         return;
837bb75e16dSPeter Maydell     }
838bb75e16dSPeter Maydell     qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0,
83991c1e9fcSPeter Maydell                           armsse_get_common_irq_in(s, 9));
840bb75e16dSPeter Maydell 
8411292b932SPeter Maydell     /* This OR gate wires together outputs from the secure watchdogs to NMI */
8421292b932SPeter Maydell     if (!object_property_set_int(OBJECT(&s->nmi_orgate), "num-lines", 2,
8431292b932SPeter Maydell                                  errp)) {
8441292b932SPeter Maydell         return;
8451292b932SPeter Maydell     }
8461292b932SPeter Maydell     if (!qdev_realize(DEVICE(&s->nmi_orgate), NULL, errp)) {
8471292b932SPeter Maydell         return;
8481292b932SPeter Maydell     }
8491292b932SPeter Maydell     qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0,
8501292b932SPeter Maydell                           qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0));
8511292b932SPeter Maydell 
8529e5e54d1SPeter Maydell     /* Devices behind APB PPC0:
8539e5e54d1SPeter Maydell      *   0x40000000: timer0
8549e5e54d1SPeter Maydell      *   0x40001000: timer1
8559e5e54d1SPeter Maydell      *   0x40002000: dual timer
856f8574705SPeter Maydell      *   0x40003000: MHU0 (SSE-200 only)
857f8574705SPeter Maydell      *   0x40004000: MHU1 (SSE-200 only)
8589e5e54d1SPeter Maydell      * We must configure and realize each downstream device and connect
8599e5e54d1SPeter Maydell      * it to the appropriate PPC port; then we can realize the PPC and
8609e5e54d1SPeter Maydell      * map its upstream ends to the right place in the container.
8619e5e54d1SPeter Maydell      */
862e94d7723SPeter Maydell     for (devinfo = info->devinfo; devinfo->name; devinfo++) {
863e94d7723SPeter Maydell         SysBusDevice *sbd;
864e94d7723SPeter Maydell         qemu_irq irq;
8659e5e54d1SPeter Maydell 
866e94d7723SPeter Maydell         if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) {
867e94d7723SPeter Maydell             sbd = SYS_BUS_DEVICE(&s->timer[devinfo->index]);
868e94d7723SPeter Maydell 
869*99865afcSPeter Maydell             qdev_connect_clock_in(DEVICE(sbd), "pclk",
870*99865afcSPeter Maydell                                   devinfo->slowclk ? s->s32kclk : s->mainclk);
871e94d7723SPeter Maydell             if (!sysbus_realize(sbd, errp)) {
8729e5e54d1SPeter Maydell                 return;
8739e5e54d1SPeter Maydell             }
874e94d7723SPeter Maydell             mr = sysbus_mmio_get_region(sbd, 0);
8757e8e25dbSPeter Maydell         } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) {
8767e8e25dbSPeter Maydell             sbd = SYS_BUS_DEVICE(&s->dualtimer);
8777e8e25dbSPeter Maydell 
8787e8e25dbSPeter Maydell             qdev_connect_clock_in(DEVICE(sbd), "TIMCLK", s->mainclk);
8797e8e25dbSPeter Maydell             if (!sysbus_realize(sbd, errp)) {
8807e8e25dbSPeter Maydell                 return;
8817e8e25dbSPeter Maydell             }
8827e8e25dbSPeter Maydell             mr = sysbus_mmio_get_region(sbd, 0);
8831292b932SPeter Maydell         } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) {
8841292b932SPeter Maydell             sbd = SYS_BUS_DEVICE(&s->cmsdk_watchdog[devinfo->index]);
8851292b932SPeter Maydell 
8861292b932SPeter Maydell             qdev_connect_clock_in(DEVICE(sbd), "WDOGCLK",
8871292b932SPeter Maydell                                   devinfo->slowclk ? s->s32kclk : s->mainclk);
8881292b932SPeter Maydell             if (!sysbus_realize(sbd, errp)) {
8891292b932SPeter Maydell                 return;
8901292b932SPeter Maydell             }
8911292b932SPeter Maydell             mr = sysbus_mmio_get_region(sbd, 0);
892e94d7723SPeter Maydell         } else {
893e94d7723SPeter Maydell             g_assert_not_reached();
894e94d7723SPeter Maydell         }
895e94d7723SPeter Maydell 
896e94d7723SPeter Maydell         switch (devinfo->irq) {
897e94d7723SPeter Maydell         case NO_IRQ:
898e94d7723SPeter Maydell             irq = NULL;
899e94d7723SPeter Maydell             break;
900e94d7723SPeter Maydell         case 0 ... NUM_SSE_IRQS - 1:
901e94d7723SPeter Maydell             irq = armsse_get_common_irq_in(s, devinfo->irq);
902e94d7723SPeter Maydell             break;
9031292b932SPeter Maydell         case NMI_0:
9041292b932SPeter Maydell         case NMI_1:
9051292b932SPeter Maydell             irq = qdev_get_gpio_in(DEVICE(&s->nmi_orgate),
9061292b932SPeter Maydell                                    devinfo->irq - NMI_0);
9071292b932SPeter Maydell             break;
908e94d7723SPeter Maydell         default:
909e94d7723SPeter Maydell             g_assert_not_reached();
910e94d7723SPeter Maydell         }
911e94d7723SPeter Maydell 
912e94d7723SPeter Maydell         if (irq) {
913e94d7723SPeter Maydell             sysbus_connect_irq(sbd, 0, irq);
914e94d7723SPeter Maydell         }
915e94d7723SPeter Maydell 
916e94d7723SPeter Maydell         /*
917e94d7723SPeter Maydell          * Devices connected to a PPC are connected to the port here;
918e94d7723SPeter Maydell          * we will map the upstream end of that port to the right address
919e94d7723SPeter Maydell          * in the container later after the PPC has been realized.
920e94d7723SPeter Maydell          * Devices not connected to a PPC can be mapped immediately.
921e94d7723SPeter Maydell          */
922e94d7723SPeter Maydell         if (devinfo->ppc != NO_PPC) {
923e94d7723SPeter Maydell             TZPPC *ppc = &s->apb_ppc[devinfo->ppc];
924e94d7723SPeter Maydell             g_autofree char *portname = g_strdup_printf("port[%d]",
925e94d7723SPeter Maydell                                                         devinfo->ppc_port);
926e94d7723SPeter Maydell             object_property_set_link(OBJECT(ppc), portname, OBJECT(mr),
927c24d9716SMarkus Armbruster                                      &error_abort);
928e94d7723SPeter Maydell         } else {
929e94d7723SPeter Maydell             memory_region_add_subregion(&s->container, devinfo->addr, mr);
930e94d7723SPeter Maydell         }
931e94d7723SPeter Maydell     }
932017d069dSPeter Maydell 
933f8574705SPeter Maydell     if (info->has_mhus) {
93468d6b36fSPeter Maydell         /*
93568d6b36fSPeter Maydell          * An SSE-200 with only one CPU should have only one MHU created,
93668d6b36fSPeter Maydell          * with the region where the second MHU usually is being RAZ/WI.
93768d6b36fSPeter Maydell          * We don't implement that SSE-200 config; if we want to support
93868d6b36fSPeter Maydell          * it then this code needs to be enhanced to handle creating the
93968d6b36fSPeter Maydell          * RAZ/WI region instead of the second MHU.
94068d6b36fSPeter Maydell          */
94168d6b36fSPeter Maydell         assert(info->num_cpus == ARRAY_SIZE(s->mhu));
942f8574705SPeter Maydell 
94368d6b36fSPeter Maydell         for (i = 0; i < ARRAY_SIZE(s->mhu); i++) {
94468d6b36fSPeter Maydell             char *port;
94568d6b36fSPeter Maydell             int cpunum;
94668d6b36fSPeter Maydell             SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]);
94768d6b36fSPeter Maydell 
948668f62ecSMarkus Armbruster             if (!sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), errp)) {
949f8574705SPeter Maydell                 return;
950f8574705SPeter Maydell             }
951763e10f7SPeter Maydell             port = g_strdup_printf("port[%d]", i + 3);
95268d6b36fSPeter Maydell             mr = sysbus_mmio_get_region(mhu_sbd, 0);
95391eb4f64SPeter Maydell             object_property_set_link(OBJECT(&s->apb_ppc[0]), port, OBJECT(mr),
9545325cc34SMarkus Armbruster                                      &error_abort);
955763e10f7SPeter Maydell             g_free(port);
95668d6b36fSPeter Maydell 
95768d6b36fSPeter Maydell             /*
95868d6b36fSPeter Maydell              * Each MHU has an irq line for each CPU:
95968d6b36fSPeter Maydell              *  MHU 0 irq line 0 -> CPU 0 IRQ 6
96068d6b36fSPeter Maydell              *  MHU 0 irq line 1 -> CPU 1 IRQ 6
96168d6b36fSPeter Maydell              *  MHU 1 irq line 0 -> CPU 0 IRQ 7
96268d6b36fSPeter Maydell              *  MHU 1 irq line 1 -> CPU 1 IRQ 7
96368d6b36fSPeter Maydell              */
96468d6b36fSPeter Maydell             for (cpunum = 0; cpunum < info->num_cpus; cpunum++) {
96568d6b36fSPeter Maydell                 DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]);
96668d6b36fSPeter Maydell 
96768d6b36fSPeter Maydell                 sysbus_connect_irq(mhu_sbd, cpunum,
96868d6b36fSPeter Maydell                                    qdev_get_gpio_in(cpudev, 6 + i));
96968d6b36fSPeter Maydell             }
970f8574705SPeter Maydell         }
971f8574705SPeter Maydell     }
972f8574705SPeter Maydell 
97391eb4f64SPeter Maydell     if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[0]), errp)) {
9749e5e54d1SPeter Maydell         return;
9759e5e54d1SPeter Maydell     }
9769e5e54d1SPeter Maydell 
97791eb4f64SPeter Maydell     sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc[0]);
97891eb4f64SPeter Maydell     dev_apb_ppc0 = DEVICE(&s->apb_ppc[0]);
9799e5e54d1SPeter Maydell 
980f8574705SPeter Maydell     if (info->has_mhus) {
981f8574705SPeter Maydell         mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3);
982f8574705SPeter Maydell         memory_region_add_subregion(&s->container, 0x40003000, mr);
983f8574705SPeter Maydell         mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4);
984f8574705SPeter Maydell         memory_region_add_subregion(&s->container, 0x40004000, mr);
985f8574705SPeter Maydell     }
9869e5e54d1SPeter Maydell     for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) {
9879e5e54d1SPeter Maydell         qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i,
9889e5e54d1SPeter Maydell                                     qdev_get_gpio_in_named(dev_apb_ppc0,
9899e5e54d1SPeter Maydell                                                            "cfg_nonsec", i));
9909e5e54d1SPeter Maydell         qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i,
9919e5e54d1SPeter Maydell                                     qdev_get_gpio_in_named(dev_apb_ppc0,
9929e5e54d1SPeter Maydell                                                            "cfg_ap", i));
9939e5e54d1SPeter Maydell     }
9949e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0,
9959e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc0,
9969e5e54d1SPeter Maydell                                                        "irq_enable", 0));
9979e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0,
9989e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc0,
9999e5e54d1SPeter Maydell                                                        "irq_clear", 0));
10009e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 0,
10019e5e54d1SPeter Maydell                           qdev_get_gpio_in_named(dev_apb_ppc0,
10029e5e54d1SPeter Maydell                                                  "cfg_sec_resp", 0));
10039e5e54d1SPeter Maydell 
10049e5e54d1SPeter Maydell     /* All the PPC irq lines (from the 2 internal PPCs and the 8 external
10059e5e54d1SPeter Maydell      * ones) are sent individually to the security controller, and also
10069e5e54d1SPeter Maydell      * ORed together to give a single combined PPC interrupt to the NVIC.
10079e5e54d1SPeter Maydell      */
1008778a2dc5SMarkus Armbruster     if (!object_property_set_int(OBJECT(&s->ppc_irq_orgate),
1009668f62ecSMarkus Armbruster                                  "num-lines", NUM_PPCS, errp)) {
10109e5e54d1SPeter Maydell         return;
10119e5e54d1SPeter Maydell     }
1012668f62ecSMarkus Armbruster     if (!qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, errp)) {
10139e5e54d1SPeter Maydell         return;
10149e5e54d1SPeter Maydell     }
10159e5e54d1SPeter Maydell     qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0,
101691c1e9fcSPeter Maydell                           armsse_get_common_irq_in(s, 10));
10179e5e54d1SPeter Maydell 
10182357bca5SPeter Maydell     /*
10192357bca5SPeter Maydell      * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias):
10202357bca5SPeter Maydell      * private per-CPU region (all these devices are SSE-200 only):
10212357bca5SPeter Maydell      *  0x50010000: L1 icache control registers
10222357bca5SPeter Maydell      *  0x50011000: CPUSECCTRL (CPU local security control registers)
10232357bca5SPeter Maydell      *  0x4001f000 and 0x5001f000: CPU_IDENTITY register block
10242357bca5SPeter Maydell      */
10252357bca5SPeter Maydell     if (info->has_cachectrl) {
10262357bca5SPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
10272357bca5SPeter Maydell             char *name = g_strdup_printf("cachectrl%d", i);
10282357bca5SPeter Maydell             MemoryRegion *mr;
10292357bca5SPeter Maydell 
10302357bca5SPeter Maydell             qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name);
10312357bca5SPeter Maydell             g_free(name);
10322357bca5SPeter Maydell             qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000);
1033668f62ecSMarkus Armbruster             if (!sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), errp)) {
10342357bca5SPeter Maydell                 return;
10352357bca5SPeter Maydell             }
10362357bca5SPeter Maydell 
10372357bca5SPeter Maydell             mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0);
10382357bca5SPeter Maydell             memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr);
10392357bca5SPeter Maydell         }
10402357bca5SPeter Maydell     }
1041c1f57257SPeter Maydell     if (info->has_cpusecctrl) {
1042c1f57257SPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
1043c1f57257SPeter Maydell             char *name = g_strdup_printf("CPUSECCTRL%d", i);
1044c1f57257SPeter Maydell             MemoryRegion *mr;
1045c1f57257SPeter Maydell 
1046c1f57257SPeter Maydell             qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name);
1047c1f57257SPeter Maydell             g_free(name);
1048c1f57257SPeter Maydell             qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000);
1049668f62ecSMarkus Armbruster             if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), errp)) {
1050c1f57257SPeter Maydell                 return;
1051c1f57257SPeter Maydell             }
1052c1f57257SPeter Maydell 
1053c1f57257SPeter Maydell             mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0);
1054c1f57257SPeter Maydell             memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr);
1055c1f57257SPeter Maydell         }
1056c1f57257SPeter Maydell     }
1057ade67dcdSPeter Maydell     if (info->has_cpuid) {
1058ade67dcdSPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
1059ade67dcdSPeter Maydell             MemoryRegion *mr;
1060ade67dcdSPeter Maydell 
1061ade67dcdSPeter Maydell             qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i);
1062668f62ecSMarkus Armbruster             if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), errp)) {
1063ade67dcdSPeter Maydell                 return;
1064ade67dcdSPeter Maydell             }
1065ade67dcdSPeter Maydell 
1066ade67dcdSPeter Maydell             mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0);
1067ade67dcdSPeter Maydell             memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr);
1068ade67dcdSPeter Maydell         }
1069ade67dcdSPeter Maydell     }
10709e5e54d1SPeter Maydell 
107191eb4f64SPeter Maydell     if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[1]), errp)) {
10729e5e54d1SPeter Maydell         return;
10739e5e54d1SPeter Maydell     }
10749e5e54d1SPeter Maydell 
107591eb4f64SPeter Maydell     dev_apb_ppc1 = DEVICE(&s->apb_ppc[1]);
10769e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0,
10779e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc1,
10789e5e54d1SPeter Maydell                                                        "cfg_nonsec", 0));
10799e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0,
10809e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc1,
10819e5e54d1SPeter Maydell                                                        "cfg_ap", 0));
10829e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0,
10839e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc1,
10849e5e54d1SPeter Maydell                                                        "irq_enable", 0));
10859e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0,
10869e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc1,
10879e5e54d1SPeter Maydell                                                        "irq_clear", 0));
10889e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 1,
10899e5e54d1SPeter Maydell                           qdev_get_gpio_in_named(dev_apb_ppc1,
10909e5e54d1SPeter Maydell                                                  "cfg_sec_resp", 0));
10919e5e54d1SPeter Maydell 
1092e94d7723SPeter Maydell     /*
1093e94d7723SPeter Maydell      * Now both PPCs are realized we can map the upstream ends of
1094e94d7723SPeter Maydell      * ports which correspond to entries in the devinfo array.
1095e94d7723SPeter Maydell      * The ports which are connected to non-devinfo devices have
1096e94d7723SPeter Maydell      * already been mapped.
1097e94d7723SPeter Maydell      */
1098e94d7723SPeter Maydell     for (devinfo = info->devinfo; devinfo->name; devinfo++) {
1099e94d7723SPeter Maydell         SysBusDevice *ppc_sbd;
1100e94d7723SPeter Maydell 
1101e94d7723SPeter Maydell         if (devinfo->ppc == NO_PPC) {
1102e94d7723SPeter Maydell             continue;
1103e94d7723SPeter Maydell         }
1104e94d7723SPeter Maydell         ppc_sbd = SYS_BUS_DEVICE(&s->apb_ppc[devinfo->ppc]);
1105e94d7723SPeter Maydell         mr = sysbus_mmio_get_region(ppc_sbd, devinfo->ppc_port);
1106e94d7723SPeter Maydell         memory_region_add_subregion(&s->container, devinfo->addr, mr);
1107e94d7723SPeter Maydell     }
1108e94d7723SPeter Maydell 
1109778a2dc5SMarkus Armbruster     if (!object_property_set_int(OBJECT(&s->sysinfo), "SYS_VERSION",
1110668f62ecSMarkus Armbruster                                  info->sys_version, errp)) {
1111dde0c491SPeter Maydell         return;
1112dde0c491SPeter Maydell     }
1113778a2dc5SMarkus Armbruster     if (!object_property_set_int(OBJECT(&s->sysinfo), "SYS_CONFIG",
1114668f62ecSMarkus Armbruster                                  armsse_sys_config_value(s, info), errp)) {
1115dde0c491SPeter Maydell         return;
1116dde0c491SPeter Maydell     }
111740766453SPeter Maydell     object_property_set_int(OBJECT(&s->sysinfo), "sse-version",
111840766453SPeter Maydell                             info->sse_version, &error_abort);
1119446587a9SPeter Maydell     object_property_set_int(OBJECT(&s->sysinfo), "IIDR",
1120446587a9SPeter Maydell                             info->iidr, &error_abort);
1121668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sysinfo), errp)) {
112206e65af3SPeter Maydell         return;
112306e65af3SPeter Maydell     }
112406e65af3SPeter Maydell     /* System information registers */
112506e65af3SPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000);
112606e65af3SPeter Maydell     /* System control registers */
1127419a7f80SPeter Maydell     object_property_set_int(OBJECT(&s->sysctl), "sse-version",
1128419a7f80SPeter Maydell                             info->sse_version, &error_abort);
11295325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->sysctl), "CPUWAIT_RST",
11305325cc34SMarkus Armbruster                             info->cpuwait_rst, &error_abort);
11315325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR0_RST",
11325325cc34SMarkus Armbruster                             s->init_svtor, &error_abort);
11335325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR1_RST",
11345325cc34SMarkus Armbruster                             s->init_svtor, &error_abort);
1135668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sysctl), errp)) {
113606e65af3SPeter Maydell         return;
113706e65af3SPeter Maydell     }
113806e65af3SPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000);
1139d61e4e1fSPeter Maydell 
1140e0b00f1bSPeter Maydell     if (info->has_ppus) {
1141e0b00f1bSPeter Maydell         /* CPUnCORE_PPU for each CPU */
1142e0b00f1bSPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
1143e0b00f1bSPeter Maydell             char *name = g_strdup_printf("CPU%dCORE_PPU", i);
1144e0b00f1bSPeter Maydell 
1145e0b00f1bSPeter Maydell             map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000);
1146e0b00f1bSPeter Maydell             /*
1147e0b00f1bSPeter Maydell              * We don't support CPU debug so don't create the
1148e0b00f1bSPeter Maydell              * CPU0DEBUG_PPU at 0x50024000 and 0x50026000.
1149e0b00f1bSPeter Maydell              */
1150e0b00f1bSPeter Maydell             g_free(name);
1151e0b00f1bSPeter Maydell         }
1152e0b00f1bSPeter Maydell         map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000);
1153e0b00f1bSPeter Maydell 
1154e0b00f1bSPeter Maydell         for (i = 0; i < info->sram_banks; i++) {
1155e0b00f1bSPeter Maydell             char *name = g_strdup_printf("RAM%d_PPU", i);
1156e0b00f1bSPeter Maydell 
1157e0b00f1bSPeter Maydell             map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000);
1158e0b00f1bSPeter Maydell             g_free(name);
1159e0b00f1bSPeter Maydell         }
1160e0b00f1bSPeter Maydell     }
1161e0b00f1bSPeter Maydell 
11629e5e54d1SPeter Maydell     for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) {
11639e5e54d1SPeter Maydell         Object *splitter = OBJECT(&s->ppc_irq_splitter[i]);
11649e5e54d1SPeter Maydell 
1165668f62ecSMarkus Armbruster         if (!object_property_set_int(splitter, "num-lines", 2, errp)) {
11669e5e54d1SPeter Maydell             return;
11679e5e54d1SPeter Maydell         }
1168668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(splitter), NULL, errp)) {
11699e5e54d1SPeter Maydell             return;
11709e5e54d1SPeter Maydell         }
11719e5e54d1SPeter Maydell     }
11729e5e54d1SPeter Maydell 
11739e5e54d1SPeter Maydell     for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) {
11749e5e54d1SPeter Maydell         char *ppcname = g_strdup_printf("ahb_ppcexp%d", i);
11759e5e54d1SPeter Maydell 
117613628891SPeter Maydell         armsse_forward_ppc(s, ppcname, i);
11779e5e54d1SPeter Maydell         g_free(ppcname);
11789e5e54d1SPeter Maydell     }
11799e5e54d1SPeter Maydell 
11809e5e54d1SPeter Maydell     for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) {
11819e5e54d1SPeter Maydell         char *ppcname = g_strdup_printf("apb_ppcexp%d", i);
11829e5e54d1SPeter Maydell 
118313628891SPeter Maydell         armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC);
11849e5e54d1SPeter Maydell         g_free(ppcname);
11859e5e54d1SPeter Maydell     }
11869e5e54d1SPeter Maydell 
11879e5e54d1SPeter Maydell     for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) {
11889e5e54d1SPeter Maydell         /* Wire up IRQ splitter for internal PPCs */
11899e5e54d1SPeter Maydell         DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]);
11909e5e54d1SPeter Maydell         char *gpioname = g_strdup_printf("apb_ppc%d_irq_status",
11919e5e54d1SPeter Maydell                                          i - NUM_EXTERNAL_PPCS);
119291eb4f64SPeter Maydell         TZPPC *ppc = &s->apb_ppc[i - NUM_EXTERNAL_PPCS];
11939e5e54d1SPeter Maydell 
11949e5e54d1SPeter Maydell         qdev_connect_gpio_out(devs, 0,
11959e5e54d1SPeter Maydell                               qdev_get_gpio_in_named(dev_secctl, gpioname, 0));
11969e5e54d1SPeter Maydell         qdev_connect_gpio_out(devs, 1,
11979e5e54d1SPeter Maydell                               qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i));
11989e5e54d1SPeter Maydell         qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0,
11999e5e54d1SPeter Maydell                                     qdev_get_gpio_in(devs, 0));
12007a35383aSPeter Maydell         g_free(gpioname);
12019e5e54d1SPeter Maydell     }
12029e5e54d1SPeter Maydell 
1203bb75e16dSPeter Maydell     /* Wire up the splitters for the MPC IRQs */
1204f0cab7feSPeter Maydell     for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) {
1205bb75e16dSPeter Maydell         SplitIRQ *splitter = &s->mpc_irq_splitter[i];
1206bb75e16dSPeter Maydell         DeviceState *dev_splitter = DEVICE(splitter);
1207bb75e16dSPeter Maydell 
1208778a2dc5SMarkus Armbruster         if (!object_property_set_int(OBJECT(splitter), "num-lines", 2,
1209668f62ecSMarkus Armbruster                                      errp)) {
1210bb75e16dSPeter Maydell             return;
1211bb75e16dSPeter Maydell         }
1212668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(splitter), NULL, errp)) {
1213bb75e16dSPeter Maydell             return;
1214bb75e16dSPeter Maydell         }
1215bb75e16dSPeter Maydell 
1216bb75e16dSPeter Maydell         if (i < IOTS_NUM_EXP_MPC) {
1217bb75e16dSPeter Maydell             /* Splitter input is from GPIO input line */
1218bb75e16dSPeter Maydell             s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0);
1219bb75e16dSPeter Maydell             qdev_connect_gpio_out(dev_splitter, 0,
1220bb75e16dSPeter Maydell                                   qdev_get_gpio_in_named(dev_secctl,
1221bb75e16dSPeter Maydell                                                          "mpcexp_status", i));
1222bb75e16dSPeter Maydell         } else {
1223bb75e16dSPeter Maydell             /* Splitter input is from our own MPC */
1224f0cab7feSPeter Maydell             qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]),
1225f0cab7feSPeter Maydell                                         "irq", 0,
1226bb75e16dSPeter Maydell                                         qdev_get_gpio_in(dev_splitter, 0));
1227bb75e16dSPeter Maydell             qdev_connect_gpio_out(dev_splitter, 0,
1228bb75e16dSPeter Maydell                                   qdev_get_gpio_in_named(dev_secctl,
1229509602eeSPhilippe Mathieu-Daudé                                                          "mpc_status",
1230509602eeSPhilippe Mathieu-Daudé                                                          i - IOTS_NUM_EXP_MPC));
1231bb75e16dSPeter Maydell         }
1232bb75e16dSPeter Maydell 
1233bb75e16dSPeter Maydell         qdev_connect_gpio_out(dev_splitter, 1,
1234bb75e16dSPeter Maydell                               qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i));
1235bb75e16dSPeter Maydell     }
1236bb75e16dSPeter Maydell     /* Create GPIO inputs which will pass the line state for our
1237bb75e16dSPeter Maydell      * mpcexp_irq inputs to the correct splitter devices.
1238bb75e16dSPeter Maydell      */
123913628891SPeter Maydell     qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status",
1240bb75e16dSPeter Maydell                             IOTS_NUM_EXP_MPC);
1241bb75e16dSPeter Maydell 
124213628891SPeter Maydell     armsse_forward_sec_resp_cfg(s);
12439e5e54d1SPeter Maydell 
1244132b475aSPeter Maydell     /* Forward the MSC related signals */
1245132b475aSPeter Maydell     qdev_pass_gpios(dev_secctl, dev, "mscexp_status");
1246132b475aSPeter Maydell     qdev_pass_gpios(dev_secctl, dev, "mscexp_clear");
1247132b475aSPeter Maydell     qdev_pass_gpios(dev_secctl, dev, "mscexp_ns");
1248132b475aSPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0,
124991c1e9fcSPeter Maydell                                 armsse_get_common_irq_in(s, 11));
1250132b475aSPeter Maydell 
1251132b475aSPeter Maydell     /*
1252132b475aSPeter Maydell      * Expose our container region to the board model; this corresponds
1253132b475aSPeter Maydell      * to the AHB Slave Expansion ports which allow bus master devices
1254132b475aSPeter Maydell      * (eg DMA controllers) in the board model to make transactions into
125593dbd103SPeter Maydell      * devices in the ARMSSE.
1256132b475aSPeter Maydell      */
1257132b475aSPeter Maydell     sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container);
1258132b475aSPeter Maydell 
12598ee3e26eSPeter Maydell     /* Set initial system_clock_scale from MAINCLK */
12605ee0abedSPeter Maydell     armsse_mainclk_update(s, ClockUpdate);
12619e5e54d1SPeter Maydell }
12629e5e54d1SPeter Maydell 
126313628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address,
12649e5e54d1SPeter Maydell                               int *iregion, bool *exempt, bool *ns, bool *nsc)
12659e5e54d1SPeter Maydell {
126693dbd103SPeter Maydell     /*
126793dbd103SPeter Maydell      * For ARMSSE systems the IDAU responses are simple logical functions
12689e5e54d1SPeter Maydell      * of the address bits. The NSC attribute is guest-adjustable via the
12699e5e54d1SPeter Maydell      * NSCCFG register in the security controller.
12709e5e54d1SPeter Maydell      */
12718055340fSEduardo Habkost     ARMSSE *s = ARM_SSE(ii);
12729e5e54d1SPeter Maydell     int region = extract32(address, 28, 4);
12739e5e54d1SPeter Maydell 
12749e5e54d1SPeter Maydell     *ns = !(region & 1);
12759e5e54d1SPeter Maydell     *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2));
12769e5e54d1SPeter Maydell     /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */
12779e5e54d1SPeter Maydell     *exempt = (address & 0xeff00000) == 0xe0000000;
12789e5e54d1SPeter Maydell     *iregion = region;
12799e5e54d1SPeter Maydell }
12809e5e54d1SPeter Maydell 
128113628891SPeter Maydell static const VMStateDescription armsse_vmstate = {
12829e5e54d1SPeter Maydell     .name = "iotkit",
12838fd34dc0SPeter Maydell     .version_id = 2,
12848fd34dc0SPeter Maydell     .minimum_version_id = 2,
12859e5e54d1SPeter Maydell     .fields = (VMStateField[]) {
12868fd34dc0SPeter Maydell         VMSTATE_CLOCK(mainclk, ARMSSE),
12878fd34dc0SPeter Maydell         VMSTATE_CLOCK(s32kclk, ARMSSE),
128893dbd103SPeter Maydell         VMSTATE_UINT32(nsccfg, ARMSSE),
12899e5e54d1SPeter Maydell         VMSTATE_END_OF_LIST()
12909e5e54d1SPeter Maydell     }
12919e5e54d1SPeter Maydell };
12929e5e54d1SPeter Maydell 
129313628891SPeter Maydell static void armsse_reset(DeviceState *dev)
12949e5e54d1SPeter Maydell {
12958055340fSEduardo Habkost     ARMSSE *s = ARM_SSE(dev);
12969e5e54d1SPeter Maydell 
12979e5e54d1SPeter Maydell     s->nsccfg = 0;
12989e5e54d1SPeter Maydell }
12999e5e54d1SPeter Maydell 
130013628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data)
13019e5e54d1SPeter Maydell {
13029e5e54d1SPeter Maydell     DeviceClass *dc = DEVICE_CLASS(klass);
13039e5e54d1SPeter Maydell     IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass);
13048055340fSEduardo Habkost     ARMSSEClass *asc = ARM_SSE_CLASS(klass);
1305a90a862bSPeter Maydell     const ARMSSEInfo *info = data;
13069e5e54d1SPeter Maydell 
130713628891SPeter Maydell     dc->realize = armsse_realize;
130813628891SPeter Maydell     dc->vmsd = &armsse_vmstate;
13094f67d30bSMarc-André Lureau     device_class_set_props(dc, info->props);
131013628891SPeter Maydell     dc->reset = armsse_reset;
131113628891SPeter Maydell     iic->check = armsse_idau_check;
1312a90a862bSPeter Maydell     asc->info = info;
13139e5e54d1SPeter Maydell }
13149e5e54d1SPeter Maydell 
13154c3690b5SPeter Maydell static const TypeInfo armsse_info = {
13168055340fSEduardo Habkost     .name = TYPE_ARM_SSE,
13179e5e54d1SPeter Maydell     .parent = TYPE_SYS_BUS_DEVICE,
131893dbd103SPeter Maydell     .instance_size = sizeof(ARMSSE),
1319512c65e6SEduardo Habkost     .class_size = sizeof(ARMSSEClass),
132013628891SPeter Maydell     .instance_init = armsse_init,
13214c3690b5SPeter Maydell     .abstract = true,
13229e5e54d1SPeter Maydell     .interfaces = (InterfaceInfo[]) {
13239e5e54d1SPeter Maydell         { TYPE_IDAU_INTERFACE },
13249e5e54d1SPeter Maydell         { }
13259e5e54d1SPeter Maydell     }
13269e5e54d1SPeter Maydell };
13279e5e54d1SPeter Maydell 
13284c3690b5SPeter Maydell static void armsse_register_types(void)
13299e5e54d1SPeter Maydell {
13304c3690b5SPeter Maydell     int i;
13314c3690b5SPeter Maydell 
13324c3690b5SPeter Maydell     type_register_static(&armsse_info);
13334c3690b5SPeter Maydell 
13344c3690b5SPeter Maydell     for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) {
13354c3690b5SPeter Maydell         TypeInfo ti = {
13364c3690b5SPeter Maydell             .name = armsse_variants[i].name,
13378055340fSEduardo Habkost             .parent = TYPE_ARM_SSE,
133813628891SPeter Maydell             .class_init = armsse_class_init,
13394c3690b5SPeter Maydell             .class_data = (void *)&armsse_variants[i],
13404c3690b5SPeter Maydell         };
13414c3690b5SPeter Maydell         type_register(&ti);
13424c3690b5SPeter Maydell     }
13439e5e54d1SPeter Maydell }
13449e5e54d1SPeter Maydell 
13454c3690b5SPeter Maydell type_init(armsse_register_types);
1346