19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15aab7a378SPeter Maydell #include "qemu/bitops.h" 169e5e54d1SPeter Maydell #include "qapi/error.h" 179e5e54d1SPeter Maydell #include "trace.h" 189e5e54d1SPeter Maydell #include "hw/sysbus.h" 19d6454270SMarkus Armbruster #include "migration/vmstate.h" 209e5e54d1SPeter Maydell #include "hw/registerfields.h" 216eee5d24SPeter Maydell #include "hw/arm/armsse.h" 2212ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2364552b6bSMarkus Armbruster #include "hw/irq.h" 24*8fd34dc0SPeter Maydell #include "hw/qdev-clock.h" 259e5e54d1SPeter Maydell 26dde0c491SPeter Maydell /* Format of the System Information block SYS_CONFIG register */ 27dde0c491SPeter Maydell typedef enum SysConfigFormat { 28dde0c491SPeter Maydell IoTKitFormat, 29dde0c491SPeter Maydell SSE200Format, 30dde0c491SPeter Maydell } SysConfigFormat; 31dde0c491SPeter Maydell 324c3690b5SPeter Maydell struct ARMSSEInfo { 334c3690b5SPeter Maydell const char *name; 34f0cab7feSPeter Maydell int sram_banks; 3591c1e9fcSPeter Maydell int num_cpus; 36dde0c491SPeter Maydell uint32_t sys_version; 37aab7a378SPeter Maydell uint32_t cpuwait_rst; 38dde0c491SPeter Maydell SysConfigFormat sys_config_format; 39f8574705SPeter Maydell bool has_mhus; 40e0b00f1bSPeter Maydell bool has_ppus; 412357bca5SPeter Maydell bool has_cachectrl; 42c1f57257SPeter Maydell bool has_cpusecctrl; 43ade67dcdSPeter Maydell bool has_cpuid; 44a90a862bSPeter Maydell Property *props; 45a90a862bSPeter Maydell }; 46a90a862bSPeter Maydell 47a90a862bSPeter Maydell static Property iotkit_properties[] = { 48a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 49a90a862bSPeter Maydell MemoryRegion *), 50a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 5113059a3aSPeter Maydell DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), 52a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 53a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 54a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 55a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 56a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 57a90a862bSPeter Maydell }; 58a90a862bSPeter Maydell 59a90a862bSPeter Maydell static Property armsse_properties[] = { 60a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 61a90a862bSPeter Maydell MemoryRegion *), 62a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 6313059a3aSPeter Maydell DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0), 64a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 65a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 66a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), 67a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), 68a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), 69a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), 70a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 714c3690b5SPeter Maydell }; 724c3690b5SPeter Maydell 734c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 744c3690b5SPeter Maydell { 754c3690b5SPeter Maydell .name = TYPE_IOTKIT, 76f0cab7feSPeter Maydell .sram_banks = 1, 7791c1e9fcSPeter Maydell .num_cpus = 1, 78dde0c491SPeter Maydell .sys_version = 0x41743, 79aab7a378SPeter Maydell .cpuwait_rst = 0, 80dde0c491SPeter Maydell .sys_config_format = IoTKitFormat, 81f8574705SPeter Maydell .has_mhus = false, 82e0b00f1bSPeter Maydell .has_ppus = false, 832357bca5SPeter Maydell .has_cachectrl = false, 84c1f57257SPeter Maydell .has_cpusecctrl = false, 85ade67dcdSPeter Maydell .has_cpuid = false, 86a90a862bSPeter Maydell .props = iotkit_properties, 874c3690b5SPeter Maydell }, 880829d24eSPeter Maydell { 890829d24eSPeter Maydell .name = TYPE_SSE200, 900829d24eSPeter Maydell .sram_banks = 4, 910829d24eSPeter Maydell .num_cpus = 2, 920829d24eSPeter Maydell .sys_version = 0x22041743, 93aab7a378SPeter Maydell .cpuwait_rst = 2, 940829d24eSPeter Maydell .sys_config_format = SSE200Format, 950829d24eSPeter Maydell .has_mhus = true, 960829d24eSPeter Maydell .has_ppus = true, 970829d24eSPeter Maydell .has_cachectrl = true, 980829d24eSPeter Maydell .has_cpusecctrl = true, 990829d24eSPeter Maydell .has_cpuid = true, 100a90a862bSPeter Maydell .props = armsse_properties, 1010829d24eSPeter Maydell }, 1024c3690b5SPeter Maydell }; 1034c3690b5SPeter Maydell 104dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 105dde0c491SPeter Maydell { 106dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 107dde0c491SPeter Maydell uint32_t sys_config; 108dde0c491SPeter Maydell 109dde0c491SPeter Maydell switch (info->sys_config_format) { 110dde0c491SPeter Maydell case IoTKitFormat: 111dde0c491SPeter Maydell sys_config = 0; 112dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 113dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 114dde0c491SPeter Maydell break; 115dde0c491SPeter Maydell case SSE200Format: 116dde0c491SPeter Maydell sys_config = 0; 117dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 118dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 119dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 120dde0c491SPeter Maydell if (info->num_cpus > 1) { 121dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 122dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 123dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 124dde0c491SPeter Maydell } 125dde0c491SPeter Maydell break; 126dde0c491SPeter Maydell default: 127dde0c491SPeter Maydell g_assert_not_reached(); 128dde0c491SPeter Maydell } 129dde0c491SPeter Maydell return sys_config; 130dde0c491SPeter Maydell } 131dde0c491SPeter Maydell 132d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 133d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 134d61e4e1fSPeter Maydell 13591c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 13691c1e9fcSPeter Maydell static bool irq_is_common[32] = { 13791c1e9fcSPeter Maydell [0 ... 5] = true, 13891c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 13991c1e9fcSPeter Maydell [8 ... 12] = true, 14091c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 14191c1e9fcSPeter Maydell /* 14: reserved */ 14291c1e9fcSPeter Maydell [15 ... 20] = true, 14391c1e9fcSPeter Maydell /* 21: reserved */ 14491c1e9fcSPeter Maydell [22 ... 26] = true, 14591c1e9fcSPeter Maydell /* 27: reserved */ 14691c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 14791c1e9fcSPeter Maydell /* 30, 31: reserved */ 14891c1e9fcSPeter Maydell }; 14991c1e9fcSPeter Maydell 1503733f803SPeter Maydell /* 1513733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 1529e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 1539e5e54d1SPeter Maydell */ 1543733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 1553733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 1569e5e54d1SPeter Maydell { 1573733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 1589e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 1593733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 1609e5e54d1SPeter Maydell } 1619e5e54d1SPeter Maydell 1629e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 1639e5e54d1SPeter Maydell { 1649e5e54d1SPeter Maydell qemu_irq destirq = opaque; 1659e5e54d1SPeter Maydell 1669e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 1679e5e54d1SPeter Maydell } 1689e5e54d1SPeter Maydell 1699e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 1709e5e54d1SPeter Maydell { 1718055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 1729e5e54d1SPeter Maydell 1739e5e54d1SPeter Maydell s->nsccfg = level; 1749e5e54d1SPeter Maydell } 1759e5e54d1SPeter Maydell 17613628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 1779e5e54d1SPeter Maydell { 1789e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 17993dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 1809e5e54d1SPeter Maydell * are provided by the security controller and which we want to 18193dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 18293dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 1839e5e54d1SPeter Maydell */ 1849e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 18513628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 1869e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 1879e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1889e5e54d1SPeter Maydell char *name; 1899e5e54d1SPeter Maydell 1909e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 19113628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1929e5e54d1SPeter Maydell g_free(name); 1939e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 19413628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1959e5e54d1SPeter Maydell g_free(name); 1969e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 19713628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1989e5e54d1SPeter Maydell g_free(name); 1999e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 20013628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 2019e5e54d1SPeter Maydell g_free(name); 2029e5e54d1SPeter Maydell 2039e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 2049e5e54d1SPeter Maydell * split it so we can send it both to the security controller 2059e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 2069e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 2079e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 2089e5e54d1SPeter Maydell */ 2099e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 2109e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 2119e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 2129e5e54d1SPeter Maydell name, 0)); 2139e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 2149e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 2159e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 21613628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 2179e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 2189e5e54d1SPeter Maydell g_free(name); 2199e5e54d1SPeter Maydell } 2209e5e54d1SPeter Maydell 22113628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 2229e5e54d1SPeter Maydell { 2239e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 22413628891SPeter Maydell * named GPIO output of the armsse object. 2259e5e54d1SPeter Maydell */ 2269e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 2279e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 2289e5e54d1SPeter Maydell 2299e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 2309e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 2319e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 2329e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 2339e5e54d1SPeter Maydell } 2349e5e54d1SPeter Maydell 23513628891SPeter Maydell static void armsse_init(Object *obj) 2369e5e54d1SPeter Maydell { 2378055340fSEduardo Habkost ARMSSE *s = ARM_SSE(obj); 2388055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(obj); 239f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 2409e5e54d1SPeter Maydell int i; 2419e5e54d1SPeter Maydell 242f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 24391c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 244f0cab7feSPeter Maydell 245*8fd34dc0SPeter Maydell s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL); 246*8fd34dc0SPeter Maydell s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL); 247*8fd34dc0SPeter Maydell 24813628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 2499e5e54d1SPeter Maydell 25091c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 2517cd3a2e0SPeter Maydell /* 2527cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 2537cd3a2e0SPeter Maydell * distinct and may be configured differently. 2547cd3a2e0SPeter Maydell */ 2557cd3a2e0SPeter Maydell char *name; 2567cd3a2e0SPeter Maydell 2577cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 2589fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER); 2597cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 2607cd3a2e0SPeter Maydell g_free(name); 2617cd3a2e0SPeter Maydell 2627cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 2635a147c8cSMarkus Armbruster object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i], 264287f4319SMarkus Armbruster TYPE_ARMV7M); 26591c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 2669e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 26791c1e9fcSPeter Maydell g_free(name); 268d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 269d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 270d847ca51SPeter Maydell g_free(name); 271d847ca51SPeter Maydell if (i > 0) { 272d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 273d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 274d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 275d847ca51SPeter Maydell g_free(name); 276d847ca51SPeter Maydell } 27791c1e9fcSPeter Maydell } 2789e5e54d1SPeter Maydell 279db873cc5SMarkus Armbruster object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL); 280db873cc5SMarkus Armbruster object_initialize_child(obj, "apb-ppc0", &s->apb_ppc0, TYPE_TZ_PPC); 281db873cc5SMarkus Armbruster object_initialize_child(obj, "apb-ppc1", &s->apb_ppc1, TYPE_TZ_PPC); 282f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 283f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 284db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC); 285f0cab7feSPeter Maydell g_free(name); 286f0cab7feSPeter Maydell } 287955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 2889fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 289955cbc6bSThomas Huth 290f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 291bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 292bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 293bb75e16dSPeter Maydell 2949fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 295bb75e16dSPeter Maydell g_free(name); 296bb75e16dSPeter Maydell } 297db873cc5SMarkus Armbruster object_initialize_child(obj, "timer0", &s->timer0, TYPE_CMSDK_APB_TIMER); 298db873cc5SMarkus Armbruster object_initialize_child(obj, "timer1", &s->timer1, TYPE_CMSDK_APB_TIMER); 299db873cc5SMarkus Armbruster object_initialize_child(obj, "s32ktimer", &s->s32ktimer, 3009e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 301db873cc5SMarkus Armbruster object_initialize_child(obj, "dualtimer", &s->dualtimer, 302017d069dSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 303db873cc5SMarkus Armbruster object_initialize_child(obj, "s32kwatchdog", &s->s32kwatchdog, 304db873cc5SMarkus Armbruster TYPE_CMSDK_APB_WATCHDOG); 305db873cc5SMarkus Armbruster object_initialize_child(obj, "nswatchdog", &s->nswatchdog, 306db873cc5SMarkus Armbruster TYPE_CMSDK_APB_WATCHDOG); 307db873cc5SMarkus Armbruster object_initialize_child(obj, "swatchdog", &s->swatchdog, 308db873cc5SMarkus Armbruster TYPE_CMSDK_APB_WATCHDOG); 309db873cc5SMarkus Armbruster object_initialize_child(obj, "armsse-sysctl", &s->sysctl, 310db873cc5SMarkus Armbruster TYPE_IOTKIT_SYSCTL); 311db873cc5SMarkus Armbruster object_initialize_child(obj, "armsse-sysinfo", &s->sysinfo, 312db873cc5SMarkus Armbruster TYPE_IOTKIT_SYSINFO); 313f8574705SPeter Maydell if (info->has_mhus) { 3145a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU); 3155a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU); 316f8574705SPeter Maydell } 317e0b00f1bSPeter Maydell if (info->has_ppus) { 318e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 319e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 320e0b00f1bSPeter Maydell int ppuidx = CPU0CORE_PPU + i; 321e0b00f1bSPeter Maydell 3225a147c8cSMarkus Armbruster object_initialize_child(obj, name, &s->ppu[ppuidx], 323e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 324e0b00f1bSPeter Maydell g_free(name); 325e0b00f1bSPeter Maydell } 3265a147c8cSMarkus Armbruster object_initialize_child(obj, "DBG_PPU", &s->ppu[DBG_PPU], 327e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 328e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 329e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 330e0b00f1bSPeter Maydell int ppuidx = RAM0_PPU + i; 331e0b00f1bSPeter Maydell 3325a147c8cSMarkus Armbruster object_initialize_child(obj, name, &s->ppu[ppuidx], 333e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 334e0b00f1bSPeter Maydell g_free(name); 335e0b00f1bSPeter Maydell } 336e0b00f1bSPeter Maydell } 3372357bca5SPeter Maydell if (info->has_cachectrl) { 3382357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 3392357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 3402357bca5SPeter Maydell 341db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cachectrl[i], 3422357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 3432357bca5SPeter Maydell g_free(name); 3442357bca5SPeter Maydell } 3452357bca5SPeter Maydell } 346c1f57257SPeter Maydell if (info->has_cpusecctrl) { 347c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 348c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 349c1f57257SPeter Maydell 350db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpusecctrl[i], 351c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 352c1f57257SPeter Maydell g_free(name); 353c1f57257SPeter Maydell } 354c1f57257SPeter Maydell } 355ade67dcdSPeter Maydell if (info->has_cpuid) { 356ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 357ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 358ade67dcdSPeter Maydell 359db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpuid[i], 360ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 361ade67dcdSPeter Maydell g_free(name); 362ade67dcdSPeter Maydell } 363ade67dcdSPeter Maydell } 3649fc7fc4dSMarkus Armbruster object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ); 365955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 3669fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 367955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 3689fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ); 3699e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 3709e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 3719e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 3729e5e54d1SPeter Maydell 3739fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 374955cbc6bSThomas Huth g_free(name); 3759e5e54d1SPeter Maydell } 37691c1e9fcSPeter Maydell if (info->num_cpus > 1) { 37791c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 37891c1e9fcSPeter Maydell if (irq_is_common[i]) { 37991c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 38091c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 38191c1e9fcSPeter Maydell 3829fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 38391c1e9fcSPeter Maydell g_free(name); 38491c1e9fcSPeter Maydell } 38591c1e9fcSPeter Maydell } 38691c1e9fcSPeter Maydell } 3879e5e54d1SPeter Maydell } 3889e5e54d1SPeter Maydell 38913628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 3909e5e54d1SPeter Maydell { 39191c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 3929e5e54d1SPeter Maydell 39391c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 3949e5e54d1SPeter Maydell } 3959e5e54d1SPeter Maydell 39613628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 397bb75e16dSPeter Maydell { 3988055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 399bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 400bb75e16dSPeter Maydell } 401bb75e16dSPeter Maydell 40291c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 40391c1e9fcSPeter Maydell { 40491c1e9fcSPeter Maydell /* 40591c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 40691c1e9fcSPeter Maydell * all CPUs in the SSE. 40791c1e9fcSPeter Maydell */ 4088055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(s); 40991c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 41091c1e9fcSPeter Maydell 41191c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 41291c1e9fcSPeter Maydell 41391c1e9fcSPeter Maydell if (info->num_cpus == 1) { 41491c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 41591c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 41691c1e9fcSPeter Maydell } else { 41791c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 41891c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 41991c1e9fcSPeter Maydell } 42091c1e9fcSPeter Maydell } 42191c1e9fcSPeter Maydell 422e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr) 423e0b00f1bSPeter Maydell { 424e0b00f1bSPeter Maydell /* Map a PPU unimplemented device stub */ 425e0b00f1bSPeter Maydell DeviceState *dev = DEVICE(&s->ppu[ppuidx]); 426e0b00f1bSPeter Maydell 427e0b00f1bSPeter Maydell qdev_prop_set_string(dev, "name", name); 428e0b00f1bSPeter Maydell qdev_prop_set_uint64(dev, "size", 0x1000); 4295a147c8cSMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal); 430e0b00f1bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr); 431e0b00f1bSPeter Maydell } 432e0b00f1bSPeter Maydell 43313628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 4349e5e54d1SPeter Maydell { 4358055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 4368055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(dev); 437f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 4389e5e54d1SPeter Maydell int i; 4399e5e54d1SPeter Maydell MemoryRegion *mr; 4409e5e54d1SPeter Maydell Error *err = NULL; 4419e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 4429e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 4439e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 4449e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 4459e5e54d1SPeter Maydell DeviceState *dev_secctl; 4469e5e54d1SPeter Maydell DeviceState *dev_splitter; 4474b635cf7SPeter Maydell uint32_t addr_width_max; 4489e5e54d1SPeter Maydell 4499e5e54d1SPeter Maydell if (!s->board_memory) { 4509e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 4519e5e54d1SPeter Maydell return; 4529e5e54d1SPeter Maydell } 4539e5e54d1SPeter Maydell 4549e5e54d1SPeter Maydell if (!s->mainclk_frq) { 45513059a3aSPeter Maydell error_setg(errp, "MAINCLK_FRQ property was not set"); 4569e5e54d1SPeter Maydell return; 4579e5e54d1SPeter Maydell } 4589e5e54d1SPeter Maydell 4593f410039SPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 4603f410039SPeter Maydell 4614b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 4624b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 4634b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 4644b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 4654b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 4664b635cf7SPeter Maydell addr_width_max); 4674b635cf7SPeter Maydell return; 4684b635cf7SPeter Maydell } 4694b635cf7SPeter Maydell 4709e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 4719e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 4729e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 4739e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 4749e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 4759e5e54d1SPeter Maydell * 47693dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 4779e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 47893dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 4799e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 4809e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 4819e5e54d1SPeter Maydell * region, otherwise it is an S region. 4829e5e54d1SPeter Maydell * 4839e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 4849e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 4859e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 4869e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 4879e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 4889e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 4899e5e54d1SPeter Maydell * 4909e5e54d1SPeter Maydell * (The other place that guest software can configure security 4919e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 4929e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 4939e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 4949e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 4959e5e54d1SPeter Maydell * 4969e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 4979e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 4989e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 4999e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 50093dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 5019e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 5029e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 5039e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 5049e5e54d1SPeter Maydell */ 5059e5e54d1SPeter Maydell 506d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 5079e5e54d1SPeter Maydell 50891c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 50991c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 51091c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 51191c1e9fcSPeter Maydell int j; 51291c1e9fcSPeter Maydell char *gpioname; 51391c1e9fcSPeter Maydell 51491c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32); 51591c1e9fcSPeter Maydell /* 516aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR* 517aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU 518aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the 519aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property. 520aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the 521aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property 522aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset). 523aab7a378SPeter Maydell * 524aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system 525aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR* 526aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate 52791c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 528aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code 529aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match 530aab7a378SPeter Maydell * whatever its firmware does. 5319e5e54d1SPeter Maydell */ 53232187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 53391c1e9fcSPeter Maydell /* 534aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT 535aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is 536aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and 537aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about 538aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in 539aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this 54091c1e9fcSPeter Maydell * later if necessary. 54191c1e9fcSPeter Maydell */ 542aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) { 543778a2dc5SMarkus Armbruster if (!object_property_set_bool(cpuobj, "start-powered-off", true, 544668f62ecSMarkus Armbruster errp)) { 5459e5e54d1SPeter Maydell return; 5469e5e54d1SPeter Maydell } 54791c1e9fcSPeter Maydell } 548a90a862bSPeter Maydell if (!s->cpu_fpu[i]) { 549668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "vfp", false, errp)) { 550a90a862bSPeter Maydell return; 551a90a862bSPeter Maydell } 552a90a862bSPeter Maydell } 553a90a862bSPeter Maydell if (!s->cpu_dsp[i]) { 554668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "dsp", false, errp)) { 555a90a862bSPeter Maydell return; 556a90a862bSPeter Maydell } 557a90a862bSPeter Maydell } 558d847ca51SPeter Maydell 559d847ca51SPeter Maydell if (i > 0) { 560d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 561d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 562d847ca51SPeter Maydell } else { 563d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 564d847ca51SPeter Maydell &s->container, -1); 565d847ca51SPeter Maydell } 5665325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory", 5675325cc34SMarkus Armbruster OBJECT(&s->cpu_container[i]), &error_abort); 5685325cc34SMarkus Armbruster object_property_set_link(cpuobj, "idau", OBJECT(s), &error_abort); 569668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(cpuobj), errp)) { 5709e5e54d1SPeter Maydell return; 5719e5e54d1SPeter Maydell } 5727cd3a2e0SPeter Maydell /* 5737cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 5747cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 5757cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 5767cd3a2e0SPeter Maydell * the cluster is realized. 5777cd3a2e0SPeter Maydell */ 578668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cluster[i]), NULL, errp)) { 5797cd3a2e0SPeter Maydell return; 5807cd3a2e0SPeter Maydell } 5819e5e54d1SPeter Maydell 58291c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 58391c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 58491c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 5855007c904SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + 32); 5869e5e54d1SPeter Maydell } 58791c1e9fcSPeter Maydell if (i == 0) { 58891c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 58991c1e9fcSPeter Maydell } else { 59091c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 59191c1e9fcSPeter Maydell } 59291c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 59391c1e9fcSPeter Maydell s->exp_irqs[i], 59491c1e9fcSPeter Maydell gpioname, s->exp_numirq); 59591c1e9fcSPeter Maydell g_free(gpioname); 59691c1e9fcSPeter Maydell } 59791c1e9fcSPeter Maydell 59891c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 59991c1e9fcSPeter Maydell if (info->num_cpus > 1) { 60091c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 60191c1e9fcSPeter Maydell if (irq_is_common[i]) { 60291c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 60391c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 60491c1e9fcSPeter Maydell int cpunum; 60591c1e9fcSPeter Maydell 606778a2dc5SMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 607668f62ecSMarkus Armbruster info->num_cpus, errp)) { 60891c1e9fcSPeter Maydell return; 60991c1e9fcSPeter Maydell } 610668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 61191c1e9fcSPeter Maydell return; 61291c1e9fcSPeter Maydell } 61391c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 61491c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 61591c1e9fcSPeter Maydell 61691c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 61791c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 61891c1e9fcSPeter Maydell } 61991c1e9fcSPeter Maydell } 62091c1e9fcSPeter Maydell } 62191c1e9fcSPeter Maydell } 6229e5e54d1SPeter Maydell 6239e5e54d1SPeter Maydell /* Set up the big aliases first */ 6243733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 6253733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 6263733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 6273733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 6289e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 6299e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 6309e5e54d1SPeter Maydell * control interfaces for the protection controllers). 6319e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 6323733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 6333733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 6349e5e54d1SPeter Maydell */ 6353733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 6363733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 6373733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 6383733f803SPeter Maydell } 6399e5e54d1SPeter Maydell 6409e5e54d1SPeter Maydell /* Security controller */ 641668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->secctl), errp)) { 6429e5e54d1SPeter Maydell return; 6439e5e54d1SPeter Maydell } 6449e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 6459e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 6469e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 6479e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 6489e5e54d1SPeter Maydell 6499e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 6509e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 6519e5e54d1SPeter Maydell 6529e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 65393dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 65493dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 6559e5e54d1SPeter Maydell */ 656778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sec_resp_splitter), 657668f62ecSMarkus Armbruster "num-lines", 3, errp)) { 6589e5e54d1SPeter Maydell return; 6599e5e54d1SPeter Maydell } 660668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, errp)) { 6619e5e54d1SPeter Maydell return; 6629e5e54d1SPeter Maydell } 6639e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 6649e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 6659e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 6669e5e54d1SPeter Maydell 667f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 668f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 669f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 670f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 6714b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 672f0cab7feSPeter Maydell 6734b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 6744b635cf7SPeter Maydell sram_bank_size, &err); 675f0cab7feSPeter Maydell g_free(ramname); 676af60b291SPeter Maydell if (err) { 677af60b291SPeter Maydell error_propagate(errp, err); 678af60b291SPeter Maydell return; 679af60b291SPeter Maydell } 6805325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mpc[i]), "downstream", 6815325cc34SMarkus Armbruster OBJECT(&s->sram[i]), &error_abort); 682668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), errp)) { 683af60b291SPeter Maydell return; 684af60b291SPeter Maydell } 685af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 686f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 6874b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 6884b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 689f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 690af60b291SPeter Maydell /* ...and its register interface */ 691f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 692f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 693f0cab7feSPeter Maydell } 694af60b291SPeter Maydell 695bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 696778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->mpc_irq_orgate), "num-lines", 697778a2dc5SMarkus Armbruster IOTS_NUM_EXP_MPC + info->sram_banks, 698668f62ecSMarkus Armbruster errp)) { 699bb75e16dSPeter Maydell return; 700bb75e16dSPeter Maydell } 701668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, errp)) { 702bb75e16dSPeter Maydell return; 703bb75e16dSPeter Maydell } 704bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 70591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 706bb75e16dSPeter Maydell 7079e5e54d1SPeter Maydell /* Devices behind APB PPC0: 7089e5e54d1SPeter Maydell * 0x40000000: timer0 7099e5e54d1SPeter Maydell * 0x40001000: timer1 7109e5e54d1SPeter Maydell * 0x40002000: dual timer 711f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 712f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 7139e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 7149e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 7159e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 7169e5e54d1SPeter Maydell */ 7179e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); 718*8fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); 719668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { 7209e5e54d1SPeter Maydell return; 7219e5e54d1SPeter Maydell } 7229e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, 72391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 3)); 7249e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); 7255325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->apb_ppc0), "port[0]", OBJECT(mr), 726c24d9716SMarkus Armbruster &error_abort); 7279e5e54d1SPeter Maydell 7289e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); 729*8fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); 730668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { 7319e5e54d1SPeter Maydell return; 7329e5e54d1SPeter Maydell } 7339e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, 73491c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 4)); 7359e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); 7365325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->apb_ppc0), "port[1]", OBJECT(mr), 737c24d9716SMarkus Armbruster &error_abort); 738017d069dSPeter Maydell 739017d069dSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); 740*8fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); 741668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { 7429e5e54d1SPeter Maydell return; 7439e5e54d1SPeter Maydell } 744017d069dSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->dualtimer), 0, 74591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 5)); 7469e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); 7475325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->apb_ppc0), "port[2]", OBJECT(mr), 748c24d9716SMarkus Armbruster &error_abort); 7499e5e54d1SPeter Maydell 750f8574705SPeter Maydell if (info->has_mhus) { 75168d6b36fSPeter Maydell /* 75268d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 75368d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 75468d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 75568d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 75668d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 75768d6b36fSPeter Maydell */ 75868d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 759f8574705SPeter Maydell 76068d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 76168d6b36fSPeter Maydell char *port; 76268d6b36fSPeter Maydell int cpunum; 76368d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 76468d6b36fSPeter Maydell 765668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), errp)) { 766f8574705SPeter Maydell return; 767f8574705SPeter Maydell } 768763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 76968d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 7705325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->apb_ppc0), port, OBJECT(mr), 7715325cc34SMarkus Armbruster &error_abort); 772763e10f7SPeter Maydell g_free(port); 77368d6b36fSPeter Maydell 77468d6b36fSPeter Maydell /* 77568d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 77668d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 77768d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 77868d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 77968d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 78068d6b36fSPeter Maydell */ 78168d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 78268d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 78368d6b36fSPeter Maydell 78468d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 78568d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 78668d6b36fSPeter Maydell } 787f8574705SPeter Maydell } 788f8574705SPeter Maydell } 789f8574705SPeter Maydell 790668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc0), errp)) { 7919e5e54d1SPeter Maydell return; 7929e5e54d1SPeter Maydell } 7939e5e54d1SPeter Maydell 7949e5e54d1SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); 7959e5e54d1SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc0); 7969e5e54d1SPeter Maydell 7979e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); 7989e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40000000, mr); 7999e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); 8009e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40001000, mr); 8019e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); 8029e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40002000, mr); 803f8574705SPeter Maydell if (info->has_mhus) { 804f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 805f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 806f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 807f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 808f8574705SPeter Maydell } 8099e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 8109e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 8119e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8129e5e54d1SPeter Maydell "cfg_nonsec", i)); 8139e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 8149e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8159e5e54d1SPeter Maydell "cfg_ap", i)); 8169e5e54d1SPeter Maydell } 8179e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 8189e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8199e5e54d1SPeter Maydell "irq_enable", 0)); 8209e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 8219e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8229e5e54d1SPeter Maydell "irq_clear", 0)); 8239e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 8249e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8259e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 8269e5e54d1SPeter Maydell 8279e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 8289e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 8299e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 8309e5e54d1SPeter Maydell */ 831778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->ppc_irq_orgate), 832668f62ecSMarkus Armbruster "num-lines", NUM_PPCS, errp)) { 8339e5e54d1SPeter Maydell return; 8349e5e54d1SPeter Maydell } 835668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, errp)) { 8369e5e54d1SPeter Maydell return; 8379e5e54d1SPeter Maydell } 8389e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 83991c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 8409e5e54d1SPeter Maydell 8412357bca5SPeter Maydell /* 8422357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 8432357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 8442357bca5SPeter Maydell * 0x50010000: L1 icache control registers 8452357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 8462357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 8472357bca5SPeter Maydell */ 8482357bca5SPeter Maydell if (info->has_cachectrl) { 8492357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 8502357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 8512357bca5SPeter Maydell MemoryRegion *mr; 8522357bca5SPeter Maydell 8532357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 8542357bca5SPeter Maydell g_free(name); 8552357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 856668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), errp)) { 8572357bca5SPeter Maydell return; 8582357bca5SPeter Maydell } 8592357bca5SPeter Maydell 8602357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 8612357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 8622357bca5SPeter Maydell } 8632357bca5SPeter Maydell } 864c1f57257SPeter Maydell if (info->has_cpusecctrl) { 865c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 866c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 867c1f57257SPeter Maydell MemoryRegion *mr; 868c1f57257SPeter Maydell 869c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 870c1f57257SPeter Maydell g_free(name); 871c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 872668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), errp)) { 873c1f57257SPeter Maydell return; 874c1f57257SPeter Maydell } 875c1f57257SPeter Maydell 876c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 877c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 878c1f57257SPeter Maydell } 879c1f57257SPeter Maydell } 880ade67dcdSPeter Maydell if (info->has_cpuid) { 881ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 882ade67dcdSPeter Maydell MemoryRegion *mr; 883ade67dcdSPeter Maydell 884ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 885668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), errp)) { 886ade67dcdSPeter Maydell return; 887ade67dcdSPeter Maydell } 888ade67dcdSPeter Maydell 889ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 890ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 891ade67dcdSPeter Maydell } 892ade67dcdSPeter Maydell } 8939e5e54d1SPeter Maydell 89493dbd103SPeter Maydell /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */ 8959e5e54d1SPeter Maydell /* Devices behind APB PPC1: 8969e5e54d1SPeter Maydell * 0x4002f000: S32K timer 8979e5e54d1SPeter Maydell */ 898e2d203baSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); 899*8fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); 900668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { 9019e5e54d1SPeter Maydell return; 9029e5e54d1SPeter Maydell } 903e2d203baSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0, 90491c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 2)); 9059e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); 9065325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->apb_ppc1), "port[0]", OBJECT(mr), 907c24d9716SMarkus Armbruster &error_abort); 9089e5e54d1SPeter Maydell 909668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc1), errp)) { 9109e5e54d1SPeter Maydell return; 9119e5e54d1SPeter Maydell } 9129e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); 9139e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x4002f000, mr); 9149e5e54d1SPeter Maydell 9159e5e54d1SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc1); 9169e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 9179e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9189e5e54d1SPeter Maydell "cfg_nonsec", 0)); 9199e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 9209e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9219e5e54d1SPeter Maydell "cfg_ap", 0)); 9229e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 9239e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9249e5e54d1SPeter Maydell "irq_enable", 0)); 9259e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 9269e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9279e5e54d1SPeter Maydell "irq_clear", 0)); 9289e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 9299e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9309e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 9319e5e54d1SPeter Maydell 932778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sysinfo), "SYS_VERSION", 933668f62ecSMarkus Armbruster info->sys_version, errp)) { 934dde0c491SPeter Maydell return; 935dde0c491SPeter Maydell } 936778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sysinfo), "SYS_CONFIG", 937668f62ecSMarkus Armbruster armsse_sys_config_value(s, info), errp)) { 938dde0c491SPeter Maydell return; 939dde0c491SPeter Maydell } 940668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sysinfo), errp)) { 94106e65af3SPeter Maydell return; 94206e65af3SPeter Maydell } 94306e65af3SPeter Maydell /* System information registers */ 94406e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); 94506e65af3SPeter Maydell /* System control registers */ 9465325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "SYS_VERSION", 9475325cc34SMarkus Armbruster info->sys_version, &error_abort); 9485325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "CPUWAIT_RST", 9495325cc34SMarkus Armbruster info->cpuwait_rst, &error_abort); 9505325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR0_RST", 9515325cc34SMarkus Armbruster s->init_svtor, &error_abort); 9525325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR1_RST", 9535325cc34SMarkus Armbruster s->init_svtor, &error_abort); 954668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sysctl), errp)) { 95506e65af3SPeter Maydell return; 95606e65af3SPeter Maydell } 95706e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000); 958d61e4e1fSPeter Maydell 959e0b00f1bSPeter Maydell if (info->has_ppus) { 960e0b00f1bSPeter Maydell /* CPUnCORE_PPU for each CPU */ 961e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 962e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 963e0b00f1bSPeter Maydell 964e0b00f1bSPeter Maydell map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000); 965e0b00f1bSPeter Maydell /* 966e0b00f1bSPeter Maydell * We don't support CPU debug so don't create the 967e0b00f1bSPeter Maydell * CPU0DEBUG_PPU at 0x50024000 and 0x50026000. 968e0b00f1bSPeter Maydell */ 969e0b00f1bSPeter Maydell g_free(name); 970e0b00f1bSPeter Maydell } 971e0b00f1bSPeter Maydell map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000); 972e0b00f1bSPeter Maydell 973e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 974e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 975e0b00f1bSPeter Maydell 976e0b00f1bSPeter Maydell map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000); 977e0b00f1bSPeter Maydell g_free(name); 978e0b00f1bSPeter Maydell } 979e0b00f1bSPeter Maydell } 980e0b00f1bSPeter Maydell 981d61e4e1fSPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 982778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->nmi_orgate), "num-lines", 2, 983668f62ecSMarkus Armbruster errp)) { 984d61e4e1fSPeter Maydell return; 985d61e4e1fSPeter Maydell } 986668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->nmi_orgate), NULL, errp)) { 987d61e4e1fSPeter Maydell return; 988d61e4e1fSPeter Maydell } 989d61e4e1fSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 990d61e4e1fSPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 991d61e4e1fSPeter Maydell 992d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); 993*8fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); 994668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { 995d61e4e1fSPeter Maydell return; 996d61e4e1fSPeter Maydell } 997d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 998d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0)); 999d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000); 10009e5e54d1SPeter Maydell 100193dbd103SPeter Maydell /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ 10029e5e54d1SPeter Maydell 1003d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); 1004*8fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); 1005668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { 1006d61e4e1fSPeter Maydell return; 1007d61e4e1fSPeter Maydell } 1008d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0, 100991c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 1)); 1010d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); 1011d61e4e1fSPeter Maydell 1012d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); 1013*8fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); 1014668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { 1015d61e4e1fSPeter Maydell return; 1016d61e4e1fSPeter Maydell } 1017d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0, 1018d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1)); 1019d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000); 10209e5e54d1SPeter Maydell 10219e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 10229e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 10239e5e54d1SPeter Maydell 1024668f62ecSMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 2, errp)) { 10259e5e54d1SPeter Maydell return; 10269e5e54d1SPeter Maydell } 1027668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 10289e5e54d1SPeter Maydell return; 10299e5e54d1SPeter Maydell } 10309e5e54d1SPeter Maydell } 10319e5e54d1SPeter Maydell 10329e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 10339e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 10349e5e54d1SPeter Maydell 103513628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 10369e5e54d1SPeter Maydell g_free(ppcname); 10379e5e54d1SPeter Maydell } 10389e5e54d1SPeter Maydell 10399e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 10409e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 10419e5e54d1SPeter Maydell 104213628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 10439e5e54d1SPeter Maydell g_free(ppcname); 10449e5e54d1SPeter Maydell } 10459e5e54d1SPeter Maydell 10469e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 10479e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 10489e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 10499e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 10509e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 10519e5e54d1SPeter Maydell TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; 10529e5e54d1SPeter Maydell 10539e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 10549e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 10559e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 10569e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 10579e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 10589e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 10597a35383aSPeter Maydell g_free(gpioname); 10609e5e54d1SPeter Maydell } 10619e5e54d1SPeter Maydell 1062bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1063f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1064bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1065bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1066bb75e16dSPeter Maydell 1067778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(splitter), "num-lines", 2, 1068668f62ecSMarkus Armbruster errp)) { 1069bb75e16dSPeter Maydell return; 1070bb75e16dSPeter Maydell } 1071668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 1072bb75e16dSPeter Maydell return; 1073bb75e16dSPeter Maydell } 1074bb75e16dSPeter Maydell 1075bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1076bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1077bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1078bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1079bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1080bb75e16dSPeter Maydell "mpcexp_status", i)); 1081bb75e16dSPeter Maydell } else { 1082bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1083f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1084f0cab7feSPeter Maydell "irq", 0, 1085bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1086bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1087bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1088509602eeSPhilippe Mathieu-Daudé "mpc_status", 1089509602eeSPhilippe Mathieu-Daudé i - IOTS_NUM_EXP_MPC)); 1090bb75e16dSPeter Maydell } 1091bb75e16dSPeter Maydell 1092bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1093bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1094bb75e16dSPeter Maydell } 1095bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1096bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1097bb75e16dSPeter Maydell */ 109813628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1099bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1100bb75e16dSPeter Maydell 110113628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 11029e5e54d1SPeter Maydell 1103132b475aSPeter Maydell /* Forward the MSC related signals */ 1104132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1105132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1106132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1107132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 110891c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1109132b475aSPeter Maydell 1110132b475aSPeter Maydell /* 1111132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1112132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1113132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 111493dbd103SPeter Maydell * devices in the ARMSSE. 1115132b475aSPeter Maydell */ 1116132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1117132b475aSPeter Maydell 11189e5e54d1SPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; 11199e5e54d1SPeter Maydell } 11209e5e54d1SPeter Maydell 112113628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 11229e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 11239e5e54d1SPeter Maydell { 112493dbd103SPeter Maydell /* 112593dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 11269e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 11279e5e54d1SPeter Maydell * NSCCFG register in the security controller. 11289e5e54d1SPeter Maydell */ 11298055340fSEduardo Habkost ARMSSE *s = ARM_SSE(ii); 11309e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 11319e5e54d1SPeter Maydell 11329e5e54d1SPeter Maydell *ns = !(region & 1); 11339e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 11349e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 11359e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 11369e5e54d1SPeter Maydell *iregion = region; 11379e5e54d1SPeter Maydell } 11389e5e54d1SPeter Maydell 113913628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 11409e5e54d1SPeter Maydell .name = "iotkit", 1141*8fd34dc0SPeter Maydell .version_id = 2, 1142*8fd34dc0SPeter Maydell .minimum_version_id = 2, 11439e5e54d1SPeter Maydell .fields = (VMStateField[]) { 1144*8fd34dc0SPeter Maydell VMSTATE_CLOCK(mainclk, ARMSSE), 1145*8fd34dc0SPeter Maydell VMSTATE_CLOCK(s32kclk, ARMSSE), 114693dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 11479e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 11489e5e54d1SPeter Maydell } 11499e5e54d1SPeter Maydell }; 11509e5e54d1SPeter Maydell 115113628891SPeter Maydell static void armsse_reset(DeviceState *dev) 11529e5e54d1SPeter Maydell { 11538055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 11549e5e54d1SPeter Maydell 11559e5e54d1SPeter Maydell s->nsccfg = 0; 11569e5e54d1SPeter Maydell } 11579e5e54d1SPeter Maydell 115813628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 11599e5e54d1SPeter Maydell { 11609e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 11619e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 11628055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_CLASS(klass); 1163a90a862bSPeter Maydell const ARMSSEInfo *info = data; 11649e5e54d1SPeter Maydell 116513628891SPeter Maydell dc->realize = armsse_realize; 116613628891SPeter Maydell dc->vmsd = &armsse_vmstate; 11674f67d30bSMarc-André Lureau device_class_set_props(dc, info->props); 116813628891SPeter Maydell dc->reset = armsse_reset; 116913628891SPeter Maydell iic->check = armsse_idau_check; 1170a90a862bSPeter Maydell asc->info = info; 11719e5e54d1SPeter Maydell } 11729e5e54d1SPeter Maydell 11734c3690b5SPeter Maydell static const TypeInfo armsse_info = { 11748055340fSEduardo Habkost .name = TYPE_ARM_SSE, 11759e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 117693dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 1177512c65e6SEduardo Habkost .class_size = sizeof(ARMSSEClass), 117813628891SPeter Maydell .instance_init = armsse_init, 11794c3690b5SPeter Maydell .abstract = true, 11809e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 11819e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 11829e5e54d1SPeter Maydell { } 11839e5e54d1SPeter Maydell } 11849e5e54d1SPeter Maydell }; 11859e5e54d1SPeter Maydell 11864c3690b5SPeter Maydell static void armsse_register_types(void) 11879e5e54d1SPeter Maydell { 11884c3690b5SPeter Maydell int i; 11894c3690b5SPeter Maydell 11904c3690b5SPeter Maydell type_register_static(&armsse_info); 11914c3690b5SPeter Maydell 11924c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 11934c3690b5SPeter Maydell TypeInfo ti = { 11944c3690b5SPeter Maydell .name = armsse_variants[i].name, 11958055340fSEduardo Habkost .parent = TYPE_ARM_SSE, 119613628891SPeter Maydell .class_init = armsse_class_init, 11974c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 11984c3690b5SPeter Maydell }; 11994c3690b5SPeter Maydell type_register(&ti); 12004c3690b5SPeter Maydell } 12019e5e54d1SPeter Maydell } 12029e5e54d1SPeter Maydell 12034c3690b5SPeter Maydell type_init(armsse_register_types); 1204