19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15aab7a378SPeter Maydell #include "qemu/bitops.h" 169e5e54d1SPeter Maydell #include "qapi/error.h" 179e5e54d1SPeter Maydell #include "trace.h" 189e5e54d1SPeter Maydell #include "hw/sysbus.h" 19d6454270SMarkus Armbruster #include "migration/vmstate.h" 209e5e54d1SPeter Maydell #include "hw/registerfields.h" 216eee5d24SPeter Maydell #include "hw/arm/armsse.h" 22419a7f80SPeter Maydell #include "hw/arm/armsse-version.h" 2312ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2464552b6bSMarkus Armbruster #include "hw/irq.h" 258fd34dc0SPeter Maydell #include "hw/qdev-clock.h" 269e5e54d1SPeter Maydell 27e94d7723SPeter Maydell /* 28e94d7723SPeter Maydell * The SSE-300 puts some devices in different places to the 29e94d7723SPeter Maydell * SSE-200 (and original IoTKit). We use an array of these structs 30e94d7723SPeter Maydell * to define how each variant lays out these devices. (Parts of the 31e94d7723SPeter Maydell * SoC that are the same for all variants aren't handled via these 32e94d7723SPeter Maydell * data structures.) 33e94d7723SPeter Maydell */ 34e94d7723SPeter Maydell 35e94d7723SPeter Maydell #define NO_IRQ -1 36e94d7723SPeter Maydell #define NO_PPC -1 371292b932SPeter Maydell /* 381292b932SPeter Maydell * Special values for ARMSSEDeviceInfo::irq to indicate that this 391292b932SPeter Maydell * device uses one of the inputs to the OR gate that feeds into the 401292b932SPeter Maydell * CPU NMI input. 411292b932SPeter Maydell */ 421292b932SPeter Maydell #define NMI_0 10000 431292b932SPeter Maydell #define NMI_1 10001 44e94d7723SPeter Maydell 45e94d7723SPeter Maydell typedef struct ARMSSEDeviceInfo { 46e94d7723SPeter Maydell const char *name; /* name to use for the QOM object; NULL terminates list */ 47e94d7723SPeter Maydell const char *type; /* QOM type name */ 48e94d7723SPeter Maydell unsigned int index; /* Which of the N devices of this type is this ? */ 49e94d7723SPeter Maydell hwaddr addr; 50a459e849SPeter Maydell hwaddr size; /* only needed for TYPE_UNIMPLEMENTED_DEVICE */ 51e94d7723SPeter Maydell int ppc; /* Index of APB PPC this device is wired up to, or NO_PPC */ 52e94d7723SPeter Maydell int ppc_port; /* Port number of this device on the PPC */ 531292b932SPeter Maydell int irq; /* NO_IRQ, or 0..NUM_SSE_IRQS-1, or NMI_0 or NMI_1 */ 541292b932SPeter Maydell bool slowclk; /* true if device uses the slow 32KHz clock */ 55e94d7723SPeter Maydell } ARMSSEDeviceInfo; 56e94d7723SPeter Maydell 574c3690b5SPeter Maydell struct ARMSSEInfo { 584c3690b5SPeter Maydell const char *name; 59419a7f80SPeter Maydell uint32_t sse_version; 60f0cab7feSPeter Maydell int sram_banks; 6191c1e9fcSPeter Maydell int num_cpus; 62dde0c491SPeter Maydell uint32_t sys_version; 63446587a9SPeter Maydell uint32_t iidr; 64aab7a378SPeter Maydell uint32_t cpuwait_rst; 65f8574705SPeter Maydell bool has_mhus; 662357bca5SPeter Maydell bool has_cachectrl; 67c1f57257SPeter Maydell bool has_cpusecctrl; 68ade67dcdSPeter Maydell bool has_cpuid; 694668b441SPeter Maydell bool has_cpu_pwrctrl; 709febd175SPeter Maydell bool has_sse_counter; 71a90a862bSPeter Maydell Property *props; 72e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 731aa9e174SPeter Maydell const bool *irq_is_common; 74a90a862bSPeter Maydell }; 75a90a862bSPeter Maydell 76a90a862bSPeter Maydell static Property iotkit_properties[] = { 77a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 78a90a862bSPeter Maydell MemoryRegion *), 79a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 80a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 81a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 82a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 83a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 84a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 85a90a862bSPeter Maydell }; 86a90a862bSPeter Maydell 87a90a862bSPeter Maydell static Property armsse_properties[] = { 88a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 89a90a862bSPeter Maydell MemoryRegion *), 90a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 91a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 92a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 93a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), 94a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), 95a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), 96a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), 97a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 984c3690b5SPeter Maydell }; 994c3690b5SPeter Maydell 100a459e849SPeter Maydell static const ARMSSEDeviceInfo iotkit_devices[] = { 101e94d7723SPeter Maydell { 102e94d7723SPeter Maydell .name = "timer0", 103e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 104e94d7723SPeter Maydell .index = 0, 105e94d7723SPeter Maydell .addr = 0x40000000, 106e94d7723SPeter Maydell .ppc = 0, 107e94d7723SPeter Maydell .ppc_port = 0, 108e94d7723SPeter Maydell .irq = 3, 109e94d7723SPeter Maydell }, 110e94d7723SPeter Maydell { 111e94d7723SPeter Maydell .name = "timer1", 112e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 113e94d7723SPeter Maydell .index = 1, 114e94d7723SPeter Maydell .addr = 0x40001000, 115e94d7723SPeter Maydell .ppc = 0, 116e94d7723SPeter Maydell .ppc_port = 1, 117e94d7723SPeter Maydell .irq = 4, 118e94d7723SPeter Maydell }, 119e94d7723SPeter Maydell { 12099865afcSPeter Maydell .name = "s32ktimer", 12199865afcSPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 12299865afcSPeter Maydell .index = 2, 12399865afcSPeter Maydell .addr = 0x4002f000, 12499865afcSPeter Maydell .ppc = 1, 12599865afcSPeter Maydell .ppc_port = 0, 12699865afcSPeter Maydell .irq = 2, 12799865afcSPeter Maydell .slowclk = true, 12899865afcSPeter Maydell }, 12999865afcSPeter Maydell { 1307e8e25dbSPeter Maydell .name = "dualtimer", 1317e8e25dbSPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER, 1327e8e25dbSPeter Maydell .index = 0, 1337e8e25dbSPeter Maydell .addr = 0x40002000, 1347e8e25dbSPeter Maydell .ppc = 0, 1357e8e25dbSPeter Maydell .ppc_port = 2, 1367e8e25dbSPeter Maydell .irq = 5, 1377e8e25dbSPeter Maydell }, 1387e8e25dbSPeter Maydell { 1391292b932SPeter Maydell .name = "s32kwatchdog", 1401292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1411292b932SPeter Maydell .index = 0, 1421292b932SPeter Maydell .addr = 0x5002e000, 1431292b932SPeter Maydell .ppc = NO_PPC, 1441292b932SPeter Maydell .irq = NMI_0, 1451292b932SPeter Maydell .slowclk = true, 1461292b932SPeter Maydell }, 1471292b932SPeter Maydell { 1481292b932SPeter Maydell .name = "nswatchdog", 1491292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1501292b932SPeter Maydell .index = 1, 1511292b932SPeter Maydell .addr = 0x40081000, 1521292b932SPeter Maydell .ppc = NO_PPC, 1531292b932SPeter Maydell .irq = 1, 1541292b932SPeter Maydell }, 1551292b932SPeter Maydell { 1561292b932SPeter Maydell .name = "swatchdog", 1571292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1581292b932SPeter Maydell .index = 2, 1591292b932SPeter Maydell .addr = 0x50081000, 1601292b932SPeter Maydell .ppc = NO_PPC, 1611292b932SPeter Maydell .irq = NMI_1, 1621292b932SPeter Maydell }, 1631292b932SPeter Maydell { 16439bd0bb1SPeter Maydell .name = "armsse-sysinfo", 16539bd0bb1SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 16639bd0bb1SPeter Maydell .index = 0, 16739bd0bb1SPeter Maydell .addr = 0x40020000, 16839bd0bb1SPeter Maydell .ppc = NO_PPC, 16939bd0bb1SPeter Maydell .irq = NO_IRQ, 17039bd0bb1SPeter Maydell }, 17139bd0bb1SPeter Maydell { 1729de4ddb4SPeter Maydell .name = "armsse-sysctl", 1739de4ddb4SPeter Maydell .type = TYPE_IOTKIT_SYSCTL, 1749de4ddb4SPeter Maydell .index = 0, 1759de4ddb4SPeter Maydell .addr = 0x50021000, 1769de4ddb4SPeter Maydell .ppc = NO_PPC, 1779de4ddb4SPeter Maydell .irq = NO_IRQ, 1789de4ddb4SPeter Maydell }, 1799de4ddb4SPeter Maydell { 180e94d7723SPeter Maydell .name = NULL, 181e94d7723SPeter Maydell } 182e94d7723SPeter Maydell }; 183e94d7723SPeter Maydell 184a459e849SPeter Maydell static const ARMSSEDeviceInfo sse200_devices[] = { 185a459e849SPeter Maydell { 186a459e849SPeter Maydell .name = "timer0", 187a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 188a459e849SPeter Maydell .index = 0, 189a459e849SPeter Maydell .addr = 0x40000000, 190a459e849SPeter Maydell .ppc = 0, 191a459e849SPeter Maydell .ppc_port = 0, 192a459e849SPeter Maydell .irq = 3, 193a459e849SPeter Maydell }, 194a459e849SPeter Maydell { 195a459e849SPeter Maydell .name = "timer1", 196a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 197a459e849SPeter Maydell .index = 1, 198a459e849SPeter Maydell .addr = 0x40001000, 199a459e849SPeter Maydell .ppc = 0, 200a459e849SPeter Maydell .ppc_port = 1, 201a459e849SPeter Maydell .irq = 4, 202a459e849SPeter Maydell }, 203a459e849SPeter Maydell { 204a459e849SPeter Maydell .name = "s32ktimer", 205a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 206a459e849SPeter Maydell .index = 2, 207a459e849SPeter Maydell .addr = 0x4002f000, 208a459e849SPeter Maydell .ppc = 1, 209a459e849SPeter Maydell .ppc_port = 0, 210a459e849SPeter Maydell .irq = 2, 211a459e849SPeter Maydell .slowclk = true, 212a459e849SPeter Maydell }, 213a459e849SPeter Maydell { 214a459e849SPeter Maydell .name = "dualtimer", 215a459e849SPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER, 216a459e849SPeter Maydell .index = 0, 217a459e849SPeter Maydell .addr = 0x40002000, 218a459e849SPeter Maydell .ppc = 0, 219a459e849SPeter Maydell .ppc_port = 2, 220a459e849SPeter Maydell .irq = 5, 221a459e849SPeter Maydell }, 222a459e849SPeter Maydell { 223a459e849SPeter Maydell .name = "s32kwatchdog", 224a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 225a459e849SPeter Maydell .index = 0, 226a459e849SPeter Maydell .addr = 0x5002e000, 227a459e849SPeter Maydell .ppc = NO_PPC, 228a459e849SPeter Maydell .irq = NMI_0, 229a459e849SPeter Maydell .slowclk = true, 230a459e849SPeter Maydell }, 231a459e849SPeter Maydell { 232a459e849SPeter Maydell .name = "nswatchdog", 233a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 234a459e849SPeter Maydell .index = 1, 235a459e849SPeter Maydell .addr = 0x40081000, 236a459e849SPeter Maydell .ppc = NO_PPC, 237a459e849SPeter Maydell .irq = 1, 238a459e849SPeter Maydell }, 239a459e849SPeter Maydell { 240a459e849SPeter Maydell .name = "swatchdog", 241a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 242a459e849SPeter Maydell .index = 2, 243a459e849SPeter Maydell .addr = 0x50081000, 244a459e849SPeter Maydell .ppc = NO_PPC, 245a459e849SPeter Maydell .irq = NMI_1, 246a459e849SPeter Maydell }, 247a459e849SPeter Maydell { 248a459e849SPeter Maydell .name = "armsse-sysinfo", 249a459e849SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 250a459e849SPeter Maydell .index = 0, 251a459e849SPeter Maydell .addr = 0x40020000, 252a459e849SPeter Maydell .ppc = NO_PPC, 253a459e849SPeter Maydell .irq = NO_IRQ, 254a459e849SPeter Maydell }, 255a459e849SPeter Maydell { 256a459e849SPeter Maydell .name = "armsse-sysctl", 257a459e849SPeter Maydell .type = TYPE_IOTKIT_SYSCTL, 258a459e849SPeter Maydell .index = 0, 259a459e849SPeter Maydell .addr = 0x50021000, 260a459e849SPeter Maydell .ppc = NO_PPC, 261a459e849SPeter Maydell .irq = NO_IRQ, 262a459e849SPeter Maydell }, 263a459e849SPeter Maydell { 264a459e849SPeter Maydell .name = "CPU0CORE_PPU", 265a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 266a459e849SPeter Maydell .index = 0, 267a459e849SPeter Maydell .addr = 0x50023000, 268a459e849SPeter Maydell .size = 0x1000, 269a459e849SPeter Maydell .ppc = NO_PPC, 270a459e849SPeter Maydell .irq = NO_IRQ, 271a459e849SPeter Maydell }, 272a459e849SPeter Maydell { 273a459e849SPeter Maydell .name = "CPU1CORE_PPU", 274a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 275a459e849SPeter Maydell .index = 1, 276a459e849SPeter Maydell .addr = 0x50025000, 277a459e849SPeter Maydell .size = 0x1000, 278a459e849SPeter Maydell .ppc = NO_PPC, 279a459e849SPeter Maydell .irq = NO_IRQ, 280a459e849SPeter Maydell }, 281a459e849SPeter Maydell { 282a459e849SPeter Maydell .name = "DBG_PPU", 283a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 284a459e849SPeter Maydell .index = 2, 285a459e849SPeter Maydell .addr = 0x50029000, 286a459e849SPeter Maydell .size = 0x1000, 287a459e849SPeter Maydell .ppc = NO_PPC, 288a459e849SPeter Maydell .irq = NO_IRQ, 289a459e849SPeter Maydell }, 290a459e849SPeter Maydell { 291a459e849SPeter Maydell .name = "RAM0_PPU", 292a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 293a459e849SPeter Maydell .index = 3, 294a459e849SPeter Maydell .addr = 0x5002a000, 295a459e849SPeter Maydell .size = 0x1000, 296a459e849SPeter Maydell .ppc = NO_PPC, 297a459e849SPeter Maydell .irq = NO_IRQ, 298a459e849SPeter Maydell }, 299a459e849SPeter Maydell { 300a459e849SPeter Maydell .name = "RAM1_PPU", 301a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 302a459e849SPeter Maydell .index = 4, 303a459e849SPeter Maydell .addr = 0x5002b000, 304a459e849SPeter Maydell .size = 0x1000, 305a459e849SPeter Maydell .ppc = NO_PPC, 306a459e849SPeter Maydell .irq = NO_IRQ, 307a459e849SPeter Maydell }, 308a459e849SPeter Maydell { 309a459e849SPeter Maydell .name = "RAM2_PPU", 310a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 311a459e849SPeter Maydell .index = 5, 312a459e849SPeter Maydell .addr = 0x5002c000, 313a459e849SPeter Maydell .size = 0x1000, 314a459e849SPeter Maydell .ppc = NO_PPC, 315a459e849SPeter Maydell .irq = NO_IRQ, 316a459e849SPeter Maydell }, 317a459e849SPeter Maydell { 318a459e849SPeter Maydell .name = "RAM3_PPU", 319a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 320a459e849SPeter Maydell .index = 6, 321a459e849SPeter Maydell .addr = 0x5002d000, 322a459e849SPeter Maydell .size = 0x1000, 323a459e849SPeter Maydell .ppc = NO_PPC, 324a459e849SPeter Maydell .irq = NO_IRQ, 325a459e849SPeter Maydell }, 326a459e849SPeter Maydell { 3276fe8acb4SPeter Maydell .name = "SYS_PPU", 3286fe8acb4SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 3296fe8acb4SPeter Maydell .index = 7, 3306fe8acb4SPeter Maydell .addr = 0x50022000, 3316fe8acb4SPeter Maydell .size = 0x1000, 3326fe8acb4SPeter Maydell .ppc = NO_PPC, 3336fe8acb4SPeter Maydell .irq = NO_IRQ, 3346fe8acb4SPeter Maydell }, 3356fe8acb4SPeter Maydell { 336a459e849SPeter Maydell .name = NULL, 337a459e849SPeter Maydell } 338a459e849SPeter Maydell }; 339a459e849SPeter Maydell 340*8901bb41SPeter Maydell static const ARMSSEDeviceInfo sse300_devices[] = { 341*8901bb41SPeter Maydell { 342*8901bb41SPeter Maydell .name = "timer0", 343*8901bb41SPeter Maydell .type = TYPE_SSE_TIMER, 344*8901bb41SPeter Maydell .index = 0, 345*8901bb41SPeter Maydell .addr = 0x48000000, 346*8901bb41SPeter Maydell .ppc = 0, 347*8901bb41SPeter Maydell .ppc_port = 0, 348*8901bb41SPeter Maydell .irq = 3, 349*8901bb41SPeter Maydell }, 350*8901bb41SPeter Maydell { 351*8901bb41SPeter Maydell .name = "timer1", 352*8901bb41SPeter Maydell .type = TYPE_SSE_TIMER, 353*8901bb41SPeter Maydell .index = 1, 354*8901bb41SPeter Maydell .addr = 0x48001000, 355*8901bb41SPeter Maydell .ppc = 0, 356*8901bb41SPeter Maydell .ppc_port = 1, 357*8901bb41SPeter Maydell .irq = 4, 358*8901bb41SPeter Maydell }, 359*8901bb41SPeter Maydell { 360*8901bb41SPeter Maydell .name = "timer2", 361*8901bb41SPeter Maydell .type = TYPE_SSE_TIMER, 362*8901bb41SPeter Maydell .index = 2, 363*8901bb41SPeter Maydell .addr = 0x48002000, 364*8901bb41SPeter Maydell .ppc = 0, 365*8901bb41SPeter Maydell .ppc_port = 2, 366*8901bb41SPeter Maydell .irq = 5, 367*8901bb41SPeter Maydell }, 368*8901bb41SPeter Maydell { 369*8901bb41SPeter Maydell .name = "timer3", 370*8901bb41SPeter Maydell .type = TYPE_SSE_TIMER, 371*8901bb41SPeter Maydell .index = 3, 372*8901bb41SPeter Maydell .addr = 0x48003000, 373*8901bb41SPeter Maydell .ppc = 0, 374*8901bb41SPeter Maydell .ppc_port = 5, 375*8901bb41SPeter Maydell .irq = 27, 376*8901bb41SPeter Maydell }, 377*8901bb41SPeter Maydell { 378*8901bb41SPeter Maydell .name = "s32ktimer", 379*8901bb41SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 380*8901bb41SPeter Maydell .index = 0, 381*8901bb41SPeter Maydell .addr = 0x4802f000, 382*8901bb41SPeter Maydell .ppc = 1, 383*8901bb41SPeter Maydell .ppc_port = 0, 384*8901bb41SPeter Maydell .irq = 2, 385*8901bb41SPeter Maydell .slowclk = true, 386*8901bb41SPeter Maydell }, 387*8901bb41SPeter Maydell { 388*8901bb41SPeter Maydell .name = "s32kwatchdog", 389*8901bb41SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 390*8901bb41SPeter Maydell .index = 0, 391*8901bb41SPeter Maydell .addr = 0x4802e000, 392*8901bb41SPeter Maydell .ppc = NO_PPC, 393*8901bb41SPeter Maydell .irq = NMI_0, 394*8901bb41SPeter Maydell .slowclk = true, 395*8901bb41SPeter Maydell }, 396*8901bb41SPeter Maydell { 397*8901bb41SPeter Maydell .name = "watchdog", 398*8901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 399*8901bb41SPeter Maydell .index = 0, 400*8901bb41SPeter Maydell .addr = 0x48040000, 401*8901bb41SPeter Maydell .size = 0x2000, 402*8901bb41SPeter Maydell .ppc = NO_PPC, 403*8901bb41SPeter Maydell .irq = NO_IRQ, 404*8901bb41SPeter Maydell }, 405*8901bb41SPeter Maydell { 406*8901bb41SPeter Maydell .name = "armsse-sysinfo", 407*8901bb41SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 408*8901bb41SPeter Maydell .index = 0, 409*8901bb41SPeter Maydell .addr = 0x48020000, 410*8901bb41SPeter Maydell .ppc = NO_PPC, 411*8901bb41SPeter Maydell .irq = NO_IRQ, 412*8901bb41SPeter Maydell }, 413*8901bb41SPeter Maydell { 414*8901bb41SPeter Maydell .name = "armsse-sysctl", 415*8901bb41SPeter Maydell .type = TYPE_IOTKIT_SYSCTL, 416*8901bb41SPeter Maydell .index = 0, 417*8901bb41SPeter Maydell .addr = 0x58021000, 418*8901bb41SPeter Maydell .ppc = NO_PPC, 419*8901bb41SPeter Maydell .irq = NO_IRQ, 420*8901bb41SPeter Maydell }, 421*8901bb41SPeter Maydell { 422*8901bb41SPeter Maydell .name = "SYS_PPU", 423*8901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 424*8901bb41SPeter Maydell .index = 1, 425*8901bb41SPeter Maydell .addr = 0x58022000, 426*8901bb41SPeter Maydell .size = 0x1000, 427*8901bb41SPeter Maydell .ppc = NO_PPC, 428*8901bb41SPeter Maydell .irq = NO_IRQ, 429*8901bb41SPeter Maydell }, 430*8901bb41SPeter Maydell { 431*8901bb41SPeter Maydell .name = "CPU0CORE_PPU", 432*8901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 433*8901bb41SPeter Maydell .index = 2, 434*8901bb41SPeter Maydell .addr = 0x50023000, 435*8901bb41SPeter Maydell .size = 0x1000, 436*8901bb41SPeter Maydell .ppc = NO_PPC, 437*8901bb41SPeter Maydell .irq = NO_IRQ, 438*8901bb41SPeter Maydell }, 439*8901bb41SPeter Maydell { 440*8901bb41SPeter Maydell .name = "MGMT_PPU", 441*8901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 442*8901bb41SPeter Maydell .index = 3, 443*8901bb41SPeter Maydell .addr = 0x50028000, 444*8901bb41SPeter Maydell .size = 0x1000, 445*8901bb41SPeter Maydell .ppc = NO_PPC, 446*8901bb41SPeter Maydell .irq = NO_IRQ, 447*8901bb41SPeter Maydell }, 448*8901bb41SPeter Maydell { 449*8901bb41SPeter Maydell .name = "DEBUG_PPU", 450*8901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 451*8901bb41SPeter Maydell .index = 4, 452*8901bb41SPeter Maydell .addr = 0x50029000, 453*8901bb41SPeter Maydell .size = 0x1000, 454*8901bb41SPeter Maydell .ppc = NO_PPC, 455*8901bb41SPeter Maydell .irq = NO_IRQ, 456*8901bb41SPeter Maydell }, 457*8901bb41SPeter Maydell { 458*8901bb41SPeter Maydell .name = NULL, 459*8901bb41SPeter Maydell } 460*8901bb41SPeter Maydell }; 461*8901bb41SPeter Maydell 4621aa9e174SPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 4631aa9e174SPeter Maydell static const bool sse200_irq_is_common[32] = { 4641aa9e174SPeter Maydell [0 ... 5] = true, 4651aa9e174SPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 4661aa9e174SPeter Maydell [8 ... 12] = true, 4671aa9e174SPeter Maydell /* 13: per-CPU icache interrupt */ 4681aa9e174SPeter Maydell /* 14: reserved */ 4691aa9e174SPeter Maydell [15 ... 20] = true, 4701aa9e174SPeter Maydell /* 21: reserved */ 4711aa9e174SPeter Maydell [22 ... 26] = true, 4721aa9e174SPeter Maydell /* 27: reserved */ 4731aa9e174SPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 4741aa9e174SPeter Maydell /* 30, 31: reserved */ 4751aa9e174SPeter Maydell }; 4761aa9e174SPeter Maydell 477*8901bb41SPeter Maydell static const bool sse300_irq_is_common[32] = { 478*8901bb41SPeter Maydell [0 ... 5] = true, 479*8901bb41SPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 480*8901bb41SPeter Maydell [8 ... 12] = true, 481*8901bb41SPeter Maydell /* 13: reserved */ 482*8901bb41SPeter Maydell [14 ... 16] = true, 483*8901bb41SPeter Maydell /* 17-25: reserved */ 484*8901bb41SPeter Maydell [26 ... 27] = true, 485*8901bb41SPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 486*8901bb41SPeter Maydell /* 30, 31: reserved */ 487*8901bb41SPeter Maydell }; 488*8901bb41SPeter Maydell 4894c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 4904c3690b5SPeter Maydell { 4914c3690b5SPeter Maydell .name = TYPE_IOTKIT, 492419a7f80SPeter Maydell .sse_version = ARMSSE_IOTKIT, 493f0cab7feSPeter Maydell .sram_banks = 1, 49491c1e9fcSPeter Maydell .num_cpus = 1, 495dde0c491SPeter Maydell .sys_version = 0x41743, 496446587a9SPeter Maydell .iidr = 0, 497aab7a378SPeter Maydell .cpuwait_rst = 0, 498f8574705SPeter Maydell .has_mhus = false, 4992357bca5SPeter Maydell .has_cachectrl = false, 500c1f57257SPeter Maydell .has_cpusecctrl = false, 501ade67dcdSPeter Maydell .has_cpuid = false, 5024668b441SPeter Maydell .has_cpu_pwrctrl = false, 5039febd175SPeter Maydell .has_sse_counter = false, 504a90a862bSPeter Maydell .props = iotkit_properties, 505a459e849SPeter Maydell .devinfo = iotkit_devices, 5061aa9e174SPeter Maydell .irq_is_common = sse200_irq_is_common, 5074c3690b5SPeter Maydell }, 5080829d24eSPeter Maydell { 5090829d24eSPeter Maydell .name = TYPE_SSE200, 510419a7f80SPeter Maydell .sse_version = ARMSSE_SSE200, 5110829d24eSPeter Maydell .sram_banks = 4, 5120829d24eSPeter Maydell .num_cpus = 2, 5130829d24eSPeter Maydell .sys_version = 0x22041743, 514446587a9SPeter Maydell .iidr = 0, 515aab7a378SPeter Maydell .cpuwait_rst = 2, 5160829d24eSPeter Maydell .has_mhus = true, 5170829d24eSPeter Maydell .has_cachectrl = true, 5180829d24eSPeter Maydell .has_cpusecctrl = true, 5190829d24eSPeter Maydell .has_cpuid = true, 5204668b441SPeter Maydell .has_cpu_pwrctrl = false, 5219febd175SPeter Maydell .has_sse_counter = false, 522a90a862bSPeter Maydell .props = armsse_properties, 523e94d7723SPeter Maydell .devinfo = sse200_devices, 5241aa9e174SPeter Maydell .irq_is_common = sse200_irq_is_common, 5250829d24eSPeter Maydell }, 526*8901bb41SPeter Maydell { 527*8901bb41SPeter Maydell .name = TYPE_SSE300, 528*8901bb41SPeter Maydell .sse_version = ARMSSE_SSE300, 529*8901bb41SPeter Maydell .sram_banks = 2, 530*8901bb41SPeter Maydell .num_cpus = 1, 531*8901bb41SPeter Maydell .sys_version = 0x7e00043b, 532*8901bb41SPeter Maydell .iidr = 0x74a0043b, 533*8901bb41SPeter Maydell .cpuwait_rst = 0, 534*8901bb41SPeter Maydell .has_mhus = false, 535*8901bb41SPeter Maydell .has_cachectrl = false, 536*8901bb41SPeter Maydell .has_cpusecctrl = true, 537*8901bb41SPeter Maydell .has_cpuid = true, 538*8901bb41SPeter Maydell .has_cpu_pwrctrl = true, 539*8901bb41SPeter Maydell .has_sse_counter = true, 540*8901bb41SPeter Maydell .props = armsse_properties, 541*8901bb41SPeter Maydell .devinfo = sse300_devices, 542*8901bb41SPeter Maydell .irq_is_common = sse300_irq_is_common, 543*8901bb41SPeter Maydell }, 5444c3690b5SPeter Maydell }; 5454c3690b5SPeter Maydell 546dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 547dde0c491SPeter Maydell { 548dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 549dde0c491SPeter Maydell uint32_t sys_config; 550dde0c491SPeter Maydell 551c89cef3aSPeter Maydell switch (info->sse_version) { 552c89cef3aSPeter Maydell case ARMSSE_IOTKIT: 553dde0c491SPeter Maydell sys_config = 0; 554dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 555dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 556dde0c491SPeter Maydell break; 557c89cef3aSPeter Maydell case ARMSSE_SSE200: 558dde0c491SPeter Maydell sys_config = 0; 559dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 560dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 561dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 562dde0c491SPeter Maydell if (info->num_cpus > 1) { 563dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 564dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 565dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 566dde0c491SPeter Maydell } 567dde0c491SPeter Maydell break; 568c89cef3aSPeter Maydell case ARMSSE_SSE300: 569c89cef3aSPeter Maydell sys_config = 0; 570c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 571c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 572c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 16, 3, 3); /* CPU0 = Cortex-M55 */ 573c89cef3aSPeter Maydell break; 574dde0c491SPeter Maydell default: 575dde0c491SPeter Maydell g_assert_not_reached(); 576dde0c491SPeter Maydell } 577dde0c491SPeter Maydell return sys_config; 578dde0c491SPeter Maydell } 579dde0c491SPeter Maydell 580d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 581d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 582d61e4e1fSPeter Maydell 5833733f803SPeter Maydell /* 5843733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 5859e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 5869e5e54d1SPeter Maydell */ 5873733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 5883733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 5899e5e54d1SPeter Maydell { 5903733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 5919e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 5923733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 5939e5e54d1SPeter Maydell } 5949e5e54d1SPeter Maydell 5959e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 5969e5e54d1SPeter Maydell { 5979e5e54d1SPeter Maydell qemu_irq destirq = opaque; 5989e5e54d1SPeter Maydell 5999e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 6009e5e54d1SPeter Maydell } 6019e5e54d1SPeter Maydell 6029e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 6039e5e54d1SPeter Maydell { 6048055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 6059e5e54d1SPeter Maydell 6069e5e54d1SPeter Maydell s->nsccfg = level; 6079e5e54d1SPeter Maydell } 6089e5e54d1SPeter Maydell 60913628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 6109e5e54d1SPeter Maydell { 6119e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 61293dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 6139e5e54d1SPeter Maydell * are provided by the security controller and which we want to 61493dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 61593dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 6169e5e54d1SPeter Maydell */ 6179e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 61813628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 6199e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 6209e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 6219e5e54d1SPeter Maydell char *name; 6229e5e54d1SPeter Maydell 6239e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 62413628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 6259e5e54d1SPeter Maydell g_free(name); 6269e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 62713628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 6289e5e54d1SPeter Maydell g_free(name); 6299e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 63013628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 6319e5e54d1SPeter Maydell g_free(name); 6329e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 63313628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 6349e5e54d1SPeter Maydell g_free(name); 6359e5e54d1SPeter Maydell 6369e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 6379e5e54d1SPeter Maydell * split it so we can send it both to the security controller 6389e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 6399e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 6409e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 6419e5e54d1SPeter Maydell */ 6429e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 6439e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 6449e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 6459e5e54d1SPeter Maydell name, 0)); 6469e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 6479e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 6489e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 64913628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 6509e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 6519e5e54d1SPeter Maydell g_free(name); 6529e5e54d1SPeter Maydell } 6539e5e54d1SPeter Maydell 65413628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 6559e5e54d1SPeter Maydell { 6569e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 65713628891SPeter Maydell * named GPIO output of the armsse object. 6589e5e54d1SPeter Maydell */ 6599e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 6609e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 6619e5e54d1SPeter Maydell 6629e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 6639e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 6649e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 6659e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 6669e5e54d1SPeter Maydell } 6679e5e54d1SPeter Maydell 6685ee0abedSPeter Maydell static void armsse_mainclk_update(void *opaque, ClockEvent event) 6698ee3e26eSPeter Maydell { 6708ee3e26eSPeter Maydell ARMSSE *s = ARM_SSE(opaque); 6715ee0abedSPeter Maydell 6728ee3e26eSPeter Maydell /* 6738ee3e26eSPeter Maydell * Set system_clock_scale from our Clock input; this is what 6748ee3e26eSPeter Maydell * controls the tick rate of the CPU SysTick timer. 6758ee3e26eSPeter Maydell */ 6768ee3e26eSPeter Maydell system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); 6778ee3e26eSPeter Maydell } 6788ee3e26eSPeter Maydell 67913628891SPeter Maydell static void armsse_init(Object *obj) 6809e5e54d1SPeter Maydell { 6818055340fSEduardo Habkost ARMSSE *s = ARM_SSE(obj); 6828055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(obj); 683f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 684e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 6859e5e54d1SPeter Maydell int i; 6869e5e54d1SPeter Maydell 687f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 68891c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 689f0cab7feSPeter Maydell 6908ee3e26eSPeter Maydell s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", 6915ee0abedSPeter Maydell armsse_mainclk_update, s, ClockUpdate); 6925ee0abedSPeter Maydell s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL, 0); 6938fd34dc0SPeter Maydell 69413628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 6959e5e54d1SPeter Maydell 69691c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 6977cd3a2e0SPeter Maydell /* 6987cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 6997cd3a2e0SPeter Maydell * distinct and may be configured differently. 7007cd3a2e0SPeter Maydell */ 7017cd3a2e0SPeter Maydell char *name; 7027cd3a2e0SPeter Maydell 7037cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 7049fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER); 7057cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 7067cd3a2e0SPeter Maydell g_free(name); 7077cd3a2e0SPeter Maydell 7087cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 7095a147c8cSMarkus Armbruster object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i], 710287f4319SMarkus Armbruster TYPE_ARMV7M); 71191c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 7129e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 71391c1e9fcSPeter Maydell g_free(name); 714d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 715d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 716d847ca51SPeter Maydell g_free(name); 717d847ca51SPeter Maydell if (i > 0) { 718d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 719d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 720d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 721d847ca51SPeter Maydell g_free(name); 722d847ca51SPeter Maydell } 72391c1e9fcSPeter Maydell } 7249e5e54d1SPeter Maydell 725e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 726e94d7723SPeter Maydell assert(devinfo->ppc == NO_PPC || devinfo->ppc < ARRAY_SIZE(s->apb_ppc)); 727e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 728e94d7723SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->timer)); 729e94d7723SPeter Maydell object_initialize_child(obj, devinfo->name, 730e94d7723SPeter Maydell &s->timer[devinfo->index], 731e94d7723SPeter Maydell TYPE_CMSDK_APB_TIMER); 7327e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 7337e8e25dbSPeter Maydell assert(devinfo->index == 0); 7347e8e25dbSPeter Maydell object_initialize_child(obj, devinfo->name, &s->dualtimer, 7357e8e25dbSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 736f11de231SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_SSE_TIMER)) { 737f11de231SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->sse_timer)); 738f11de231SPeter Maydell object_initialize_child(obj, devinfo->name, 739f11de231SPeter Maydell &s->sse_timer[devinfo->index], 740f11de231SPeter Maydell TYPE_SSE_TIMER); 7411292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) { 7421292b932SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->cmsdk_watchdog)); 7431292b932SPeter Maydell object_initialize_child(obj, devinfo->name, 7441292b932SPeter Maydell &s->cmsdk_watchdog[devinfo->index], 7451292b932SPeter Maydell TYPE_CMSDK_APB_WATCHDOG); 74639bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) { 74739bd0bb1SPeter Maydell assert(devinfo->index == 0); 74839bd0bb1SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysinfo, 74939bd0bb1SPeter Maydell TYPE_IOTKIT_SYSINFO); 7509de4ddb4SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSCTL)) { 7519de4ddb4SPeter Maydell assert(devinfo->index == 0); 7529de4ddb4SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysctl, 7539de4ddb4SPeter Maydell TYPE_IOTKIT_SYSCTL); 754a459e849SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_UNIMPLEMENTED_DEVICE)) { 755a459e849SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->unimp)); 756a459e849SPeter Maydell object_initialize_child(obj, devinfo->name, 757a459e849SPeter Maydell &s->unimp[devinfo->index], 758a459e849SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 759e94d7723SPeter Maydell } else { 760e94d7723SPeter Maydell g_assert_not_reached(); 761e94d7723SPeter Maydell } 762e94d7723SPeter Maydell } 763e94d7723SPeter Maydell 764db873cc5SMarkus Armbruster object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL); 76591eb4f64SPeter Maydell 76691eb4f64SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->apb_ppc); i++) { 76791eb4f64SPeter Maydell g_autofree char *name = g_strdup_printf("apb-ppc%d", i); 76891eb4f64SPeter Maydell object_initialize_child(obj, name, &s->apb_ppc[i], TYPE_TZ_PPC); 76991eb4f64SPeter Maydell } 77091eb4f64SPeter Maydell 771f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 772f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 773db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC); 774f0cab7feSPeter Maydell g_free(name); 775f0cab7feSPeter Maydell } 776955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 7779fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 778955cbc6bSThomas Huth 779f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 780bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 781bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 782bb75e16dSPeter Maydell 7839fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 784bb75e16dSPeter Maydell g_free(name); 785bb75e16dSPeter Maydell } 7861292b932SPeter Maydell 787f8574705SPeter Maydell if (info->has_mhus) { 7885a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU); 7895a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU); 790f8574705SPeter Maydell } 7912357bca5SPeter Maydell if (info->has_cachectrl) { 7922357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 7932357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 7942357bca5SPeter Maydell 795db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cachectrl[i], 7962357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 7972357bca5SPeter Maydell g_free(name); 7982357bca5SPeter Maydell } 7992357bca5SPeter Maydell } 800c1f57257SPeter Maydell if (info->has_cpusecctrl) { 801c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 802c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 803c1f57257SPeter Maydell 804db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpusecctrl[i], 805c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 806c1f57257SPeter Maydell g_free(name); 807c1f57257SPeter Maydell } 808c1f57257SPeter Maydell } 809ade67dcdSPeter Maydell if (info->has_cpuid) { 810ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 811ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 812ade67dcdSPeter Maydell 813db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpuid[i], 814ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 815ade67dcdSPeter Maydell g_free(name); 816ade67dcdSPeter Maydell } 817ade67dcdSPeter Maydell } 8184668b441SPeter Maydell if (info->has_cpu_pwrctrl) { 8194668b441SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 8204668b441SPeter Maydell char *name = g_strdup_printf("cpu_pwrctrl%d", i); 8214668b441SPeter Maydell 8224668b441SPeter Maydell object_initialize_child(obj, name, &s->cpu_pwrctrl[i], 8234668b441SPeter Maydell TYPE_ARMSSE_CPU_PWRCTRL); 8244668b441SPeter Maydell g_free(name); 8254668b441SPeter Maydell } 8264668b441SPeter Maydell } 8279febd175SPeter Maydell if (info->has_sse_counter) { 8289febd175SPeter Maydell object_initialize_child(obj, "sse-counter", &s->sse_counter, 8299febd175SPeter Maydell TYPE_SSE_COUNTER); 8309febd175SPeter Maydell } 8319febd175SPeter Maydell 8329fc7fc4dSMarkus Armbruster object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ); 833955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 8349fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 835955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 8369fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ); 8379e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 8389e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 8399e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 8409e5e54d1SPeter Maydell 8419fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 842955cbc6bSThomas Huth g_free(name); 8439e5e54d1SPeter Maydell } 84491c1e9fcSPeter Maydell if (info->num_cpus > 1) { 84591c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 8461aa9e174SPeter Maydell if (info->irq_is_common[i]) { 84791c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 84891c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 84991c1e9fcSPeter Maydell 8509fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 85191c1e9fcSPeter Maydell g_free(name); 85291c1e9fcSPeter Maydell } 85391c1e9fcSPeter Maydell } 85491c1e9fcSPeter Maydell } 8559e5e54d1SPeter Maydell } 8569e5e54d1SPeter Maydell 85713628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 8589e5e54d1SPeter Maydell { 85991c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 8609e5e54d1SPeter Maydell 86191c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 8629e5e54d1SPeter Maydell } 8639e5e54d1SPeter Maydell 86413628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 865bb75e16dSPeter Maydell { 8668055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 867bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 868bb75e16dSPeter Maydell } 869bb75e16dSPeter Maydell 87091c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 87191c1e9fcSPeter Maydell { 87291c1e9fcSPeter Maydell /* 87391c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 87491c1e9fcSPeter Maydell * all CPUs in the SSE. 87591c1e9fcSPeter Maydell */ 8768055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(s); 87791c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 87891c1e9fcSPeter Maydell 8791aa9e174SPeter Maydell assert(info->irq_is_common[irqno]); 88091c1e9fcSPeter Maydell 88191c1e9fcSPeter Maydell if (info->num_cpus == 1) { 88291c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 88391c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 88491c1e9fcSPeter Maydell } else { 88591c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 88691c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 88791c1e9fcSPeter Maydell } 88891c1e9fcSPeter Maydell } 88991c1e9fcSPeter Maydell 89013628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 8919e5e54d1SPeter Maydell { 8928055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 8938055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(dev); 894f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 895e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 8969e5e54d1SPeter Maydell int i; 8979e5e54d1SPeter Maydell MemoryRegion *mr; 8989e5e54d1SPeter Maydell Error *err = NULL; 8999e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 9009e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 9019e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 9029e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 9039e5e54d1SPeter Maydell DeviceState *dev_secctl; 9049e5e54d1SPeter Maydell DeviceState *dev_splitter; 9054b635cf7SPeter Maydell uint32_t addr_width_max; 9069e5e54d1SPeter Maydell 9079e5e54d1SPeter Maydell if (!s->board_memory) { 9089e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 9099e5e54d1SPeter Maydell return; 9109e5e54d1SPeter Maydell } 9119e5e54d1SPeter Maydell 9128ee3e26eSPeter Maydell if (!clock_has_source(s->mainclk)) { 9138ee3e26eSPeter Maydell error_setg(errp, "MAINCLK clock was not connected"); 9148ee3e26eSPeter Maydell } 9158ee3e26eSPeter Maydell if (!clock_has_source(s->s32kclk)) { 9168ee3e26eSPeter Maydell error_setg(errp, "S32KCLK clock was not connected"); 9179e5e54d1SPeter Maydell } 9189e5e54d1SPeter Maydell 9193f410039SPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 9203f410039SPeter Maydell 9214b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 9224b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 9234b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 9244b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 9254b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 9264b635cf7SPeter Maydell addr_width_max); 9274b635cf7SPeter Maydell return; 9284b635cf7SPeter Maydell } 9294b635cf7SPeter Maydell 9309e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 9319e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 9329e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 9339e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 9349e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 9359e5e54d1SPeter Maydell * 93693dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 9379e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 93893dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 9399e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 9409e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 9419e5e54d1SPeter Maydell * region, otherwise it is an S region. 9429e5e54d1SPeter Maydell * 9439e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 9449e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 9459e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 9469e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 9479e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 9489e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 9499e5e54d1SPeter Maydell * 9509e5e54d1SPeter Maydell * (The other place that guest software can configure security 9519e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 9529e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 9539e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 9549e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 9559e5e54d1SPeter Maydell * 9569e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 9579e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 9589e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 9599e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 96093dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 9619e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 9629e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 9639e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 9649e5e54d1SPeter Maydell */ 9659e5e54d1SPeter Maydell 966d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 9679e5e54d1SPeter Maydell 96891c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 96991c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 97091c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 97191c1e9fcSPeter Maydell int j; 97291c1e9fcSPeter Maydell char *gpioname; 97391c1e9fcSPeter Maydell 97433788738SPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + NUM_SSE_IRQS); 97591c1e9fcSPeter Maydell /* 976aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR* 977aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU 978aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the 979aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property. 980aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the 981aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property 982aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset). 983aab7a378SPeter Maydell * 984aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system 985aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR* 986aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate 98791c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 988aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code 989aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match 990aab7a378SPeter Maydell * whatever its firmware does. 9919e5e54d1SPeter Maydell */ 99232187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 99391c1e9fcSPeter Maydell /* 994aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT 995aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is 996aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and 997aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about 998aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in 999aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this 100091c1e9fcSPeter Maydell * later if necessary. 100191c1e9fcSPeter Maydell */ 1002aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) { 1003778a2dc5SMarkus Armbruster if (!object_property_set_bool(cpuobj, "start-powered-off", true, 1004668f62ecSMarkus Armbruster errp)) { 10059e5e54d1SPeter Maydell return; 10069e5e54d1SPeter Maydell } 100791c1e9fcSPeter Maydell } 1008a90a862bSPeter Maydell if (!s->cpu_fpu[i]) { 1009668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "vfp", false, errp)) { 1010a90a862bSPeter Maydell return; 1011a90a862bSPeter Maydell } 1012a90a862bSPeter Maydell } 1013a90a862bSPeter Maydell if (!s->cpu_dsp[i]) { 1014668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "dsp", false, errp)) { 1015a90a862bSPeter Maydell return; 1016a90a862bSPeter Maydell } 1017a90a862bSPeter Maydell } 1018d847ca51SPeter Maydell 1019d847ca51SPeter Maydell if (i > 0) { 1020d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 1021d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 1022d847ca51SPeter Maydell } else { 1023d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 1024d847ca51SPeter Maydell &s->container, -1); 1025d847ca51SPeter Maydell } 10265325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory", 10275325cc34SMarkus Armbruster OBJECT(&s->cpu_container[i]), &error_abort); 10285325cc34SMarkus Armbruster object_property_set_link(cpuobj, "idau", OBJECT(s), &error_abort); 1029668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(cpuobj), errp)) { 10309e5e54d1SPeter Maydell return; 10319e5e54d1SPeter Maydell } 10327cd3a2e0SPeter Maydell /* 10337cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 10347cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 10357cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 10367cd3a2e0SPeter Maydell * the cluster is realized. 10377cd3a2e0SPeter Maydell */ 1038668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cluster[i]), NULL, errp)) { 10397cd3a2e0SPeter Maydell return; 10407cd3a2e0SPeter Maydell } 10419e5e54d1SPeter Maydell 104291c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 104391c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 104491c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 104533788738SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + NUM_SSE_IRQS); 10469e5e54d1SPeter Maydell } 104791c1e9fcSPeter Maydell if (i == 0) { 104891c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 104991c1e9fcSPeter Maydell } else { 105091c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 105191c1e9fcSPeter Maydell } 105291c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 105391c1e9fcSPeter Maydell s->exp_irqs[i], 105491c1e9fcSPeter Maydell gpioname, s->exp_numirq); 105591c1e9fcSPeter Maydell g_free(gpioname); 105691c1e9fcSPeter Maydell } 105791c1e9fcSPeter Maydell 105891c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 105991c1e9fcSPeter Maydell if (info->num_cpus > 1) { 106091c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 10611aa9e174SPeter Maydell if (info->irq_is_common[i]) { 106291c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 106391c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 106491c1e9fcSPeter Maydell int cpunum; 106591c1e9fcSPeter Maydell 1066778a2dc5SMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 1067668f62ecSMarkus Armbruster info->num_cpus, errp)) { 106891c1e9fcSPeter Maydell return; 106991c1e9fcSPeter Maydell } 1070668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 107191c1e9fcSPeter Maydell return; 107291c1e9fcSPeter Maydell } 107391c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 107491c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 107591c1e9fcSPeter Maydell 107691c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 107791c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 107891c1e9fcSPeter Maydell } 107991c1e9fcSPeter Maydell } 108091c1e9fcSPeter Maydell } 108191c1e9fcSPeter Maydell } 10829e5e54d1SPeter Maydell 10839e5e54d1SPeter Maydell /* Set up the big aliases first */ 10843733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 10853733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 10863733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 10873733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 10889e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 10899e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 10909e5e54d1SPeter Maydell * control interfaces for the protection controllers). 10919e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 10923733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 10933733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 10949e5e54d1SPeter Maydell */ 10953733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 10963733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 10973733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 10983733f803SPeter Maydell } 10999e5e54d1SPeter Maydell 11009e5e54d1SPeter Maydell /* Security controller */ 11010eb6b0adSPeter Maydell object_property_set_int(OBJECT(&s->secctl), "sse-version", 11020eb6b0adSPeter Maydell info->sse_version, &error_abort); 1103668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->secctl), errp)) { 11049e5e54d1SPeter Maydell return; 11059e5e54d1SPeter Maydell } 11069e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 11079e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 11089e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 11099e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 11109e5e54d1SPeter Maydell 11119e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 11129e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 11139e5e54d1SPeter Maydell 11149e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 111593dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 111693dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 11179e5e54d1SPeter Maydell */ 1118778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sec_resp_splitter), 1119668f62ecSMarkus Armbruster "num-lines", 3, errp)) { 11209e5e54d1SPeter Maydell return; 11219e5e54d1SPeter Maydell } 1122668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, errp)) { 11239e5e54d1SPeter Maydell return; 11249e5e54d1SPeter Maydell } 11259e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 11269e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 11279e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 11289e5e54d1SPeter Maydell 1129f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 1130f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 1131f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 1132f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 11334b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 1134f0cab7feSPeter Maydell 11354b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 11364b635cf7SPeter Maydell sram_bank_size, &err); 1137f0cab7feSPeter Maydell g_free(ramname); 1138af60b291SPeter Maydell if (err) { 1139af60b291SPeter Maydell error_propagate(errp, err); 1140af60b291SPeter Maydell return; 1141af60b291SPeter Maydell } 11425325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mpc[i]), "downstream", 11435325cc34SMarkus Armbruster OBJECT(&s->sram[i]), &error_abort); 1144668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), errp)) { 1145af60b291SPeter Maydell return; 1146af60b291SPeter Maydell } 1147af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 1148f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 11494b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 11504b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 1151f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 1152af60b291SPeter Maydell /* ...and its register interface */ 1153f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 1154f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 1155f0cab7feSPeter Maydell } 1156af60b291SPeter Maydell 1157bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 1158778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->mpc_irq_orgate), "num-lines", 1159778a2dc5SMarkus Armbruster IOTS_NUM_EXP_MPC + info->sram_banks, 1160668f62ecSMarkus Armbruster errp)) { 1161bb75e16dSPeter Maydell return; 1162bb75e16dSPeter Maydell } 1163668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, errp)) { 1164bb75e16dSPeter Maydell return; 1165bb75e16dSPeter Maydell } 1166bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 116791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 1168bb75e16dSPeter Maydell 11691292b932SPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 11701292b932SPeter Maydell if (!object_property_set_int(OBJECT(&s->nmi_orgate), "num-lines", 2, 11711292b932SPeter Maydell errp)) { 11721292b932SPeter Maydell return; 11731292b932SPeter Maydell } 11741292b932SPeter Maydell if (!qdev_realize(DEVICE(&s->nmi_orgate), NULL, errp)) { 11751292b932SPeter Maydell return; 11761292b932SPeter Maydell } 11771292b932SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 11781292b932SPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 11791292b932SPeter Maydell 11809febd175SPeter Maydell /* The SSE-300 has a System Counter / System Timestamp Generator */ 11819febd175SPeter Maydell if (info->has_sse_counter) { 11829febd175SPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sse_counter); 11839febd175SPeter Maydell 11849febd175SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "CLK", s->mainclk); 11859febd175SPeter Maydell if (!sysbus_realize(sbd, errp)) { 11869febd175SPeter Maydell return; 11879febd175SPeter Maydell } 11889febd175SPeter Maydell /* 11899febd175SPeter Maydell * The control frame is only in the Secure region; 11909febd175SPeter Maydell * the status frame is in the NS region (and visible in the 11919febd175SPeter Maydell * S region via the alias mapping). 11929febd175SPeter Maydell */ 11939febd175SPeter Maydell memory_region_add_subregion(&s->container, 0x58100000, 11949febd175SPeter Maydell sysbus_mmio_get_region(sbd, 0)); 11959febd175SPeter Maydell memory_region_add_subregion(&s->container, 0x48101000, 11969febd175SPeter Maydell sysbus_mmio_get_region(sbd, 1)); 11979febd175SPeter Maydell } 11989febd175SPeter Maydell 11999e5e54d1SPeter Maydell /* Devices behind APB PPC0: 12009e5e54d1SPeter Maydell * 0x40000000: timer0 12019e5e54d1SPeter Maydell * 0x40001000: timer1 12029e5e54d1SPeter Maydell * 0x40002000: dual timer 1203f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 1204f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 12059e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 12069e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 12079e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 12089e5e54d1SPeter Maydell */ 1209e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 1210e94d7723SPeter Maydell SysBusDevice *sbd; 1211e94d7723SPeter Maydell qemu_irq irq; 12129e5e54d1SPeter Maydell 1213e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 1214e94d7723SPeter Maydell sbd = SYS_BUS_DEVICE(&s->timer[devinfo->index]); 1215e94d7723SPeter Maydell 121699865afcSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "pclk", 121799865afcSPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk); 1218e94d7723SPeter Maydell if (!sysbus_realize(sbd, errp)) { 12199e5e54d1SPeter Maydell return; 12209e5e54d1SPeter Maydell } 1221e94d7723SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 12227e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 12237e8e25dbSPeter Maydell sbd = SYS_BUS_DEVICE(&s->dualtimer); 12247e8e25dbSPeter Maydell 12257e8e25dbSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "TIMCLK", s->mainclk); 12267e8e25dbSPeter Maydell if (!sysbus_realize(sbd, errp)) { 12277e8e25dbSPeter Maydell return; 12287e8e25dbSPeter Maydell } 12297e8e25dbSPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 1230f11de231SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_SSE_TIMER)) { 1231f11de231SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sse_timer[devinfo->index]); 1232f11de231SPeter Maydell 1233f11de231SPeter Maydell assert(info->has_sse_counter); 1234f11de231SPeter Maydell object_property_set_link(OBJECT(sbd), "counter", 1235f11de231SPeter Maydell OBJECT(&s->sse_counter), &error_abort); 1236f11de231SPeter Maydell if (!sysbus_realize(sbd, errp)) { 1237f11de231SPeter Maydell return; 1238f11de231SPeter Maydell } 1239f11de231SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 12401292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) { 12411292b932SPeter Maydell sbd = SYS_BUS_DEVICE(&s->cmsdk_watchdog[devinfo->index]); 12421292b932SPeter Maydell 12431292b932SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "WDOGCLK", 12441292b932SPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk); 12451292b932SPeter Maydell if (!sysbus_realize(sbd, errp)) { 12461292b932SPeter Maydell return; 12471292b932SPeter Maydell } 12481292b932SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 124939bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) { 125039bd0bb1SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysinfo); 125139bd0bb1SPeter Maydell 125239bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_VERSION", 125339bd0bb1SPeter Maydell info->sys_version, &error_abort); 125439bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_CONFIG", 125539bd0bb1SPeter Maydell armsse_sys_config_value(s, info), 125639bd0bb1SPeter Maydell &error_abort); 125739bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "sse-version", 125839bd0bb1SPeter Maydell info->sse_version, &error_abort); 125939bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "IIDR", 126039bd0bb1SPeter Maydell info->iidr, &error_abort); 126139bd0bb1SPeter Maydell if (!sysbus_realize(sbd, errp)) { 126239bd0bb1SPeter Maydell return; 126339bd0bb1SPeter Maydell } 126439bd0bb1SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 12659de4ddb4SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSCTL)) { 12669de4ddb4SPeter Maydell /* System control registers */ 12679de4ddb4SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysctl); 12689de4ddb4SPeter Maydell 12699de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "sse-version", 12709de4ddb4SPeter Maydell info->sse_version, &error_abort); 12719de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "CPUWAIT_RST", 12729de4ddb4SPeter Maydell info->cpuwait_rst, &error_abort); 12739de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR0_RST", 12749de4ddb4SPeter Maydell s->init_svtor, &error_abort); 12759de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR1_RST", 12769de4ddb4SPeter Maydell s->init_svtor, &error_abort); 12779de4ddb4SPeter Maydell if (!sysbus_realize(sbd, errp)) { 12789de4ddb4SPeter Maydell return; 12799de4ddb4SPeter Maydell } 12809de4ddb4SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 1281a459e849SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_UNIMPLEMENTED_DEVICE)) { 1282a459e849SPeter Maydell sbd = SYS_BUS_DEVICE(&s->unimp[devinfo->index]); 1283a459e849SPeter Maydell 1284a459e849SPeter Maydell qdev_prop_set_string(DEVICE(sbd), "name", devinfo->name); 1285a459e849SPeter Maydell qdev_prop_set_uint64(DEVICE(sbd), "size", devinfo->size); 1286a459e849SPeter Maydell if (!sysbus_realize(sbd, errp)) { 1287a459e849SPeter Maydell return; 1288a459e849SPeter Maydell } 1289a459e849SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 1290e94d7723SPeter Maydell } else { 1291e94d7723SPeter Maydell g_assert_not_reached(); 1292e94d7723SPeter Maydell } 1293e94d7723SPeter Maydell 1294e94d7723SPeter Maydell switch (devinfo->irq) { 1295e94d7723SPeter Maydell case NO_IRQ: 1296e94d7723SPeter Maydell irq = NULL; 1297e94d7723SPeter Maydell break; 1298e94d7723SPeter Maydell case 0 ... NUM_SSE_IRQS - 1: 1299e94d7723SPeter Maydell irq = armsse_get_common_irq_in(s, devinfo->irq); 1300e94d7723SPeter Maydell break; 13011292b932SPeter Maydell case NMI_0: 13021292b932SPeter Maydell case NMI_1: 13031292b932SPeter Maydell irq = qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 13041292b932SPeter Maydell devinfo->irq - NMI_0); 13051292b932SPeter Maydell break; 1306e94d7723SPeter Maydell default: 1307e94d7723SPeter Maydell g_assert_not_reached(); 1308e94d7723SPeter Maydell } 1309e94d7723SPeter Maydell 1310e94d7723SPeter Maydell if (irq) { 1311e94d7723SPeter Maydell sysbus_connect_irq(sbd, 0, irq); 1312e94d7723SPeter Maydell } 1313e94d7723SPeter Maydell 1314e94d7723SPeter Maydell /* 1315e94d7723SPeter Maydell * Devices connected to a PPC are connected to the port here; 1316e94d7723SPeter Maydell * we will map the upstream end of that port to the right address 1317e94d7723SPeter Maydell * in the container later after the PPC has been realized. 1318e94d7723SPeter Maydell * Devices not connected to a PPC can be mapped immediately. 1319e94d7723SPeter Maydell */ 1320e94d7723SPeter Maydell if (devinfo->ppc != NO_PPC) { 1321e94d7723SPeter Maydell TZPPC *ppc = &s->apb_ppc[devinfo->ppc]; 1322e94d7723SPeter Maydell g_autofree char *portname = g_strdup_printf("port[%d]", 1323e94d7723SPeter Maydell devinfo->ppc_port); 1324e94d7723SPeter Maydell object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), 1325c24d9716SMarkus Armbruster &error_abort); 1326e94d7723SPeter Maydell } else { 1327e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 1328e94d7723SPeter Maydell } 1329e94d7723SPeter Maydell } 1330017d069dSPeter Maydell 1331f8574705SPeter Maydell if (info->has_mhus) { 133268d6b36fSPeter Maydell /* 133368d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 133468d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 133568d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 133668d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 133768d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 133868d6b36fSPeter Maydell */ 133968d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 1340f8574705SPeter Maydell 134168d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 134268d6b36fSPeter Maydell char *port; 134368d6b36fSPeter Maydell int cpunum; 134468d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 134568d6b36fSPeter Maydell 1346668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), errp)) { 1347f8574705SPeter Maydell return; 1348f8574705SPeter Maydell } 1349763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 135068d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 135191eb4f64SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc[0]), port, OBJECT(mr), 13525325cc34SMarkus Armbruster &error_abort); 1353763e10f7SPeter Maydell g_free(port); 135468d6b36fSPeter Maydell 135568d6b36fSPeter Maydell /* 135668d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 135768d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 135868d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 135968d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 136068d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 136168d6b36fSPeter Maydell */ 136268d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 136368d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 136468d6b36fSPeter Maydell 136568d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 136668d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 136768d6b36fSPeter Maydell } 1368f8574705SPeter Maydell } 1369f8574705SPeter Maydell } 1370f8574705SPeter Maydell 137191eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[0]), errp)) { 13729e5e54d1SPeter Maydell return; 13739e5e54d1SPeter Maydell } 13749e5e54d1SPeter Maydell 137591eb4f64SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc[0]); 137691eb4f64SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc[0]); 13779e5e54d1SPeter Maydell 1378f8574705SPeter Maydell if (info->has_mhus) { 1379f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 1380f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 1381f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 1382f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 1383f8574705SPeter Maydell } 13849e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 13859e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 13869e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 13879e5e54d1SPeter Maydell "cfg_nonsec", i)); 13889e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 13899e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 13909e5e54d1SPeter Maydell "cfg_ap", i)); 13919e5e54d1SPeter Maydell } 13929e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 13939e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 13949e5e54d1SPeter Maydell "irq_enable", 0)); 13959e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 13969e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 13979e5e54d1SPeter Maydell "irq_clear", 0)); 13989e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 13999e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 14009e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 14019e5e54d1SPeter Maydell 14029e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 14039e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 14049e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 14059e5e54d1SPeter Maydell */ 1406778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->ppc_irq_orgate), 1407668f62ecSMarkus Armbruster "num-lines", NUM_PPCS, errp)) { 14089e5e54d1SPeter Maydell return; 14099e5e54d1SPeter Maydell } 1410668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, errp)) { 14119e5e54d1SPeter Maydell return; 14129e5e54d1SPeter Maydell } 14139e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 141491c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 14159e5e54d1SPeter Maydell 14162357bca5SPeter Maydell /* 14172357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 14182357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 14192357bca5SPeter Maydell * 0x50010000: L1 icache control registers 14202357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 14212357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 14224668b441SPeter Maydell * The SSE-300 has an extra: 14234668b441SPeter Maydell * 0x40012000 and 0x50012000: CPU_PWRCTRL register block 14242357bca5SPeter Maydell */ 14252357bca5SPeter Maydell if (info->has_cachectrl) { 14262357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 14272357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 14282357bca5SPeter Maydell MemoryRegion *mr; 14292357bca5SPeter Maydell 14302357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 14312357bca5SPeter Maydell g_free(name); 14322357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 1433668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), errp)) { 14342357bca5SPeter Maydell return; 14352357bca5SPeter Maydell } 14362357bca5SPeter Maydell 14372357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 14382357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 14392357bca5SPeter Maydell } 14402357bca5SPeter Maydell } 1441c1f57257SPeter Maydell if (info->has_cpusecctrl) { 1442c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1443c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 1444c1f57257SPeter Maydell MemoryRegion *mr; 1445c1f57257SPeter Maydell 1446c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 1447c1f57257SPeter Maydell g_free(name); 1448c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 1449668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), errp)) { 1450c1f57257SPeter Maydell return; 1451c1f57257SPeter Maydell } 1452c1f57257SPeter Maydell 1453c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 1454c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 1455c1f57257SPeter Maydell } 1456c1f57257SPeter Maydell } 1457ade67dcdSPeter Maydell if (info->has_cpuid) { 1458ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1459ade67dcdSPeter Maydell MemoryRegion *mr; 1460ade67dcdSPeter Maydell 1461ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 1462668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), errp)) { 1463ade67dcdSPeter Maydell return; 1464ade67dcdSPeter Maydell } 1465ade67dcdSPeter Maydell 1466ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 1467ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 1468ade67dcdSPeter Maydell } 1469ade67dcdSPeter Maydell } 14704668b441SPeter Maydell if (info->has_cpu_pwrctrl) { 14714668b441SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 14724668b441SPeter Maydell MemoryRegion *mr; 14734668b441SPeter Maydell 14744668b441SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpu_pwrctrl[i]), errp)) { 14754668b441SPeter Maydell return; 14764668b441SPeter Maydell } 14774668b441SPeter Maydell 14784668b441SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpu_pwrctrl[i]), 0); 14794668b441SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x40012000, mr); 14804668b441SPeter Maydell } 14814668b441SPeter Maydell } 14829e5e54d1SPeter Maydell 148391eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[1]), errp)) { 14849e5e54d1SPeter Maydell return; 14859e5e54d1SPeter Maydell } 14869e5e54d1SPeter Maydell 148791eb4f64SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc[1]); 14889e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 14899e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 14909e5e54d1SPeter Maydell "cfg_nonsec", 0)); 14919e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 14929e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 14939e5e54d1SPeter Maydell "cfg_ap", 0)); 14949e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 14959e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 14969e5e54d1SPeter Maydell "irq_enable", 0)); 14979e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 14989e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 14999e5e54d1SPeter Maydell "irq_clear", 0)); 15009e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 15019e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 15029e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 15039e5e54d1SPeter Maydell 1504e94d7723SPeter Maydell /* 1505e94d7723SPeter Maydell * Now both PPCs are realized we can map the upstream ends of 1506e94d7723SPeter Maydell * ports which correspond to entries in the devinfo array. 1507e94d7723SPeter Maydell * The ports which are connected to non-devinfo devices have 1508e94d7723SPeter Maydell * already been mapped. 1509e94d7723SPeter Maydell */ 1510e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 1511e94d7723SPeter Maydell SysBusDevice *ppc_sbd; 1512e94d7723SPeter Maydell 1513e94d7723SPeter Maydell if (devinfo->ppc == NO_PPC) { 1514e94d7723SPeter Maydell continue; 1515e94d7723SPeter Maydell } 1516e94d7723SPeter Maydell ppc_sbd = SYS_BUS_DEVICE(&s->apb_ppc[devinfo->ppc]); 1517e94d7723SPeter Maydell mr = sysbus_mmio_get_region(ppc_sbd, devinfo->ppc_port); 1518e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 1519e94d7723SPeter Maydell } 1520e94d7723SPeter Maydell 15219e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 15229e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 15239e5e54d1SPeter Maydell 1524668f62ecSMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 2, errp)) { 15259e5e54d1SPeter Maydell return; 15269e5e54d1SPeter Maydell } 1527668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 15289e5e54d1SPeter Maydell return; 15299e5e54d1SPeter Maydell } 15309e5e54d1SPeter Maydell } 15319e5e54d1SPeter Maydell 15329e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 15339e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 15349e5e54d1SPeter Maydell 153513628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 15369e5e54d1SPeter Maydell g_free(ppcname); 15379e5e54d1SPeter Maydell } 15389e5e54d1SPeter Maydell 15399e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 15409e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 15419e5e54d1SPeter Maydell 154213628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 15439e5e54d1SPeter Maydell g_free(ppcname); 15449e5e54d1SPeter Maydell } 15459e5e54d1SPeter Maydell 15469e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 15479e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 15489e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 15499e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 15509e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 155191eb4f64SPeter Maydell TZPPC *ppc = &s->apb_ppc[i - NUM_EXTERNAL_PPCS]; 15529e5e54d1SPeter Maydell 15539e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 15549e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 15559e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 15569e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 15579e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 15589e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 15597a35383aSPeter Maydell g_free(gpioname); 15609e5e54d1SPeter Maydell } 15619e5e54d1SPeter Maydell 1562bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1563f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1564bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1565bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1566bb75e16dSPeter Maydell 1567778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(splitter), "num-lines", 2, 1568668f62ecSMarkus Armbruster errp)) { 1569bb75e16dSPeter Maydell return; 1570bb75e16dSPeter Maydell } 1571668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 1572bb75e16dSPeter Maydell return; 1573bb75e16dSPeter Maydell } 1574bb75e16dSPeter Maydell 1575bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1576bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1577bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1578bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1579bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1580bb75e16dSPeter Maydell "mpcexp_status", i)); 1581bb75e16dSPeter Maydell } else { 1582bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1583f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1584f0cab7feSPeter Maydell "irq", 0, 1585bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1586bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1587bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1588509602eeSPhilippe Mathieu-Daudé "mpc_status", 1589509602eeSPhilippe Mathieu-Daudé i - IOTS_NUM_EXP_MPC)); 1590bb75e16dSPeter Maydell } 1591bb75e16dSPeter Maydell 1592bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1593bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1594bb75e16dSPeter Maydell } 1595bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1596bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1597bb75e16dSPeter Maydell */ 159813628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1599bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1600bb75e16dSPeter Maydell 160113628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 16029e5e54d1SPeter Maydell 1603132b475aSPeter Maydell /* Forward the MSC related signals */ 1604132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1605132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1606132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1607132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 160891c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1609132b475aSPeter Maydell 1610132b475aSPeter Maydell /* 1611132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1612132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1613132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 161493dbd103SPeter Maydell * devices in the ARMSSE. 1615132b475aSPeter Maydell */ 1616132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1617132b475aSPeter Maydell 16188ee3e26eSPeter Maydell /* Set initial system_clock_scale from MAINCLK */ 16195ee0abedSPeter Maydell armsse_mainclk_update(s, ClockUpdate); 16209e5e54d1SPeter Maydell } 16219e5e54d1SPeter Maydell 162213628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 16239e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 16249e5e54d1SPeter Maydell { 162593dbd103SPeter Maydell /* 162693dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 16279e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 16289e5e54d1SPeter Maydell * NSCCFG register in the security controller. 16299e5e54d1SPeter Maydell */ 16308055340fSEduardo Habkost ARMSSE *s = ARM_SSE(ii); 16319e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 16329e5e54d1SPeter Maydell 16339e5e54d1SPeter Maydell *ns = !(region & 1); 16349e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 16359e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 16369e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 16379e5e54d1SPeter Maydell *iregion = region; 16389e5e54d1SPeter Maydell } 16399e5e54d1SPeter Maydell 164013628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 16419e5e54d1SPeter Maydell .name = "iotkit", 16428fd34dc0SPeter Maydell .version_id = 2, 16438fd34dc0SPeter Maydell .minimum_version_id = 2, 16449e5e54d1SPeter Maydell .fields = (VMStateField[]) { 16458fd34dc0SPeter Maydell VMSTATE_CLOCK(mainclk, ARMSSE), 16468fd34dc0SPeter Maydell VMSTATE_CLOCK(s32kclk, ARMSSE), 164793dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 16489e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 16499e5e54d1SPeter Maydell } 16509e5e54d1SPeter Maydell }; 16519e5e54d1SPeter Maydell 165213628891SPeter Maydell static void armsse_reset(DeviceState *dev) 16539e5e54d1SPeter Maydell { 16548055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 16559e5e54d1SPeter Maydell 16569e5e54d1SPeter Maydell s->nsccfg = 0; 16579e5e54d1SPeter Maydell } 16589e5e54d1SPeter Maydell 165913628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 16609e5e54d1SPeter Maydell { 16619e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 16629e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 16638055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_CLASS(klass); 1664a90a862bSPeter Maydell const ARMSSEInfo *info = data; 16659e5e54d1SPeter Maydell 166613628891SPeter Maydell dc->realize = armsse_realize; 166713628891SPeter Maydell dc->vmsd = &armsse_vmstate; 16684f67d30bSMarc-André Lureau device_class_set_props(dc, info->props); 166913628891SPeter Maydell dc->reset = armsse_reset; 167013628891SPeter Maydell iic->check = armsse_idau_check; 1671a90a862bSPeter Maydell asc->info = info; 16729e5e54d1SPeter Maydell } 16739e5e54d1SPeter Maydell 16744c3690b5SPeter Maydell static const TypeInfo armsse_info = { 16758055340fSEduardo Habkost .name = TYPE_ARM_SSE, 16769e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 167793dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 1678512c65e6SEduardo Habkost .class_size = sizeof(ARMSSEClass), 167913628891SPeter Maydell .instance_init = armsse_init, 16804c3690b5SPeter Maydell .abstract = true, 16819e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 16829e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 16839e5e54d1SPeter Maydell { } 16849e5e54d1SPeter Maydell } 16859e5e54d1SPeter Maydell }; 16869e5e54d1SPeter Maydell 16874c3690b5SPeter Maydell static void armsse_register_types(void) 16889e5e54d1SPeter Maydell { 16894c3690b5SPeter Maydell int i; 16904c3690b5SPeter Maydell 16914c3690b5SPeter Maydell type_register_static(&armsse_info); 16924c3690b5SPeter Maydell 16934c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 16944c3690b5SPeter Maydell TypeInfo ti = { 16954c3690b5SPeter Maydell .name = armsse_variants[i].name, 16968055340fSEduardo Habkost .parent = TYPE_ARM_SSE, 169713628891SPeter Maydell .class_init = armsse_class_init, 16984c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 16994c3690b5SPeter Maydell }; 17004c3690b5SPeter Maydell type_register(&ti); 17014c3690b5SPeter Maydell } 17029e5e54d1SPeter Maydell } 17039e5e54d1SPeter Maydell 17044c3690b5SPeter Maydell type_init(armsse_register_types); 1705