19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15aab7a378SPeter Maydell #include "qemu/bitops.h" 169e5e54d1SPeter Maydell #include "qapi/error.h" 179e5e54d1SPeter Maydell #include "trace.h" 189e5e54d1SPeter Maydell #include "hw/sysbus.h" 19d6454270SMarkus Armbruster #include "migration/vmstate.h" 209e5e54d1SPeter Maydell #include "hw/registerfields.h" 216eee5d24SPeter Maydell #include "hw/arm/armsse.h" 22419a7f80SPeter Maydell #include "hw/arm/armsse-version.h" 2312ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2464552b6bSMarkus Armbruster #include "hw/irq.h" 258fd34dc0SPeter Maydell #include "hw/qdev-clock.h" 269e5e54d1SPeter Maydell 27e94d7723SPeter Maydell /* 28e94d7723SPeter Maydell * The SSE-300 puts some devices in different places to the 29e94d7723SPeter Maydell * SSE-200 (and original IoTKit). We use an array of these structs 30e94d7723SPeter Maydell * to define how each variant lays out these devices. (Parts of the 31e94d7723SPeter Maydell * SoC that are the same for all variants aren't handled via these 32e94d7723SPeter Maydell * data structures.) 33e94d7723SPeter Maydell */ 34e94d7723SPeter Maydell 35e94d7723SPeter Maydell #define NO_IRQ -1 36e94d7723SPeter Maydell #define NO_PPC -1 37e94d7723SPeter Maydell 38e94d7723SPeter Maydell typedef struct ARMSSEDeviceInfo { 39e94d7723SPeter Maydell const char *name; /* name to use for the QOM object; NULL terminates list */ 40e94d7723SPeter Maydell const char *type; /* QOM type name */ 41e94d7723SPeter Maydell unsigned int index; /* Which of the N devices of this type is this ? */ 42e94d7723SPeter Maydell hwaddr addr; 43e94d7723SPeter Maydell int ppc; /* Index of APB PPC this device is wired up to, or NO_PPC */ 44e94d7723SPeter Maydell int ppc_port; /* Port number of this device on the PPC */ 45e94d7723SPeter Maydell int irq; /* NO_IRQ, or 0..NUM_SSE_IRQS-1 */ 46e94d7723SPeter Maydell } ARMSSEDeviceInfo; 47e94d7723SPeter Maydell 484c3690b5SPeter Maydell struct ARMSSEInfo { 494c3690b5SPeter Maydell const char *name; 50419a7f80SPeter Maydell uint32_t sse_version; 51f0cab7feSPeter Maydell int sram_banks; 5291c1e9fcSPeter Maydell int num_cpus; 53dde0c491SPeter Maydell uint32_t sys_version; 54446587a9SPeter Maydell uint32_t iidr; 55aab7a378SPeter Maydell uint32_t cpuwait_rst; 56f8574705SPeter Maydell bool has_mhus; 57e0b00f1bSPeter Maydell bool has_ppus; 582357bca5SPeter Maydell bool has_cachectrl; 59c1f57257SPeter Maydell bool has_cpusecctrl; 60ade67dcdSPeter Maydell bool has_cpuid; 61a90a862bSPeter Maydell Property *props; 62e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 63a90a862bSPeter Maydell }; 64a90a862bSPeter Maydell 65a90a862bSPeter Maydell static Property iotkit_properties[] = { 66a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 67a90a862bSPeter Maydell MemoryRegion *), 68a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 69a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 70a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 71a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 72a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 73a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 74a90a862bSPeter Maydell }; 75a90a862bSPeter Maydell 76a90a862bSPeter Maydell static Property armsse_properties[] = { 77a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 78a90a862bSPeter Maydell MemoryRegion *), 79a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 80a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 81a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 82a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), 83a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), 84a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), 85a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), 86a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 874c3690b5SPeter Maydell }; 884c3690b5SPeter Maydell 89e94d7723SPeter Maydell static const ARMSSEDeviceInfo sse200_devices[] = { 90e94d7723SPeter Maydell { 91e94d7723SPeter Maydell .name = "timer0", 92e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 93e94d7723SPeter Maydell .index = 0, 94e94d7723SPeter Maydell .addr = 0x40000000, 95e94d7723SPeter Maydell .ppc = 0, 96e94d7723SPeter Maydell .ppc_port = 0, 97e94d7723SPeter Maydell .irq = 3, 98e94d7723SPeter Maydell }, 99e94d7723SPeter Maydell { 100e94d7723SPeter Maydell .name = "timer1", 101e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 102e94d7723SPeter Maydell .index = 1, 103e94d7723SPeter Maydell .addr = 0x40001000, 104e94d7723SPeter Maydell .ppc = 0, 105e94d7723SPeter Maydell .ppc_port = 1, 106e94d7723SPeter Maydell .irq = 4, 107e94d7723SPeter Maydell }, 108e94d7723SPeter Maydell { 109*7e8e25dbSPeter Maydell .name = "dualtimer", 110*7e8e25dbSPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER, 111*7e8e25dbSPeter Maydell .index = 0, 112*7e8e25dbSPeter Maydell .addr = 0x40002000, 113*7e8e25dbSPeter Maydell .ppc = 0, 114*7e8e25dbSPeter Maydell .ppc_port = 2, 115*7e8e25dbSPeter Maydell .irq = 5, 116*7e8e25dbSPeter Maydell }, 117*7e8e25dbSPeter Maydell { 118e94d7723SPeter Maydell .name = NULL, 119e94d7723SPeter Maydell } 120e94d7723SPeter Maydell }; 121e94d7723SPeter Maydell 1224c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 1234c3690b5SPeter Maydell { 1244c3690b5SPeter Maydell .name = TYPE_IOTKIT, 125419a7f80SPeter Maydell .sse_version = ARMSSE_IOTKIT, 126f0cab7feSPeter Maydell .sram_banks = 1, 12791c1e9fcSPeter Maydell .num_cpus = 1, 128dde0c491SPeter Maydell .sys_version = 0x41743, 129446587a9SPeter Maydell .iidr = 0, 130aab7a378SPeter Maydell .cpuwait_rst = 0, 131f8574705SPeter Maydell .has_mhus = false, 132e0b00f1bSPeter Maydell .has_ppus = false, 1332357bca5SPeter Maydell .has_cachectrl = false, 134c1f57257SPeter Maydell .has_cpusecctrl = false, 135ade67dcdSPeter Maydell .has_cpuid = false, 136a90a862bSPeter Maydell .props = iotkit_properties, 137e94d7723SPeter Maydell .devinfo = sse200_devices, 1384c3690b5SPeter Maydell }, 1390829d24eSPeter Maydell { 1400829d24eSPeter Maydell .name = TYPE_SSE200, 141419a7f80SPeter Maydell .sse_version = ARMSSE_SSE200, 1420829d24eSPeter Maydell .sram_banks = 4, 1430829d24eSPeter Maydell .num_cpus = 2, 1440829d24eSPeter Maydell .sys_version = 0x22041743, 145446587a9SPeter Maydell .iidr = 0, 146aab7a378SPeter Maydell .cpuwait_rst = 2, 1470829d24eSPeter Maydell .has_mhus = true, 1480829d24eSPeter Maydell .has_ppus = true, 1490829d24eSPeter Maydell .has_cachectrl = true, 1500829d24eSPeter Maydell .has_cpusecctrl = true, 1510829d24eSPeter Maydell .has_cpuid = true, 152a90a862bSPeter Maydell .props = armsse_properties, 153e94d7723SPeter Maydell .devinfo = sse200_devices, 1540829d24eSPeter Maydell }, 1554c3690b5SPeter Maydell }; 1564c3690b5SPeter Maydell 157dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 158dde0c491SPeter Maydell { 159dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 160dde0c491SPeter Maydell uint32_t sys_config; 161dde0c491SPeter Maydell 162c89cef3aSPeter Maydell switch (info->sse_version) { 163c89cef3aSPeter Maydell case ARMSSE_IOTKIT: 164dde0c491SPeter Maydell sys_config = 0; 165dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 166dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 167dde0c491SPeter Maydell break; 168c89cef3aSPeter Maydell case ARMSSE_SSE200: 169dde0c491SPeter Maydell sys_config = 0; 170dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 171dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 172dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 173dde0c491SPeter Maydell if (info->num_cpus > 1) { 174dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 175dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 176dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 177dde0c491SPeter Maydell } 178dde0c491SPeter Maydell break; 179c89cef3aSPeter Maydell case ARMSSE_SSE300: 180c89cef3aSPeter Maydell sys_config = 0; 181c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 182c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 183c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 16, 3, 3); /* CPU0 = Cortex-M55 */ 184c89cef3aSPeter Maydell break; 185dde0c491SPeter Maydell default: 186dde0c491SPeter Maydell g_assert_not_reached(); 187dde0c491SPeter Maydell } 188dde0c491SPeter Maydell return sys_config; 189dde0c491SPeter Maydell } 190dde0c491SPeter Maydell 191d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 192d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 193d61e4e1fSPeter Maydell 19491c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 19591c1e9fcSPeter Maydell static bool irq_is_common[32] = { 19691c1e9fcSPeter Maydell [0 ... 5] = true, 19791c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 19891c1e9fcSPeter Maydell [8 ... 12] = true, 19991c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 20091c1e9fcSPeter Maydell /* 14: reserved */ 20191c1e9fcSPeter Maydell [15 ... 20] = true, 20291c1e9fcSPeter Maydell /* 21: reserved */ 20391c1e9fcSPeter Maydell [22 ... 26] = true, 20491c1e9fcSPeter Maydell /* 27: reserved */ 20591c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 20691c1e9fcSPeter Maydell /* 30, 31: reserved */ 20791c1e9fcSPeter Maydell }; 20891c1e9fcSPeter Maydell 2093733f803SPeter Maydell /* 2103733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 2119e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 2129e5e54d1SPeter Maydell */ 2133733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 2143733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 2159e5e54d1SPeter Maydell { 2163733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 2179e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 2183733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 2199e5e54d1SPeter Maydell } 2209e5e54d1SPeter Maydell 2219e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 2229e5e54d1SPeter Maydell { 2239e5e54d1SPeter Maydell qemu_irq destirq = opaque; 2249e5e54d1SPeter Maydell 2259e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 2269e5e54d1SPeter Maydell } 2279e5e54d1SPeter Maydell 2289e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 2299e5e54d1SPeter Maydell { 2308055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 2319e5e54d1SPeter Maydell 2329e5e54d1SPeter Maydell s->nsccfg = level; 2339e5e54d1SPeter Maydell } 2349e5e54d1SPeter Maydell 23513628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 2369e5e54d1SPeter Maydell { 2379e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 23893dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 2399e5e54d1SPeter Maydell * are provided by the security controller and which we want to 24093dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 24193dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 2429e5e54d1SPeter Maydell */ 2439e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 24413628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 2459e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 2469e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 2479e5e54d1SPeter Maydell char *name; 2489e5e54d1SPeter Maydell 2499e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 25013628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 2519e5e54d1SPeter Maydell g_free(name); 2529e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 25313628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 2549e5e54d1SPeter Maydell g_free(name); 2559e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 25613628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 2579e5e54d1SPeter Maydell g_free(name); 2589e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 25913628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 2609e5e54d1SPeter Maydell g_free(name); 2619e5e54d1SPeter Maydell 2629e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 2639e5e54d1SPeter Maydell * split it so we can send it both to the security controller 2649e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 2659e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 2669e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 2679e5e54d1SPeter Maydell */ 2689e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 2699e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 2709e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 2719e5e54d1SPeter Maydell name, 0)); 2729e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 2739e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 2749e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 27513628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 2769e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 2779e5e54d1SPeter Maydell g_free(name); 2789e5e54d1SPeter Maydell } 2799e5e54d1SPeter Maydell 28013628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 2819e5e54d1SPeter Maydell { 2829e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 28313628891SPeter Maydell * named GPIO output of the armsse object. 2849e5e54d1SPeter Maydell */ 2859e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 2869e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 2879e5e54d1SPeter Maydell 2889e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 2899e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 2909e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 2919e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 2929e5e54d1SPeter Maydell } 2939e5e54d1SPeter Maydell 2945ee0abedSPeter Maydell static void armsse_mainclk_update(void *opaque, ClockEvent event) 2958ee3e26eSPeter Maydell { 2968ee3e26eSPeter Maydell ARMSSE *s = ARM_SSE(opaque); 2975ee0abedSPeter Maydell 2988ee3e26eSPeter Maydell /* 2998ee3e26eSPeter Maydell * Set system_clock_scale from our Clock input; this is what 3008ee3e26eSPeter Maydell * controls the tick rate of the CPU SysTick timer. 3018ee3e26eSPeter Maydell */ 3028ee3e26eSPeter Maydell system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); 3038ee3e26eSPeter Maydell } 3048ee3e26eSPeter Maydell 30513628891SPeter Maydell static void armsse_init(Object *obj) 3069e5e54d1SPeter Maydell { 3078055340fSEduardo Habkost ARMSSE *s = ARM_SSE(obj); 3088055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(obj); 309f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 310e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 3119e5e54d1SPeter Maydell int i; 3129e5e54d1SPeter Maydell 313f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 31491c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 315f0cab7feSPeter Maydell 3168ee3e26eSPeter Maydell s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", 3175ee0abedSPeter Maydell armsse_mainclk_update, s, ClockUpdate); 3185ee0abedSPeter Maydell s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL, 0); 3198fd34dc0SPeter Maydell 32013628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 3219e5e54d1SPeter Maydell 32291c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 3237cd3a2e0SPeter Maydell /* 3247cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 3257cd3a2e0SPeter Maydell * distinct and may be configured differently. 3267cd3a2e0SPeter Maydell */ 3277cd3a2e0SPeter Maydell char *name; 3287cd3a2e0SPeter Maydell 3297cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 3309fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER); 3317cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 3327cd3a2e0SPeter Maydell g_free(name); 3337cd3a2e0SPeter Maydell 3347cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 3355a147c8cSMarkus Armbruster object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i], 336287f4319SMarkus Armbruster TYPE_ARMV7M); 33791c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 3389e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 33991c1e9fcSPeter Maydell g_free(name); 340d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 341d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 342d847ca51SPeter Maydell g_free(name); 343d847ca51SPeter Maydell if (i > 0) { 344d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 345d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 346d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 347d847ca51SPeter Maydell g_free(name); 348d847ca51SPeter Maydell } 34991c1e9fcSPeter Maydell } 3509e5e54d1SPeter Maydell 351e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 352e94d7723SPeter Maydell assert(devinfo->ppc == NO_PPC || devinfo->ppc < ARRAY_SIZE(s->apb_ppc)); 353e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 354e94d7723SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->timer)); 355e94d7723SPeter Maydell object_initialize_child(obj, devinfo->name, 356e94d7723SPeter Maydell &s->timer[devinfo->index], 357e94d7723SPeter Maydell TYPE_CMSDK_APB_TIMER); 358*7e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 359*7e8e25dbSPeter Maydell assert(devinfo->index == 0); 360*7e8e25dbSPeter Maydell object_initialize_child(obj, devinfo->name, &s->dualtimer, 361*7e8e25dbSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 362e94d7723SPeter Maydell } else { 363e94d7723SPeter Maydell g_assert_not_reached(); 364e94d7723SPeter Maydell } 365e94d7723SPeter Maydell } 366e94d7723SPeter Maydell 367db873cc5SMarkus Armbruster object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL); 36891eb4f64SPeter Maydell 36991eb4f64SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->apb_ppc); i++) { 37091eb4f64SPeter Maydell g_autofree char *name = g_strdup_printf("apb-ppc%d", i); 37191eb4f64SPeter Maydell object_initialize_child(obj, name, &s->apb_ppc[i], TYPE_TZ_PPC); 37291eb4f64SPeter Maydell } 37391eb4f64SPeter Maydell 374f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 375f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 376db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC); 377f0cab7feSPeter Maydell g_free(name); 378f0cab7feSPeter Maydell } 379955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 3809fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 381955cbc6bSThomas Huth 382f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 383bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 384bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 385bb75e16dSPeter Maydell 3869fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 387bb75e16dSPeter Maydell g_free(name); 388bb75e16dSPeter Maydell } 389db873cc5SMarkus Armbruster object_initialize_child(obj, "s32ktimer", &s->s32ktimer, 3909e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 391db873cc5SMarkus Armbruster object_initialize_child(obj, "s32kwatchdog", &s->s32kwatchdog, 392db873cc5SMarkus Armbruster TYPE_CMSDK_APB_WATCHDOG); 393db873cc5SMarkus Armbruster object_initialize_child(obj, "nswatchdog", &s->nswatchdog, 394db873cc5SMarkus Armbruster TYPE_CMSDK_APB_WATCHDOG); 395db873cc5SMarkus Armbruster object_initialize_child(obj, "swatchdog", &s->swatchdog, 396db873cc5SMarkus Armbruster TYPE_CMSDK_APB_WATCHDOG); 397db873cc5SMarkus Armbruster object_initialize_child(obj, "armsse-sysctl", &s->sysctl, 398db873cc5SMarkus Armbruster TYPE_IOTKIT_SYSCTL); 399db873cc5SMarkus Armbruster object_initialize_child(obj, "armsse-sysinfo", &s->sysinfo, 400db873cc5SMarkus Armbruster TYPE_IOTKIT_SYSINFO); 401f8574705SPeter Maydell if (info->has_mhus) { 4025a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU); 4035a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU); 404f8574705SPeter Maydell } 405e0b00f1bSPeter Maydell if (info->has_ppus) { 406e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 407e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 408e0b00f1bSPeter Maydell int ppuidx = CPU0CORE_PPU + i; 409e0b00f1bSPeter Maydell 4105a147c8cSMarkus Armbruster object_initialize_child(obj, name, &s->ppu[ppuidx], 411e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 412e0b00f1bSPeter Maydell g_free(name); 413e0b00f1bSPeter Maydell } 4145a147c8cSMarkus Armbruster object_initialize_child(obj, "DBG_PPU", &s->ppu[DBG_PPU], 415e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 416e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 417e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 418e0b00f1bSPeter Maydell int ppuidx = RAM0_PPU + i; 419e0b00f1bSPeter Maydell 4205a147c8cSMarkus Armbruster object_initialize_child(obj, name, &s->ppu[ppuidx], 421e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 422e0b00f1bSPeter Maydell g_free(name); 423e0b00f1bSPeter Maydell } 424e0b00f1bSPeter Maydell } 4252357bca5SPeter Maydell if (info->has_cachectrl) { 4262357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 4272357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 4282357bca5SPeter Maydell 429db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cachectrl[i], 4302357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 4312357bca5SPeter Maydell g_free(name); 4322357bca5SPeter Maydell } 4332357bca5SPeter Maydell } 434c1f57257SPeter Maydell if (info->has_cpusecctrl) { 435c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 436c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 437c1f57257SPeter Maydell 438db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpusecctrl[i], 439c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 440c1f57257SPeter Maydell g_free(name); 441c1f57257SPeter Maydell } 442c1f57257SPeter Maydell } 443ade67dcdSPeter Maydell if (info->has_cpuid) { 444ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 445ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 446ade67dcdSPeter Maydell 447db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpuid[i], 448ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 449ade67dcdSPeter Maydell g_free(name); 450ade67dcdSPeter Maydell } 451ade67dcdSPeter Maydell } 4529fc7fc4dSMarkus Armbruster object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ); 453955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 4549fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 455955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 4569fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ); 4579e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 4589e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 4599e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 4609e5e54d1SPeter Maydell 4619fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 462955cbc6bSThomas Huth g_free(name); 4639e5e54d1SPeter Maydell } 46491c1e9fcSPeter Maydell if (info->num_cpus > 1) { 46591c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 46691c1e9fcSPeter Maydell if (irq_is_common[i]) { 46791c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 46891c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 46991c1e9fcSPeter Maydell 4709fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 47191c1e9fcSPeter Maydell g_free(name); 47291c1e9fcSPeter Maydell } 47391c1e9fcSPeter Maydell } 47491c1e9fcSPeter Maydell } 4759e5e54d1SPeter Maydell } 4769e5e54d1SPeter Maydell 47713628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 4789e5e54d1SPeter Maydell { 47991c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 4809e5e54d1SPeter Maydell 48191c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 4829e5e54d1SPeter Maydell } 4839e5e54d1SPeter Maydell 48413628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 485bb75e16dSPeter Maydell { 4868055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 487bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 488bb75e16dSPeter Maydell } 489bb75e16dSPeter Maydell 49091c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 49191c1e9fcSPeter Maydell { 49291c1e9fcSPeter Maydell /* 49391c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 49491c1e9fcSPeter Maydell * all CPUs in the SSE. 49591c1e9fcSPeter Maydell */ 4968055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(s); 49791c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 49891c1e9fcSPeter Maydell 49991c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 50091c1e9fcSPeter Maydell 50191c1e9fcSPeter Maydell if (info->num_cpus == 1) { 50291c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 50391c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 50491c1e9fcSPeter Maydell } else { 50591c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 50691c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 50791c1e9fcSPeter Maydell } 50891c1e9fcSPeter Maydell } 50991c1e9fcSPeter Maydell 510e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr) 511e0b00f1bSPeter Maydell { 512e0b00f1bSPeter Maydell /* Map a PPU unimplemented device stub */ 513e0b00f1bSPeter Maydell DeviceState *dev = DEVICE(&s->ppu[ppuidx]); 514e0b00f1bSPeter Maydell 515e0b00f1bSPeter Maydell qdev_prop_set_string(dev, "name", name); 516e0b00f1bSPeter Maydell qdev_prop_set_uint64(dev, "size", 0x1000); 5175a147c8cSMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal); 518e0b00f1bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr); 519e0b00f1bSPeter Maydell } 520e0b00f1bSPeter Maydell 52113628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 5229e5e54d1SPeter Maydell { 5238055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 5248055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(dev); 525f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 526e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 5279e5e54d1SPeter Maydell int i; 5289e5e54d1SPeter Maydell MemoryRegion *mr; 5299e5e54d1SPeter Maydell Error *err = NULL; 5309e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 5319e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 5329e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 5339e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 5349e5e54d1SPeter Maydell DeviceState *dev_secctl; 5359e5e54d1SPeter Maydell DeviceState *dev_splitter; 5364b635cf7SPeter Maydell uint32_t addr_width_max; 5379e5e54d1SPeter Maydell 5389e5e54d1SPeter Maydell if (!s->board_memory) { 5399e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 5409e5e54d1SPeter Maydell return; 5419e5e54d1SPeter Maydell } 5429e5e54d1SPeter Maydell 5438ee3e26eSPeter Maydell if (!clock_has_source(s->mainclk)) { 5448ee3e26eSPeter Maydell error_setg(errp, "MAINCLK clock was not connected"); 5458ee3e26eSPeter Maydell } 5468ee3e26eSPeter Maydell if (!clock_has_source(s->s32kclk)) { 5478ee3e26eSPeter Maydell error_setg(errp, "S32KCLK clock was not connected"); 5489e5e54d1SPeter Maydell } 5499e5e54d1SPeter Maydell 5503f410039SPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 5513f410039SPeter Maydell 5524b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 5534b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 5544b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 5554b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 5564b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 5574b635cf7SPeter Maydell addr_width_max); 5584b635cf7SPeter Maydell return; 5594b635cf7SPeter Maydell } 5604b635cf7SPeter Maydell 5619e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 5629e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 5639e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 5649e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 5659e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 5669e5e54d1SPeter Maydell * 56793dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 5689e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 56993dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 5709e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 5719e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 5729e5e54d1SPeter Maydell * region, otherwise it is an S region. 5739e5e54d1SPeter Maydell * 5749e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 5759e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 5769e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 5779e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 5789e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 5799e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 5809e5e54d1SPeter Maydell * 5819e5e54d1SPeter Maydell * (The other place that guest software can configure security 5829e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 5839e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 5849e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 5859e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 5869e5e54d1SPeter Maydell * 5879e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 5889e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 5899e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 5909e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 59193dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 5929e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 5939e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 5949e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 5959e5e54d1SPeter Maydell */ 5969e5e54d1SPeter Maydell 597d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 5989e5e54d1SPeter Maydell 59991c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 60091c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 60191c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 60291c1e9fcSPeter Maydell int j; 60391c1e9fcSPeter Maydell char *gpioname; 60491c1e9fcSPeter Maydell 60533788738SPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + NUM_SSE_IRQS); 60691c1e9fcSPeter Maydell /* 607aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR* 608aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU 609aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the 610aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property. 611aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the 612aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property 613aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset). 614aab7a378SPeter Maydell * 615aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system 616aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR* 617aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate 61891c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 619aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code 620aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match 621aab7a378SPeter Maydell * whatever its firmware does. 6229e5e54d1SPeter Maydell */ 62332187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 62491c1e9fcSPeter Maydell /* 625aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT 626aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is 627aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and 628aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about 629aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in 630aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this 63191c1e9fcSPeter Maydell * later if necessary. 63291c1e9fcSPeter Maydell */ 633aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) { 634778a2dc5SMarkus Armbruster if (!object_property_set_bool(cpuobj, "start-powered-off", true, 635668f62ecSMarkus Armbruster errp)) { 6369e5e54d1SPeter Maydell return; 6379e5e54d1SPeter Maydell } 63891c1e9fcSPeter Maydell } 639a90a862bSPeter Maydell if (!s->cpu_fpu[i]) { 640668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "vfp", false, errp)) { 641a90a862bSPeter Maydell return; 642a90a862bSPeter Maydell } 643a90a862bSPeter Maydell } 644a90a862bSPeter Maydell if (!s->cpu_dsp[i]) { 645668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "dsp", false, errp)) { 646a90a862bSPeter Maydell return; 647a90a862bSPeter Maydell } 648a90a862bSPeter Maydell } 649d847ca51SPeter Maydell 650d847ca51SPeter Maydell if (i > 0) { 651d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 652d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 653d847ca51SPeter Maydell } else { 654d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 655d847ca51SPeter Maydell &s->container, -1); 656d847ca51SPeter Maydell } 6575325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory", 6585325cc34SMarkus Armbruster OBJECT(&s->cpu_container[i]), &error_abort); 6595325cc34SMarkus Armbruster object_property_set_link(cpuobj, "idau", OBJECT(s), &error_abort); 660668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(cpuobj), errp)) { 6619e5e54d1SPeter Maydell return; 6629e5e54d1SPeter Maydell } 6637cd3a2e0SPeter Maydell /* 6647cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 6657cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 6667cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 6677cd3a2e0SPeter Maydell * the cluster is realized. 6687cd3a2e0SPeter Maydell */ 669668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cluster[i]), NULL, errp)) { 6707cd3a2e0SPeter Maydell return; 6717cd3a2e0SPeter Maydell } 6729e5e54d1SPeter Maydell 67391c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 67491c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 67591c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 67633788738SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + NUM_SSE_IRQS); 6779e5e54d1SPeter Maydell } 67891c1e9fcSPeter Maydell if (i == 0) { 67991c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 68091c1e9fcSPeter Maydell } else { 68191c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 68291c1e9fcSPeter Maydell } 68391c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 68491c1e9fcSPeter Maydell s->exp_irqs[i], 68591c1e9fcSPeter Maydell gpioname, s->exp_numirq); 68691c1e9fcSPeter Maydell g_free(gpioname); 68791c1e9fcSPeter Maydell } 68891c1e9fcSPeter Maydell 68991c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 69091c1e9fcSPeter Maydell if (info->num_cpus > 1) { 69191c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 69291c1e9fcSPeter Maydell if (irq_is_common[i]) { 69391c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 69491c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 69591c1e9fcSPeter Maydell int cpunum; 69691c1e9fcSPeter Maydell 697778a2dc5SMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 698668f62ecSMarkus Armbruster info->num_cpus, errp)) { 69991c1e9fcSPeter Maydell return; 70091c1e9fcSPeter Maydell } 701668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 70291c1e9fcSPeter Maydell return; 70391c1e9fcSPeter Maydell } 70491c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 70591c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 70691c1e9fcSPeter Maydell 70791c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 70891c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 70991c1e9fcSPeter Maydell } 71091c1e9fcSPeter Maydell } 71191c1e9fcSPeter Maydell } 71291c1e9fcSPeter Maydell } 7139e5e54d1SPeter Maydell 7149e5e54d1SPeter Maydell /* Set up the big aliases first */ 7153733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 7163733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 7173733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 7183733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 7199e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 7209e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 7219e5e54d1SPeter Maydell * control interfaces for the protection controllers). 7229e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 7233733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 7243733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 7259e5e54d1SPeter Maydell */ 7263733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 7273733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 7283733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 7293733f803SPeter Maydell } 7309e5e54d1SPeter Maydell 7319e5e54d1SPeter Maydell /* Security controller */ 7320eb6b0adSPeter Maydell object_property_set_int(OBJECT(&s->secctl), "sse-version", 7330eb6b0adSPeter Maydell info->sse_version, &error_abort); 734668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->secctl), errp)) { 7359e5e54d1SPeter Maydell return; 7369e5e54d1SPeter Maydell } 7379e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 7389e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 7399e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 7409e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 7419e5e54d1SPeter Maydell 7429e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 7439e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 7449e5e54d1SPeter Maydell 7459e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 74693dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 74793dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 7489e5e54d1SPeter Maydell */ 749778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sec_resp_splitter), 750668f62ecSMarkus Armbruster "num-lines", 3, errp)) { 7519e5e54d1SPeter Maydell return; 7529e5e54d1SPeter Maydell } 753668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, errp)) { 7549e5e54d1SPeter Maydell return; 7559e5e54d1SPeter Maydell } 7569e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 7579e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 7589e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 7599e5e54d1SPeter Maydell 760f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 761f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 762f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 763f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 7644b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 765f0cab7feSPeter Maydell 7664b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 7674b635cf7SPeter Maydell sram_bank_size, &err); 768f0cab7feSPeter Maydell g_free(ramname); 769af60b291SPeter Maydell if (err) { 770af60b291SPeter Maydell error_propagate(errp, err); 771af60b291SPeter Maydell return; 772af60b291SPeter Maydell } 7735325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mpc[i]), "downstream", 7745325cc34SMarkus Armbruster OBJECT(&s->sram[i]), &error_abort); 775668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), errp)) { 776af60b291SPeter Maydell return; 777af60b291SPeter Maydell } 778af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 779f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 7804b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 7814b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 782f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 783af60b291SPeter Maydell /* ...and its register interface */ 784f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 785f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 786f0cab7feSPeter Maydell } 787af60b291SPeter Maydell 788bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 789778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->mpc_irq_orgate), "num-lines", 790778a2dc5SMarkus Armbruster IOTS_NUM_EXP_MPC + info->sram_banks, 791668f62ecSMarkus Armbruster errp)) { 792bb75e16dSPeter Maydell return; 793bb75e16dSPeter Maydell } 794668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, errp)) { 795bb75e16dSPeter Maydell return; 796bb75e16dSPeter Maydell } 797bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 79891c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 799bb75e16dSPeter Maydell 8009e5e54d1SPeter Maydell /* Devices behind APB PPC0: 8019e5e54d1SPeter Maydell * 0x40000000: timer0 8029e5e54d1SPeter Maydell * 0x40001000: timer1 8039e5e54d1SPeter Maydell * 0x40002000: dual timer 804f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 805f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 8069e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 8079e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 8089e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 8099e5e54d1SPeter Maydell */ 810e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 811e94d7723SPeter Maydell SysBusDevice *sbd; 812e94d7723SPeter Maydell qemu_irq irq; 8139e5e54d1SPeter Maydell 814e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 815e94d7723SPeter Maydell sbd = SYS_BUS_DEVICE(&s->timer[devinfo->index]); 816e94d7723SPeter Maydell 817e94d7723SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "pclk", s->mainclk); 818e94d7723SPeter Maydell if (!sysbus_realize(sbd, errp)) { 8199e5e54d1SPeter Maydell return; 8209e5e54d1SPeter Maydell } 821e94d7723SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 822*7e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 823*7e8e25dbSPeter Maydell sbd = SYS_BUS_DEVICE(&s->dualtimer); 824*7e8e25dbSPeter Maydell 825*7e8e25dbSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "TIMCLK", s->mainclk); 826*7e8e25dbSPeter Maydell if (!sysbus_realize(sbd, errp)) { 827*7e8e25dbSPeter Maydell return; 828*7e8e25dbSPeter Maydell } 829*7e8e25dbSPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 830e94d7723SPeter Maydell } else { 831e94d7723SPeter Maydell g_assert_not_reached(); 832e94d7723SPeter Maydell } 833e94d7723SPeter Maydell 834e94d7723SPeter Maydell switch (devinfo->irq) { 835e94d7723SPeter Maydell case NO_IRQ: 836e94d7723SPeter Maydell irq = NULL; 837e94d7723SPeter Maydell break; 838e94d7723SPeter Maydell case 0 ... NUM_SSE_IRQS - 1: 839e94d7723SPeter Maydell irq = armsse_get_common_irq_in(s, devinfo->irq); 840e94d7723SPeter Maydell break; 841e94d7723SPeter Maydell default: 842e94d7723SPeter Maydell g_assert_not_reached(); 843e94d7723SPeter Maydell } 844e94d7723SPeter Maydell 845e94d7723SPeter Maydell if (irq) { 846e94d7723SPeter Maydell sysbus_connect_irq(sbd, 0, irq); 847e94d7723SPeter Maydell } 848e94d7723SPeter Maydell 849e94d7723SPeter Maydell /* 850e94d7723SPeter Maydell * Devices connected to a PPC are connected to the port here; 851e94d7723SPeter Maydell * we will map the upstream end of that port to the right address 852e94d7723SPeter Maydell * in the container later after the PPC has been realized. 853e94d7723SPeter Maydell * Devices not connected to a PPC can be mapped immediately. 854e94d7723SPeter Maydell */ 855e94d7723SPeter Maydell if (devinfo->ppc != NO_PPC) { 856e94d7723SPeter Maydell TZPPC *ppc = &s->apb_ppc[devinfo->ppc]; 857e94d7723SPeter Maydell g_autofree char *portname = g_strdup_printf("port[%d]", 858e94d7723SPeter Maydell devinfo->ppc_port); 859e94d7723SPeter Maydell object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), 860c24d9716SMarkus Armbruster &error_abort); 861e94d7723SPeter Maydell } else { 862e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 863e94d7723SPeter Maydell } 864e94d7723SPeter Maydell } 865017d069dSPeter Maydell 866f8574705SPeter Maydell if (info->has_mhus) { 86768d6b36fSPeter Maydell /* 86868d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 86968d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 87068d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 87168d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 87268d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 87368d6b36fSPeter Maydell */ 87468d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 875f8574705SPeter Maydell 87668d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 87768d6b36fSPeter Maydell char *port; 87868d6b36fSPeter Maydell int cpunum; 87968d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 88068d6b36fSPeter Maydell 881668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), errp)) { 882f8574705SPeter Maydell return; 883f8574705SPeter Maydell } 884763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 88568d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 88691eb4f64SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc[0]), port, OBJECT(mr), 8875325cc34SMarkus Armbruster &error_abort); 888763e10f7SPeter Maydell g_free(port); 88968d6b36fSPeter Maydell 89068d6b36fSPeter Maydell /* 89168d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 89268d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 89368d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 89468d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 89568d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 89668d6b36fSPeter Maydell */ 89768d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 89868d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 89968d6b36fSPeter Maydell 90068d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 90168d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 90268d6b36fSPeter Maydell } 903f8574705SPeter Maydell } 904f8574705SPeter Maydell } 905f8574705SPeter Maydell 90691eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[0]), errp)) { 9079e5e54d1SPeter Maydell return; 9089e5e54d1SPeter Maydell } 9099e5e54d1SPeter Maydell 91091eb4f64SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc[0]); 91191eb4f64SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc[0]); 9129e5e54d1SPeter Maydell 913f8574705SPeter Maydell if (info->has_mhus) { 914f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 915f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 916f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 917f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 918f8574705SPeter Maydell } 9199e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 9209e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 9219e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 9229e5e54d1SPeter Maydell "cfg_nonsec", i)); 9239e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 9249e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 9259e5e54d1SPeter Maydell "cfg_ap", i)); 9269e5e54d1SPeter Maydell } 9279e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 9289e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 9299e5e54d1SPeter Maydell "irq_enable", 0)); 9309e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 9319e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 9329e5e54d1SPeter Maydell "irq_clear", 0)); 9339e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 9349e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 9359e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 9369e5e54d1SPeter Maydell 9379e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 9389e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 9399e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 9409e5e54d1SPeter Maydell */ 941778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->ppc_irq_orgate), 942668f62ecSMarkus Armbruster "num-lines", NUM_PPCS, errp)) { 9439e5e54d1SPeter Maydell return; 9449e5e54d1SPeter Maydell } 945668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, errp)) { 9469e5e54d1SPeter Maydell return; 9479e5e54d1SPeter Maydell } 9489e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 94991c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 9509e5e54d1SPeter Maydell 9512357bca5SPeter Maydell /* 9522357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 9532357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 9542357bca5SPeter Maydell * 0x50010000: L1 icache control registers 9552357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 9562357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 9572357bca5SPeter Maydell */ 9582357bca5SPeter Maydell if (info->has_cachectrl) { 9592357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 9602357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 9612357bca5SPeter Maydell MemoryRegion *mr; 9622357bca5SPeter Maydell 9632357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 9642357bca5SPeter Maydell g_free(name); 9652357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 966668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), errp)) { 9672357bca5SPeter Maydell return; 9682357bca5SPeter Maydell } 9692357bca5SPeter Maydell 9702357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 9712357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 9722357bca5SPeter Maydell } 9732357bca5SPeter Maydell } 974c1f57257SPeter Maydell if (info->has_cpusecctrl) { 975c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 976c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 977c1f57257SPeter Maydell MemoryRegion *mr; 978c1f57257SPeter Maydell 979c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 980c1f57257SPeter Maydell g_free(name); 981c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 982668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), errp)) { 983c1f57257SPeter Maydell return; 984c1f57257SPeter Maydell } 985c1f57257SPeter Maydell 986c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 987c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 988c1f57257SPeter Maydell } 989c1f57257SPeter Maydell } 990ade67dcdSPeter Maydell if (info->has_cpuid) { 991ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 992ade67dcdSPeter Maydell MemoryRegion *mr; 993ade67dcdSPeter Maydell 994ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 995668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), errp)) { 996ade67dcdSPeter Maydell return; 997ade67dcdSPeter Maydell } 998ade67dcdSPeter Maydell 999ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 1000ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 1001ade67dcdSPeter Maydell } 1002ade67dcdSPeter Maydell } 10039e5e54d1SPeter Maydell 100493dbd103SPeter Maydell /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */ 10059e5e54d1SPeter Maydell /* Devices behind APB PPC1: 10069e5e54d1SPeter Maydell * 0x4002f000: S32K timer 10079e5e54d1SPeter Maydell */ 10088fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); 1009668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { 10109e5e54d1SPeter Maydell return; 10119e5e54d1SPeter Maydell } 1012e2d203baSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0, 101391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 2)); 10149e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); 101591eb4f64SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc[1]), "port[0]", OBJECT(mr), 1016c24d9716SMarkus Armbruster &error_abort); 10179e5e54d1SPeter Maydell 101891eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[1]), errp)) { 10199e5e54d1SPeter Maydell return; 10209e5e54d1SPeter Maydell } 102191eb4f64SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc[1]), 0); 10229e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x4002f000, mr); 10239e5e54d1SPeter Maydell 102491eb4f64SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc[1]); 10259e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 10269e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10279e5e54d1SPeter Maydell "cfg_nonsec", 0)); 10289e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 10299e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10309e5e54d1SPeter Maydell "cfg_ap", 0)); 10319e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 10329e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10339e5e54d1SPeter Maydell "irq_enable", 0)); 10349e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 10359e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10369e5e54d1SPeter Maydell "irq_clear", 0)); 10379e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 10389e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 10399e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 10409e5e54d1SPeter Maydell 1041e94d7723SPeter Maydell /* 1042e94d7723SPeter Maydell * Now both PPCs are realized we can map the upstream ends of 1043e94d7723SPeter Maydell * ports which correspond to entries in the devinfo array. 1044e94d7723SPeter Maydell * The ports which are connected to non-devinfo devices have 1045e94d7723SPeter Maydell * already been mapped. 1046e94d7723SPeter Maydell */ 1047e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 1048e94d7723SPeter Maydell SysBusDevice *ppc_sbd; 1049e94d7723SPeter Maydell 1050e94d7723SPeter Maydell if (devinfo->ppc == NO_PPC) { 1051e94d7723SPeter Maydell continue; 1052e94d7723SPeter Maydell } 1053e94d7723SPeter Maydell ppc_sbd = SYS_BUS_DEVICE(&s->apb_ppc[devinfo->ppc]); 1054e94d7723SPeter Maydell mr = sysbus_mmio_get_region(ppc_sbd, devinfo->ppc_port); 1055e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 1056e94d7723SPeter Maydell } 1057e94d7723SPeter Maydell 1058778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sysinfo), "SYS_VERSION", 1059668f62ecSMarkus Armbruster info->sys_version, errp)) { 1060dde0c491SPeter Maydell return; 1061dde0c491SPeter Maydell } 1062778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sysinfo), "SYS_CONFIG", 1063668f62ecSMarkus Armbruster armsse_sys_config_value(s, info), errp)) { 1064dde0c491SPeter Maydell return; 1065dde0c491SPeter Maydell } 106640766453SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "sse-version", 106740766453SPeter Maydell info->sse_version, &error_abort); 1068446587a9SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "IIDR", 1069446587a9SPeter Maydell info->iidr, &error_abort); 1070668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sysinfo), errp)) { 107106e65af3SPeter Maydell return; 107206e65af3SPeter Maydell } 107306e65af3SPeter Maydell /* System information registers */ 107406e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); 107506e65af3SPeter Maydell /* System control registers */ 1076419a7f80SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "sse-version", 1077419a7f80SPeter Maydell info->sse_version, &error_abort); 10785325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "CPUWAIT_RST", 10795325cc34SMarkus Armbruster info->cpuwait_rst, &error_abort); 10805325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR0_RST", 10815325cc34SMarkus Armbruster s->init_svtor, &error_abort); 10825325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR1_RST", 10835325cc34SMarkus Armbruster s->init_svtor, &error_abort); 1084668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sysctl), errp)) { 108506e65af3SPeter Maydell return; 108606e65af3SPeter Maydell } 108706e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000); 1088d61e4e1fSPeter Maydell 1089e0b00f1bSPeter Maydell if (info->has_ppus) { 1090e0b00f1bSPeter Maydell /* CPUnCORE_PPU for each CPU */ 1091e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1092e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 1093e0b00f1bSPeter Maydell 1094e0b00f1bSPeter Maydell map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000); 1095e0b00f1bSPeter Maydell /* 1096e0b00f1bSPeter Maydell * We don't support CPU debug so don't create the 1097e0b00f1bSPeter Maydell * CPU0DEBUG_PPU at 0x50024000 and 0x50026000. 1098e0b00f1bSPeter Maydell */ 1099e0b00f1bSPeter Maydell g_free(name); 1100e0b00f1bSPeter Maydell } 1101e0b00f1bSPeter Maydell map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000); 1102e0b00f1bSPeter Maydell 1103e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 1104e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 1105e0b00f1bSPeter Maydell 1106e0b00f1bSPeter Maydell map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000); 1107e0b00f1bSPeter Maydell g_free(name); 1108e0b00f1bSPeter Maydell } 1109e0b00f1bSPeter Maydell } 1110e0b00f1bSPeter Maydell 1111d61e4e1fSPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 1112778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->nmi_orgate), "num-lines", 2, 1113668f62ecSMarkus Armbruster errp)) { 1114d61e4e1fSPeter Maydell return; 1115d61e4e1fSPeter Maydell } 1116668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->nmi_orgate), NULL, errp)) { 1117d61e4e1fSPeter Maydell return; 1118d61e4e1fSPeter Maydell } 1119d61e4e1fSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 1120d61e4e1fSPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 1121d61e4e1fSPeter Maydell 11228fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); 1123668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { 1124d61e4e1fSPeter Maydell return; 1125d61e4e1fSPeter Maydell } 1126d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 1127d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0)); 1128d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000); 11299e5e54d1SPeter Maydell 113093dbd103SPeter Maydell /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ 11319e5e54d1SPeter Maydell 11328fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); 1133668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { 1134d61e4e1fSPeter Maydell return; 1135d61e4e1fSPeter Maydell } 1136d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0, 113791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 1)); 1138d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); 1139d61e4e1fSPeter Maydell 11408fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); 1141668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { 1142d61e4e1fSPeter Maydell return; 1143d61e4e1fSPeter Maydell } 1144d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0, 1145d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1)); 1146d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000); 11479e5e54d1SPeter Maydell 11489e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 11499e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 11509e5e54d1SPeter Maydell 1151668f62ecSMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 2, errp)) { 11529e5e54d1SPeter Maydell return; 11539e5e54d1SPeter Maydell } 1154668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 11559e5e54d1SPeter Maydell return; 11569e5e54d1SPeter Maydell } 11579e5e54d1SPeter Maydell } 11589e5e54d1SPeter Maydell 11599e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 11609e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 11619e5e54d1SPeter Maydell 116213628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 11639e5e54d1SPeter Maydell g_free(ppcname); 11649e5e54d1SPeter Maydell } 11659e5e54d1SPeter Maydell 11669e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 11679e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 11689e5e54d1SPeter Maydell 116913628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 11709e5e54d1SPeter Maydell g_free(ppcname); 11719e5e54d1SPeter Maydell } 11729e5e54d1SPeter Maydell 11739e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 11749e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 11759e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 11769e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 11779e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 117891eb4f64SPeter Maydell TZPPC *ppc = &s->apb_ppc[i - NUM_EXTERNAL_PPCS]; 11799e5e54d1SPeter Maydell 11809e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 11819e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 11829e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 11839e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 11849e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 11859e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 11867a35383aSPeter Maydell g_free(gpioname); 11879e5e54d1SPeter Maydell } 11889e5e54d1SPeter Maydell 1189bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1190f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1191bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1192bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1193bb75e16dSPeter Maydell 1194778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(splitter), "num-lines", 2, 1195668f62ecSMarkus Armbruster errp)) { 1196bb75e16dSPeter Maydell return; 1197bb75e16dSPeter Maydell } 1198668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 1199bb75e16dSPeter Maydell return; 1200bb75e16dSPeter Maydell } 1201bb75e16dSPeter Maydell 1202bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1203bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1204bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1205bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1206bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1207bb75e16dSPeter Maydell "mpcexp_status", i)); 1208bb75e16dSPeter Maydell } else { 1209bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1210f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1211f0cab7feSPeter Maydell "irq", 0, 1212bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1213bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1214bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1215509602eeSPhilippe Mathieu-Daudé "mpc_status", 1216509602eeSPhilippe Mathieu-Daudé i - IOTS_NUM_EXP_MPC)); 1217bb75e16dSPeter Maydell } 1218bb75e16dSPeter Maydell 1219bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1220bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1221bb75e16dSPeter Maydell } 1222bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1223bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1224bb75e16dSPeter Maydell */ 122513628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1226bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1227bb75e16dSPeter Maydell 122813628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 12299e5e54d1SPeter Maydell 1230132b475aSPeter Maydell /* Forward the MSC related signals */ 1231132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1232132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1233132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1234132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 123591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1236132b475aSPeter Maydell 1237132b475aSPeter Maydell /* 1238132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1239132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1240132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 124193dbd103SPeter Maydell * devices in the ARMSSE. 1242132b475aSPeter Maydell */ 1243132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1244132b475aSPeter Maydell 12458ee3e26eSPeter Maydell /* Set initial system_clock_scale from MAINCLK */ 12465ee0abedSPeter Maydell armsse_mainclk_update(s, ClockUpdate); 12479e5e54d1SPeter Maydell } 12489e5e54d1SPeter Maydell 124913628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 12509e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 12519e5e54d1SPeter Maydell { 125293dbd103SPeter Maydell /* 125393dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 12549e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 12559e5e54d1SPeter Maydell * NSCCFG register in the security controller. 12569e5e54d1SPeter Maydell */ 12578055340fSEduardo Habkost ARMSSE *s = ARM_SSE(ii); 12589e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 12599e5e54d1SPeter Maydell 12609e5e54d1SPeter Maydell *ns = !(region & 1); 12619e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 12629e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 12639e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 12649e5e54d1SPeter Maydell *iregion = region; 12659e5e54d1SPeter Maydell } 12669e5e54d1SPeter Maydell 126713628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 12689e5e54d1SPeter Maydell .name = "iotkit", 12698fd34dc0SPeter Maydell .version_id = 2, 12708fd34dc0SPeter Maydell .minimum_version_id = 2, 12719e5e54d1SPeter Maydell .fields = (VMStateField[]) { 12728fd34dc0SPeter Maydell VMSTATE_CLOCK(mainclk, ARMSSE), 12738fd34dc0SPeter Maydell VMSTATE_CLOCK(s32kclk, ARMSSE), 127493dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 12759e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 12769e5e54d1SPeter Maydell } 12779e5e54d1SPeter Maydell }; 12789e5e54d1SPeter Maydell 127913628891SPeter Maydell static void armsse_reset(DeviceState *dev) 12809e5e54d1SPeter Maydell { 12818055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 12829e5e54d1SPeter Maydell 12839e5e54d1SPeter Maydell s->nsccfg = 0; 12849e5e54d1SPeter Maydell } 12859e5e54d1SPeter Maydell 128613628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 12879e5e54d1SPeter Maydell { 12889e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 12899e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 12908055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_CLASS(klass); 1291a90a862bSPeter Maydell const ARMSSEInfo *info = data; 12929e5e54d1SPeter Maydell 129313628891SPeter Maydell dc->realize = armsse_realize; 129413628891SPeter Maydell dc->vmsd = &armsse_vmstate; 12954f67d30bSMarc-André Lureau device_class_set_props(dc, info->props); 129613628891SPeter Maydell dc->reset = armsse_reset; 129713628891SPeter Maydell iic->check = armsse_idau_check; 1298a90a862bSPeter Maydell asc->info = info; 12999e5e54d1SPeter Maydell } 13009e5e54d1SPeter Maydell 13014c3690b5SPeter Maydell static const TypeInfo armsse_info = { 13028055340fSEduardo Habkost .name = TYPE_ARM_SSE, 13039e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 130493dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 1305512c65e6SEduardo Habkost .class_size = sizeof(ARMSSEClass), 130613628891SPeter Maydell .instance_init = armsse_init, 13074c3690b5SPeter Maydell .abstract = true, 13089e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 13099e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 13109e5e54d1SPeter Maydell { } 13119e5e54d1SPeter Maydell } 13129e5e54d1SPeter Maydell }; 13139e5e54d1SPeter Maydell 13144c3690b5SPeter Maydell static void armsse_register_types(void) 13159e5e54d1SPeter Maydell { 13164c3690b5SPeter Maydell int i; 13174c3690b5SPeter Maydell 13184c3690b5SPeter Maydell type_register_static(&armsse_info); 13194c3690b5SPeter Maydell 13204c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 13214c3690b5SPeter Maydell TypeInfo ti = { 13224c3690b5SPeter Maydell .name = armsse_variants[i].name, 13238055340fSEduardo Habkost .parent = TYPE_ARM_SSE, 132413628891SPeter Maydell .class_init = armsse_class_init, 13254c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 13264c3690b5SPeter Maydell }; 13274c3690b5SPeter Maydell type_register(&ti); 13284c3690b5SPeter Maydell } 13299e5e54d1SPeter Maydell } 13309e5e54d1SPeter Maydell 13314c3690b5SPeter Maydell type_init(armsse_register_types); 1332