19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 149e5e54d1SPeter Maydell #include "qapi/error.h" 159e5e54d1SPeter Maydell #include "trace.h" 169e5e54d1SPeter Maydell #include "hw/sysbus.h" 179e5e54d1SPeter Maydell #include "hw/registerfields.h" 186eee5d24SPeter Maydell #include "hw/arm/armsse.h" 199e5e54d1SPeter Maydell #include "hw/arm/arm.h" 209e5e54d1SPeter Maydell 214c3690b5SPeter Maydell struct ARMSSEInfo { 224c3690b5SPeter Maydell const char *name; 23f0cab7feSPeter Maydell int sram_banks; 2491c1e9fcSPeter Maydell int num_cpus; 254c3690b5SPeter Maydell }; 264c3690b5SPeter Maydell 274c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 284c3690b5SPeter Maydell { 294c3690b5SPeter Maydell .name = TYPE_IOTKIT, 30f0cab7feSPeter Maydell .sram_banks = 1, 3191c1e9fcSPeter Maydell .num_cpus = 1, 324c3690b5SPeter Maydell }, 334c3690b5SPeter Maydell }; 344c3690b5SPeter Maydell 35d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 36d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 37d61e4e1fSPeter Maydell 3891c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 3991c1e9fcSPeter Maydell static bool irq_is_common[32] = { 4091c1e9fcSPeter Maydell [0 ... 5] = true, 4191c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 4291c1e9fcSPeter Maydell [8 ... 12] = true, 4391c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 4491c1e9fcSPeter Maydell /* 14: reserved */ 4591c1e9fcSPeter Maydell [15 ... 20] = true, 4691c1e9fcSPeter Maydell /* 21: reserved */ 4791c1e9fcSPeter Maydell [22 ... 26] = true, 4891c1e9fcSPeter Maydell /* 27: reserved */ 4991c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 5091c1e9fcSPeter Maydell /* 30, 31: reserved */ 5191c1e9fcSPeter Maydell }; 5291c1e9fcSPeter Maydell 539e5e54d1SPeter Maydell /* Create an alias region of @size bytes starting at @base 549e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 559e5e54d1SPeter Maydell */ 5693dbd103SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, const char *name, 579e5e54d1SPeter Maydell hwaddr base, hwaddr size, hwaddr orig) 589e5e54d1SPeter Maydell { 599e5e54d1SPeter Maydell memory_region_init_alias(mr, NULL, name, &s->container, orig, size); 609e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 619e5e54d1SPeter Maydell memory_region_add_subregion_overlap(&s->container, base, mr, -1500); 629e5e54d1SPeter Maydell } 639e5e54d1SPeter Maydell 649e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 659e5e54d1SPeter Maydell { 669e5e54d1SPeter Maydell qemu_irq destirq = opaque; 679e5e54d1SPeter Maydell 689e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 699e5e54d1SPeter Maydell } 709e5e54d1SPeter Maydell 719e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 729e5e54d1SPeter Maydell { 7393dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 749e5e54d1SPeter Maydell 759e5e54d1SPeter Maydell s->nsccfg = level; 769e5e54d1SPeter Maydell } 779e5e54d1SPeter Maydell 7813628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 799e5e54d1SPeter Maydell { 809e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 8193dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 829e5e54d1SPeter Maydell * are provided by the security controller and which we want to 8393dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 8493dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 859e5e54d1SPeter Maydell */ 869e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 8713628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 889e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 899e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 909e5e54d1SPeter Maydell char *name; 919e5e54d1SPeter Maydell 929e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 9313628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 949e5e54d1SPeter Maydell g_free(name); 959e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 9613628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 979e5e54d1SPeter Maydell g_free(name); 989e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 9913628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1009e5e54d1SPeter Maydell g_free(name); 1019e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 10213628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1039e5e54d1SPeter Maydell g_free(name); 1049e5e54d1SPeter Maydell 1059e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 1069e5e54d1SPeter Maydell * split it so we can send it both to the security controller 1079e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 1089e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 1099e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 1109e5e54d1SPeter Maydell */ 1119e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 1129e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1139e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1149e5e54d1SPeter Maydell name, 0)); 1159e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1169e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 1179e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 11813628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 1199e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 1209e5e54d1SPeter Maydell g_free(name); 1219e5e54d1SPeter Maydell } 1229e5e54d1SPeter Maydell 12313628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 1249e5e54d1SPeter Maydell { 1259e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 12613628891SPeter Maydell * named GPIO output of the armsse object. 1279e5e54d1SPeter Maydell */ 1289e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 1299e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 1309e5e54d1SPeter Maydell 1319e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 1329e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 1339e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 1349e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 1359e5e54d1SPeter Maydell } 1369e5e54d1SPeter Maydell 13713628891SPeter Maydell static void armsse_init(Object *obj) 1389e5e54d1SPeter Maydell { 13993dbd103SPeter Maydell ARMSSE *s = ARMSSE(obj); 140f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(obj); 141f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 1429e5e54d1SPeter Maydell int i; 1439e5e54d1SPeter Maydell 144f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 14591c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 146f0cab7feSPeter Maydell 14713628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 1489e5e54d1SPeter Maydell 14991c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 150*7cd3a2e0SPeter Maydell /* 151*7cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 152*7cd3a2e0SPeter Maydell * distinct and may be configured differently. 153*7cd3a2e0SPeter Maydell */ 154*7cd3a2e0SPeter Maydell char *name; 155*7cd3a2e0SPeter Maydell 156*7cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 157*7cd3a2e0SPeter Maydell object_initialize_child(obj, name, &s->cluster[i], 158*7cd3a2e0SPeter Maydell sizeof(s->cluster[i]), TYPE_CPU_CLUSTER, 159*7cd3a2e0SPeter Maydell &error_abort, NULL); 160*7cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 161*7cd3a2e0SPeter Maydell g_free(name); 162*7cd3a2e0SPeter Maydell 163*7cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 164*7cd3a2e0SPeter Maydell sysbus_init_child_obj(OBJECT(&s->cluster[i]), name, 165*7cd3a2e0SPeter Maydell &s->armv7m[i], sizeof(s->armv7m), TYPE_ARMV7M); 16691c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 1679e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 16891c1e9fcSPeter Maydell g_free(name); 169d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 170d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 171d847ca51SPeter Maydell g_free(name); 172d847ca51SPeter Maydell if (i > 0) { 173d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 174d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 175d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 176d847ca51SPeter Maydell g_free(name); 177d847ca51SPeter Maydell } 17891c1e9fcSPeter Maydell } 1799e5e54d1SPeter Maydell 180955cbc6bSThomas Huth sysbus_init_child_obj(obj, "secctl", &s->secctl, sizeof(s->secctl), 1819e5e54d1SPeter Maydell TYPE_IOTKIT_SECCTL); 182955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc0", &s->apb_ppc0, sizeof(s->apb_ppc0), 1839e5e54d1SPeter Maydell TYPE_TZ_PPC); 184955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc1", &s->apb_ppc1, sizeof(s->apb_ppc1), 1859e5e54d1SPeter Maydell TYPE_TZ_PPC); 186f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 187f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 188f0cab7feSPeter Maydell sysbus_init_child_obj(obj, name, &s->mpc[i], 189f0cab7feSPeter Maydell sizeof(s->mpc[i]), TYPE_TZ_MPC); 190f0cab7feSPeter Maydell g_free(name); 191f0cab7feSPeter Maydell } 192955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 193955cbc6bSThomas Huth sizeof(s->mpc_irq_orgate), TYPE_OR_IRQ, 194955cbc6bSThomas Huth &error_abort, NULL); 195955cbc6bSThomas Huth 196f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 197bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 198bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 199bb75e16dSPeter Maydell 200955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 201955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 202bb75e16dSPeter Maydell g_free(name); 203bb75e16dSPeter Maydell } 204955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer0", &s->timer0, sizeof(s->timer0), 2059e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 206955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer1", &s->timer1, sizeof(s->timer1), 2079e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 208e2d203baSPeter Maydell sysbus_init_child_obj(obj, "s32ktimer", &s->s32ktimer, sizeof(s->s32ktimer), 209e2d203baSPeter Maydell TYPE_CMSDK_APB_TIMER); 210955cbc6bSThomas Huth sysbus_init_child_obj(obj, "dualtimer", &s->dualtimer, sizeof(s->dualtimer), 211017d069dSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 212d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "s32kwatchdog", &s->s32kwatchdog, 213d61e4e1fSPeter Maydell sizeof(s->s32kwatchdog), TYPE_CMSDK_APB_WATCHDOG); 214d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "nswatchdog", &s->nswatchdog, 215d61e4e1fSPeter Maydell sizeof(s->nswatchdog), TYPE_CMSDK_APB_WATCHDOG); 216d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "swatchdog", &s->swatchdog, 217d61e4e1fSPeter Maydell sizeof(s->swatchdog), TYPE_CMSDK_APB_WATCHDOG); 21813628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysctl", &s->sysctl, 21906e65af3SPeter Maydell sizeof(s->sysctl), TYPE_IOTKIT_SYSCTL); 22013628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysinfo", &s->sysinfo, 22106e65af3SPeter Maydell sizeof(s->sysinfo), TYPE_IOTKIT_SYSINFO); 222d61e4e1fSPeter Maydell object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, 223d61e4e1fSPeter Maydell sizeof(s->nmi_orgate), TYPE_OR_IRQ, 224d61e4e1fSPeter Maydell &error_abort, NULL); 225955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 226955cbc6bSThomas Huth sizeof(s->ppc_irq_orgate), TYPE_OR_IRQ, 227955cbc6bSThomas Huth &error_abort, NULL); 228955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 229955cbc6bSThomas Huth sizeof(s->sec_resp_splitter), TYPE_SPLIT_IRQ, 230955cbc6bSThomas Huth &error_abort, NULL); 2319e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 2329e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 2339e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 2349e5e54d1SPeter Maydell 235955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 236955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 237955cbc6bSThomas Huth g_free(name); 2389e5e54d1SPeter Maydell } 23991c1e9fcSPeter Maydell if (info->num_cpus > 1) { 24091c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 24191c1e9fcSPeter Maydell if (irq_is_common[i]) { 24291c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 24391c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 24491c1e9fcSPeter Maydell 24591c1e9fcSPeter Maydell object_initialize_child(obj, name, splitter, sizeof(*splitter), 24691c1e9fcSPeter Maydell TYPE_SPLIT_IRQ, &error_abort, NULL); 24791c1e9fcSPeter Maydell g_free(name); 24891c1e9fcSPeter Maydell } 24991c1e9fcSPeter Maydell } 25091c1e9fcSPeter Maydell } 2519e5e54d1SPeter Maydell } 2529e5e54d1SPeter Maydell 25313628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 2549e5e54d1SPeter Maydell { 25591c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 2569e5e54d1SPeter Maydell 25791c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 2589e5e54d1SPeter Maydell } 2599e5e54d1SPeter Maydell 26013628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 261bb75e16dSPeter Maydell { 26293dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 263bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 264bb75e16dSPeter Maydell } 265bb75e16dSPeter Maydell 26691c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 26791c1e9fcSPeter Maydell { 26891c1e9fcSPeter Maydell /* 26991c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 27091c1e9fcSPeter Maydell * all CPUs in the SSE. 27191c1e9fcSPeter Maydell */ 27291c1e9fcSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(s); 27391c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 27491c1e9fcSPeter Maydell 27591c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 27691c1e9fcSPeter Maydell 27791c1e9fcSPeter Maydell if (info->num_cpus == 1) { 27891c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 27991c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 28091c1e9fcSPeter Maydell } else { 28191c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 28291c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 28391c1e9fcSPeter Maydell } 28491c1e9fcSPeter Maydell } 28591c1e9fcSPeter Maydell 28613628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 2879e5e54d1SPeter Maydell { 28893dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 289f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(dev); 290f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 2919e5e54d1SPeter Maydell int i; 2929e5e54d1SPeter Maydell MemoryRegion *mr; 2939e5e54d1SPeter Maydell Error *err = NULL; 2949e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 2959e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 2969e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 2979e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 2989e5e54d1SPeter Maydell DeviceState *dev_secctl; 2999e5e54d1SPeter Maydell DeviceState *dev_splitter; 3004b635cf7SPeter Maydell uint32_t addr_width_max; 3019e5e54d1SPeter Maydell 3029e5e54d1SPeter Maydell if (!s->board_memory) { 3039e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 3049e5e54d1SPeter Maydell return; 3059e5e54d1SPeter Maydell } 3069e5e54d1SPeter Maydell 3079e5e54d1SPeter Maydell if (!s->mainclk_frq) { 3089e5e54d1SPeter Maydell error_setg(errp, "MAINCLK property was not set"); 3099e5e54d1SPeter Maydell return; 3109e5e54d1SPeter Maydell } 3119e5e54d1SPeter Maydell 3124b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 3134b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 3144b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 3154b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 3164b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 3174b635cf7SPeter Maydell addr_width_max); 3184b635cf7SPeter Maydell return; 3194b635cf7SPeter Maydell } 3204b635cf7SPeter Maydell 3219e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 3229e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 3239e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 3249e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 3259e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 3269e5e54d1SPeter Maydell * 32793dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 3289e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 32993dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 3309e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 3319e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 3329e5e54d1SPeter Maydell * region, otherwise it is an S region. 3339e5e54d1SPeter Maydell * 3349e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 3359e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 3369e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 3379e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 3389e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 3399e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 3409e5e54d1SPeter Maydell * 3419e5e54d1SPeter Maydell * (The other place that guest software can configure security 3429e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 3439e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 3449e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 3459e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 3469e5e54d1SPeter Maydell * 3479e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 3489e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 3499e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 3509e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 35193dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 3529e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 3539e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 3549e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 3559e5e54d1SPeter Maydell */ 3569e5e54d1SPeter Maydell 357d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 3589e5e54d1SPeter Maydell 35991c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 36091c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 36191c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 36291c1e9fcSPeter Maydell int j; 36391c1e9fcSPeter Maydell char *gpioname; 36491c1e9fcSPeter Maydell 36591c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32); 36691c1e9fcSPeter Maydell /* 36791c1e9fcSPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR0 3689e5e54d1SPeter Maydell * register in the IoT Kit System Control Register block, and the 3699e5e54d1SPeter Maydell * initial value of that is in turn specifiable by the FPGA that 3709e5e54d1SPeter Maydell * instantiates the IoT Kit. In QEMU we don't implement this wrinkle, 3719e5e54d1SPeter Maydell * and simply set the CPU's init-svtor to the IoT Kit default value. 37291c1e9fcSPeter Maydell * In SSE-200 the situation is similar, except that the default value 37391c1e9fcSPeter Maydell * is a reset-time signal input. Typically a board using the SSE-200 37491c1e9fcSPeter Maydell * will have a system control processor whose boot firmware initializes 37591c1e9fcSPeter Maydell * the INITSVTOR* registers before powering up the CPUs in any case, 37691c1e9fcSPeter Maydell * so the hardware's default value doesn't matter. QEMU doesn't emulate 37791c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 37891c1e9fcSPeter Maydell * firmware does. All boards currently known about have firmware that 37991c1e9fcSPeter Maydell * sets the INITSVTOR0 and INITSVTOR1 registers to 0x10000000, like the 38091c1e9fcSPeter Maydell * IoTKit default. We can make this more configurable if necessary. 3819e5e54d1SPeter Maydell */ 38291c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", 0x10000000); 38391c1e9fcSPeter Maydell /* 38491c1e9fcSPeter Maydell * Start all CPUs except CPU0 powered down. In real hardware it is 38591c1e9fcSPeter Maydell * a configurable property of the SSE-200 which CPUs start powered up 38691c1e9fcSPeter Maydell * (via the CPUWAIT0_RST and CPUWAIT1_RST parameters), but since all 38791c1e9fcSPeter Maydell * the boards we care about start CPU0 and leave CPU1 powered off, 38891c1e9fcSPeter Maydell * we hard-code that for now. We can add QOM properties for this 38991c1e9fcSPeter Maydell * later if necessary. 39091c1e9fcSPeter Maydell */ 39191c1e9fcSPeter Maydell if (i > 0) { 39291c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "start-powered-off", &err); 3939e5e54d1SPeter Maydell if (err) { 3949e5e54d1SPeter Maydell error_propagate(errp, err); 3959e5e54d1SPeter Maydell return; 3969e5e54d1SPeter Maydell } 39791c1e9fcSPeter Maydell } 398d847ca51SPeter Maydell 399d847ca51SPeter Maydell if (i > 0) { 400d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 401d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 402d847ca51SPeter Maydell } else { 403d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 404d847ca51SPeter Maydell &s->container, -1); 405d847ca51SPeter Maydell } 406d847ca51SPeter Maydell object_property_set_link(cpuobj, OBJECT(&s->cpu_container[i]), 407d847ca51SPeter Maydell "memory", &err); 4089e5e54d1SPeter Maydell if (err) { 4099e5e54d1SPeter Maydell error_propagate(errp, err); 4109e5e54d1SPeter Maydell return; 4119e5e54d1SPeter Maydell } 41291c1e9fcSPeter Maydell object_property_set_link(cpuobj, OBJECT(s), "idau", &err); 41391c1e9fcSPeter Maydell if (err) { 41491c1e9fcSPeter Maydell error_propagate(errp, err); 41591c1e9fcSPeter Maydell return; 41691c1e9fcSPeter Maydell } 41791c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "realized", &err); 4189e5e54d1SPeter Maydell if (err) { 4199e5e54d1SPeter Maydell error_propagate(errp, err); 4209e5e54d1SPeter Maydell return; 4219e5e54d1SPeter Maydell } 422*7cd3a2e0SPeter Maydell /* 423*7cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 424*7cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 425*7cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 426*7cd3a2e0SPeter Maydell * the cluster is realized. 427*7cd3a2e0SPeter Maydell */ 428*7cd3a2e0SPeter Maydell object_property_set_bool(OBJECT(&s->cluster[i]), 429*7cd3a2e0SPeter Maydell true, "realized", &err); 430*7cd3a2e0SPeter Maydell if (err) { 431*7cd3a2e0SPeter Maydell error_propagate(errp, err); 432*7cd3a2e0SPeter Maydell return; 433*7cd3a2e0SPeter Maydell } 4349e5e54d1SPeter Maydell 43591c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 43691c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 43791c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 43891c1e9fcSPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, i + 32); 4399e5e54d1SPeter Maydell } 44091c1e9fcSPeter Maydell if (i == 0) { 44191c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 44291c1e9fcSPeter Maydell } else { 44391c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 44491c1e9fcSPeter Maydell } 44591c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 44691c1e9fcSPeter Maydell s->exp_irqs[i], 44791c1e9fcSPeter Maydell gpioname, s->exp_numirq); 44891c1e9fcSPeter Maydell g_free(gpioname); 44991c1e9fcSPeter Maydell } 45091c1e9fcSPeter Maydell 45191c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 45291c1e9fcSPeter Maydell if (info->num_cpus > 1) { 45391c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 45491c1e9fcSPeter Maydell if (irq_is_common[i]) { 45591c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 45691c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 45791c1e9fcSPeter Maydell int cpunum; 45891c1e9fcSPeter Maydell 45991c1e9fcSPeter Maydell object_property_set_int(splitter, info->num_cpus, 46091c1e9fcSPeter Maydell "num-lines", &err); 46191c1e9fcSPeter Maydell if (err) { 46291c1e9fcSPeter Maydell error_propagate(errp, err); 46391c1e9fcSPeter Maydell return; 46491c1e9fcSPeter Maydell } 46591c1e9fcSPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 46691c1e9fcSPeter Maydell if (err) { 46791c1e9fcSPeter Maydell error_propagate(errp, err); 46891c1e9fcSPeter Maydell return; 46991c1e9fcSPeter Maydell } 47091c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 47191c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 47291c1e9fcSPeter Maydell 47391c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 47491c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 47591c1e9fcSPeter Maydell } 47691c1e9fcSPeter Maydell } 47791c1e9fcSPeter Maydell } 47891c1e9fcSPeter Maydell } 4799e5e54d1SPeter Maydell 4809e5e54d1SPeter Maydell /* Set up the big aliases first */ 4819e5e54d1SPeter Maydell make_alias(s, &s->alias1, "alias 1", 0x10000000, 0x10000000, 0x00000000); 4829e5e54d1SPeter Maydell make_alias(s, &s->alias2, "alias 2", 0x30000000, 0x10000000, 0x20000000); 4839e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 4849e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 4859e5e54d1SPeter Maydell * control interfaces for the protection controllers). 4869e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 4879e5e54d1SPeter Maydell * alias MR at a higher priority. 4889e5e54d1SPeter Maydell */ 4899e5e54d1SPeter Maydell make_alias(s, &s->alias3, "alias 3", 0x50000000, 0x10000000, 0x40000000); 4909e5e54d1SPeter Maydell 4919e5e54d1SPeter Maydell 4929e5e54d1SPeter Maydell /* Security controller */ 4939e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->secctl), true, "realized", &err); 4949e5e54d1SPeter Maydell if (err) { 4959e5e54d1SPeter Maydell error_propagate(errp, err); 4969e5e54d1SPeter Maydell return; 4979e5e54d1SPeter Maydell } 4989e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 4999e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 5009e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 5019e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 5029e5e54d1SPeter Maydell 5039e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 5049e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 5059e5e54d1SPeter Maydell 5069e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 50793dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 50893dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 5099e5e54d1SPeter Maydell */ 5109e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->sec_resp_splitter), 3, 5119e5e54d1SPeter Maydell "num-lines", &err); 5129e5e54d1SPeter Maydell if (err) { 5139e5e54d1SPeter Maydell error_propagate(errp, err); 5149e5e54d1SPeter Maydell return; 5159e5e54d1SPeter Maydell } 5169e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->sec_resp_splitter), true, 5179e5e54d1SPeter Maydell "realized", &err); 5189e5e54d1SPeter Maydell if (err) { 5199e5e54d1SPeter Maydell error_propagate(errp, err); 5209e5e54d1SPeter Maydell return; 5219e5e54d1SPeter Maydell } 5229e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 5239e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 5249e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 5259e5e54d1SPeter Maydell 526f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 527f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 528f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 529f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 5304b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 531f0cab7feSPeter Maydell 5324b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 5334b635cf7SPeter Maydell sram_bank_size, &err); 534f0cab7feSPeter Maydell g_free(ramname); 535af60b291SPeter Maydell if (err) { 536af60b291SPeter Maydell error_propagate(errp, err); 537af60b291SPeter Maydell return; 538af60b291SPeter Maydell } 539f0cab7feSPeter Maydell object_property_set_link(OBJECT(&s->mpc[i]), OBJECT(&s->sram[i]), 540af60b291SPeter Maydell "downstream", &err); 541af60b291SPeter Maydell if (err) { 542af60b291SPeter Maydell error_propagate(errp, err); 543af60b291SPeter Maydell return; 544af60b291SPeter Maydell } 545f0cab7feSPeter Maydell object_property_set_bool(OBJECT(&s->mpc[i]), true, "realized", &err); 546af60b291SPeter Maydell if (err) { 547af60b291SPeter Maydell error_propagate(errp, err); 548af60b291SPeter Maydell return; 549af60b291SPeter Maydell } 550af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 551f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 5524b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 5534b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 554f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 555af60b291SPeter Maydell /* ...and its register interface */ 556f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 557f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 558f0cab7feSPeter Maydell } 559af60b291SPeter Maydell 560bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 561bb75e16dSPeter Maydell object_property_set_int(OBJECT(&s->mpc_irq_orgate), 562f0cab7feSPeter Maydell IOTS_NUM_EXP_MPC + info->sram_banks, 563f0cab7feSPeter Maydell "num-lines", &err); 564bb75e16dSPeter Maydell if (err) { 565bb75e16dSPeter Maydell error_propagate(errp, err); 566bb75e16dSPeter Maydell return; 567bb75e16dSPeter Maydell } 568bb75e16dSPeter Maydell object_property_set_bool(OBJECT(&s->mpc_irq_orgate), true, 569bb75e16dSPeter Maydell "realized", &err); 570bb75e16dSPeter Maydell if (err) { 571bb75e16dSPeter Maydell error_propagate(errp, err); 572bb75e16dSPeter Maydell return; 573bb75e16dSPeter Maydell } 574bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 57591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 576bb75e16dSPeter Maydell 5779e5e54d1SPeter Maydell /* Devices behind APB PPC0: 5789e5e54d1SPeter Maydell * 0x40000000: timer0 5799e5e54d1SPeter Maydell * 0x40001000: timer1 5809e5e54d1SPeter Maydell * 0x40002000: dual timer 5819e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 5829e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 5839e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 5849e5e54d1SPeter Maydell */ 5859e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); 5869e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer0), true, "realized", &err); 5879e5e54d1SPeter Maydell if (err) { 5889e5e54d1SPeter Maydell error_propagate(errp, err); 5899e5e54d1SPeter Maydell return; 5909e5e54d1SPeter Maydell } 5919e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, 59291c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 3)); 5939e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); 5949e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[0]", &err); 5959e5e54d1SPeter Maydell if (err) { 5969e5e54d1SPeter Maydell error_propagate(errp, err); 5979e5e54d1SPeter Maydell return; 5989e5e54d1SPeter Maydell } 5999e5e54d1SPeter Maydell 6009e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); 6019e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer1), true, "realized", &err); 6029e5e54d1SPeter Maydell if (err) { 6039e5e54d1SPeter Maydell error_propagate(errp, err); 6049e5e54d1SPeter Maydell return; 6059e5e54d1SPeter Maydell } 6069e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, 60791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 4)); 6089e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); 6099e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[1]", &err); 6109e5e54d1SPeter Maydell if (err) { 6119e5e54d1SPeter Maydell error_propagate(errp, err); 6129e5e54d1SPeter Maydell return; 6139e5e54d1SPeter Maydell } 6149e5e54d1SPeter Maydell 615017d069dSPeter Maydell 616017d069dSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); 6179e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->dualtimer), true, "realized", &err); 6189e5e54d1SPeter Maydell if (err) { 6199e5e54d1SPeter Maydell error_propagate(errp, err); 6209e5e54d1SPeter Maydell return; 6219e5e54d1SPeter Maydell } 622017d069dSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->dualtimer), 0, 62391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 5)); 6249e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); 6259e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[2]", &err); 6269e5e54d1SPeter Maydell if (err) { 6279e5e54d1SPeter Maydell error_propagate(errp, err); 6289e5e54d1SPeter Maydell return; 6299e5e54d1SPeter Maydell } 6309e5e54d1SPeter Maydell 6319e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc0), true, "realized", &err); 6329e5e54d1SPeter Maydell if (err) { 6339e5e54d1SPeter Maydell error_propagate(errp, err); 6349e5e54d1SPeter Maydell return; 6359e5e54d1SPeter Maydell } 6369e5e54d1SPeter Maydell 6379e5e54d1SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); 6389e5e54d1SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc0); 6399e5e54d1SPeter Maydell 6409e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); 6419e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40000000, mr); 6429e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); 6439e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40001000, mr); 6449e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); 6459e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40002000, mr); 6469e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 6479e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 6489e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 6499e5e54d1SPeter Maydell "cfg_nonsec", i)); 6509e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 6519e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 6529e5e54d1SPeter Maydell "cfg_ap", i)); 6539e5e54d1SPeter Maydell } 6549e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 6559e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 6569e5e54d1SPeter Maydell "irq_enable", 0)); 6579e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 6589e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 6599e5e54d1SPeter Maydell "irq_clear", 0)); 6609e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 6619e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 6629e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 6639e5e54d1SPeter Maydell 6649e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 6659e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 6669e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 6679e5e54d1SPeter Maydell */ 6689e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->ppc_irq_orgate), 6699e5e54d1SPeter Maydell NUM_PPCS, "num-lines", &err); 6709e5e54d1SPeter Maydell if (err) { 6719e5e54d1SPeter Maydell error_propagate(errp, err); 6729e5e54d1SPeter Maydell return; 6739e5e54d1SPeter Maydell } 6749e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->ppc_irq_orgate), true, 6759e5e54d1SPeter Maydell "realized", &err); 6769e5e54d1SPeter Maydell if (err) { 6779e5e54d1SPeter Maydell error_propagate(errp, err); 6789e5e54d1SPeter Maydell return; 6799e5e54d1SPeter Maydell } 6809e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 68191c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 6829e5e54d1SPeter Maydell 6839e5e54d1SPeter Maydell /* 0x40010000 .. 0x4001ffff: private CPU region: unused in IoTKit */ 6849e5e54d1SPeter Maydell 68593dbd103SPeter Maydell /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */ 6869e5e54d1SPeter Maydell /* Devices behind APB PPC1: 6879e5e54d1SPeter Maydell * 0x4002f000: S32K timer 6889e5e54d1SPeter Maydell */ 689e2d203baSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); 6909e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->s32ktimer), true, "realized", &err); 6919e5e54d1SPeter Maydell if (err) { 6929e5e54d1SPeter Maydell error_propagate(errp, err); 6939e5e54d1SPeter Maydell return; 6949e5e54d1SPeter Maydell } 695e2d203baSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0, 69691c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 2)); 6979e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); 6989e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc1), OBJECT(mr), "port[0]", &err); 6999e5e54d1SPeter Maydell if (err) { 7009e5e54d1SPeter Maydell error_propagate(errp, err); 7019e5e54d1SPeter Maydell return; 7029e5e54d1SPeter Maydell } 7039e5e54d1SPeter Maydell 7049e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc1), true, "realized", &err); 7059e5e54d1SPeter Maydell if (err) { 7069e5e54d1SPeter Maydell error_propagate(errp, err); 7079e5e54d1SPeter Maydell return; 7089e5e54d1SPeter Maydell } 7099e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); 7109e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x4002f000, mr); 7119e5e54d1SPeter Maydell 7129e5e54d1SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc1); 7139e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 7149e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 7159e5e54d1SPeter Maydell "cfg_nonsec", 0)); 7169e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 7179e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 7189e5e54d1SPeter Maydell "cfg_ap", 0)); 7199e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 7209e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 7219e5e54d1SPeter Maydell "irq_enable", 0)); 7229e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 7239e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 7249e5e54d1SPeter Maydell "irq_clear", 0)); 7259e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 7269e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 7279e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 7289e5e54d1SPeter Maydell 72906e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysinfo), true, "realized", &err); 73006e65af3SPeter Maydell if (err) { 73106e65af3SPeter Maydell error_propagate(errp, err); 73206e65af3SPeter Maydell return; 73306e65af3SPeter Maydell } 73406e65af3SPeter Maydell /* System information registers */ 73506e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); 73606e65af3SPeter Maydell /* System control registers */ 73706e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysctl), true, "realized", &err); 73806e65af3SPeter Maydell if (err) { 73906e65af3SPeter Maydell error_propagate(errp, err); 74006e65af3SPeter Maydell return; 74106e65af3SPeter Maydell } 74206e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000); 743d61e4e1fSPeter Maydell 744d61e4e1fSPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 745d61e4e1fSPeter Maydell object_property_set_int(OBJECT(&s->nmi_orgate), 2, "num-lines", &err); 746d61e4e1fSPeter Maydell if (err) { 747d61e4e1fSPeter Maydell error_propagate(errp, err); 748d61e4e1fSPeter Maydell return; 749d61e4e1fSPeter Maydell } 750d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nmi_orgate), true, "realized", &err); 751d61e4e1fSPeter Maydell if (err) { 752d61e4e1fSPeter Maydell error_propagate(errp, err); 753d61e4e1fSPeter Maydell return; 754d61e4e1fSPeter Maydell } 755d61e4e1fSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 756d61e4e1fSPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 757d61e4e1fSPeter Maydell 758d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); 759d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->s32kwatchdog), true, "realized", &err); 760d61e4e1fSPeter Maydell if (err) { 761d61e4e1fSPeter Maydell error_propagate(errp, err); 762d61e4e1fSPeter Maydell return; 763d61e4e1fSPeter Maydell } 764d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 765d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0)); 766d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000); 7679e5e54d1SPeter Maydell 76893dbd103SPeter Maydell /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ 7699e5e54d1SPeter Maydell 770d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); 771d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nswatchdog), true, "realized", &err); 772d61e4e1fSPeter Maydell if (err) { 773d61e4e1fSPeter Maydell error_propagate(errp, err); 774d61e4e1fSPeter Maydell return; 775d61e4e1fSPeter Maydell } 776d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0, 77791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 1)); 778d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); 779d61e4e1fSPeter Maydell 780d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); 781d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->swatchdog), true, "realized", &err); 782d61e4e1fSPeter Maydell if (err) { 783d61e4e1fSPeter Maydell error_propagate(errp, err); 784d61e4e1fSPeter Maydell return; 785d61e4e1fSPeter Maydell } 786d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0, 787d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1)); 788d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000); 7899e5e54d1SPeter Maydell 7909e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 7919e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 7929e5e54d1SPeter Maydell 7939e5e54d1SPeter Maydell object_property_set_int(splitter, 2, "num-lines", &err); 7949e5e54d1SPeter Maydell if (err) { 7959e5e54d1SPeter Maydell error_propagate(errp, err); 7969e5e54d1SPeter Maydell return; 7979e5e54d1SPeter Maydell } 7989e5e54d1SPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 7999e5e54d1SPeter Maydell if (err) { 8009e5e54d1SPeter Maydell error_propagate(errp, err); 8019e5e54d1SPeter Maydell return; 8029e5e54d1SPeter Maydell } 8039e5e54d1SPeter Maydell } 8049e5e54d1SPeter Maydell 8059e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 8069e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 8079e5e54d1SPeter Maydell 80813628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 8099e5e54d1SPeter Maydell g_free(ppcname); 8109e5e54d1SPeter Maydell } 8119e5e54d1SPeter Maydell 8129e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 8139e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 8149e5e54d1SPeter Maydell 81513628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 8169e5e54d1SPeter Maydell g_free(ppcname); 8179e5e54d1SPeter Maydell } 8189e5e54d1SPeter Maydell 8199e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 8209e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 8219e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 8229e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 8239e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 8249e5e54d1SPeter Maydell TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; 8259e5e54d1SPeter Maydell 8269e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 8279e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 8289e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 8299e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 8309e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 8319e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 8327a35383aSPeter Maydell g_free(gpioname); 8339e5e54d1SPeter Maydell } 8349e5e54d1SPeter Maydell 835bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 836f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 837bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 838bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 839bb75e16dSPeter Maydell 840bb75e16dSPeter Maydell object_property_set_int(OBJECT(splitter), 2, "num-lines", &err); 841bb75e16dSPeter Maydell if (err) { 842bb75e16dSPeter Maydell error_propagate(errp, err); 843bb75e16dSPeter Maydell return; 844bb75e16dSPeter Maydell } 845bb75e16dSPeter Maydell object_property_set_bool(OBJECT(splitter), true, "realized", &err); 846bb75e16dSPeter Maydell if (err) { 847bb75e16dSPeter Maydell error_propagate(errp, err); 848bb75e16dSPeter Maydell return; 849bb75e16dSPeter Maydell } 850bb75e16dSPeter Maydell 851bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 852bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 853bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 854bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 855bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 856bb75e16dSPeter Maydell "mpcexp_status", i)); 857bb75e16dSPeter Maydell } else { 858bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 859f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 860f0cab7feSPeter Maydell "irq", 0, 861bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 862bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 863bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 864bb75e16dSPeter Maydell "mpc_status", 0)); 865bb75e16dSPeter Maydell } 866bb75e16dSPeter Maydell 867bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 868bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 869bb75e16dSPeter Maydell } 870bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 871bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 872bb75e16dSPeter Maydell */ 87313628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 874bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 875bb75e16dSPeter Maydell 87613628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 8779e5e54d1SPeter Maydell 878132b475aSPeter Maydell /* Forward the MSC related signals */ 879132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 880132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 881132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 882132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 88391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 884132b475aSPeter Maydell 885132b475aSPeter Maydell /* 886132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 887132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 888132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 88993dbd103SPeter Maydell * devices in the ARMSSE. 890132b475aSPeter Maydell */ 891132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 892132b475aSPeter Maydell 8939e5e54d1SPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; 8949e5e54d1SPeter Maydell } 8959e5e54d1SPeter Maydell 89613628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 8979e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 8989e5e54d1SPeter Maydell { 89993dbd103SPeter Maydell /* 90093dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 9019e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 9029e5e54d1SPeter Maydell * NSCCFG register in the security controller. 9039e5e54d1SPeter Maydell */ 90493dbd103SPeter Maydell ARMSSE *s = ARMSSE(ii); 9059e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 9069e5e54d1SPeter Maydell 9079e5e54d1SPeter Maydell *ns = !(region & 1); 9089e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 9099e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 9109e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 9119e5e54d1SPeter Maydell *iregion = region; 9129e5e54d1SPeter Maydell } 9139e5e54d1SPeter Maydell 91413628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 9159e5e54d1SPeter Maydell .name = "iotkit", 9169e5e54d1SPeter Maydell .version_id = 1, 9179e5e54d1SPeter Maydell .minimum_version_id = 1, 9189e5e54d1SPeter Maydell .fields = (VMStateField[]) { 91993dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 9209e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 9219e5e54d1SPeter Maydell } 9229e5e54d1SPeter Maydell }; 9239e5e54d1SPeter Maydell 92413628891SPeter Maydell static Property armsse_properties[] = { 92593dbd103SPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 9269e5e54d1SPeter Maydell MemoryRegion *), 92793dbd103SPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 92893dbd103SPeter Maydell DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), 9294b635cf7SPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 9309e5e54d1SPeter Maydell DEFINE_PROP_END_OF_LIST() 9319e5e54d1SPeter Maydell }; 9329e5e54d1SPeter Maydell 93313628891SPeter Maydell static void armsse_reset(DeviceState *dev) 9349e5e54d1SPeter Maydell { 93593dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 9369e5e54d1SPeter Maydell 9379e5e54d1SPeter Maydell s->nsccfg = 0; 9389e5e54d1SPeter Maydell } 9399e5e54d1SPeter Maydell 94013628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 9419e5e54d1SPeter Maydell { 9429e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 9439e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 9444c3690b5SPeter Maydell ARMSSEClass *asc = ARMSSE_CLASS(klass); 9459e5e54d1SPeter Maydell 94613628891SPeter Maydell dc->realize = armsse_realize; 94713628891SPeter Maydell dc->vmsd = &armsse_vmstate; 94813628891SPeter Maydell dc->props = armsse_properties; 94913628891SPeter Maydell dc->reset = armsse_reset; 95013628891SPeter Maydell iic->check = armsse_idau_check; 9514c3690b5SPeter Maydell asc->info = data; 9529e5e54d1SPeter Maydell } 9539e5e54d1SPeter Maydell 9544c3690b5SPeter Maydell static const TypeInfo armsse_info = { 95593dbd103SPeter Maydell .name = TYPE_ARMSSE, 9569e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 95793dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 95813628891SPeter Maydell .instance_init = armsse_init, 9594c3690b5SPeter Maydell .abstract = true, 9609e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 9619e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 9629e5e54d1SPeter Maydell { } 9639e5e54d1SPeter Maydell } 9649e5e54d1SPeter Maydell }; 9659e5e54d1SPeter Maydell 9664c3690b5SPeter Maydell static void armsse_register_types(void) 9679e5e54d1SPeter Maydell { 9684c3690b5SPeter Maydell int i; 9694c3690b5SPeter Maydell 9704c3690b5SPeter Maydell type_register_static(&armsse_info); 9714c3690b5SPeter Maydell 9724c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 9734c3690b5SPeter Maydell TypeInfo ti = { 9744c3690b5SPeter Maydell .name = armsse_variants[i].name, 9754c3690b5SPeter Maydell .parent = TYPE_ARMSSE, 97613628891SPeter Maydell .class_init = armsse_class_init, 9774c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 9784c3690b5SPeter Maydell }; 9794c3690b5SPeter Maydell type_register(&ti); 9804c3690b5SPeter Maydell } 9819e5e54d1SPeter Maydell } 9829e5e54d1SPeter Maydell 9834c3690b5SPeter Maydell type_init(armsse_register_types); 984