19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 149e5e54d1SPeter Maydell #include "qapi/error.h" 159e5e54d1SPeter Maydell #include "trace.h" 169e5e54d1SPeter Maydell #include "hw/sysbus.h" 179e5e54d1SPeter Maydell #include "hw/registerfields.h" 186eee5d24SPeter Maydell #include "hw/arm/armsse.h" 199e5e54d1SPeter Maydell #include "hw/arm/arm.h" 209e5e54d1SPeter Maydell 21dde0c491SPeter Maydell /* Format of the System Information block SYS_CONFIG register */ 22dde0c491SPeter Maydell typedef enum SysConfigFormat { 23dde0c491SPeter Maydell IoTKitFormat, 24dde0c491SPeter Maydell SSE200Format, 25dde0c491SPeter Maydell } SysConfigFormat; 26dde0c491SPeter Maydell 274c3690b5SPeter Maydell struct ARMSSEInfo { 284c3690b5SPeter Maydell const char *name; 29f0cab7feSPeter Maydell int sram_banks; 3091c1e9fcSPeter Maydell int num_cpus; 31dde0c491SPeter Maydell uint32_t sys_version; 32dde0c491SPeter Maydell SysConfigFormat sys_config_format; 33f8574705SPeter Maydell bool has_mhus; 34e0b00f1bSPeter Maydell bool has_ppus; 352357bca5SPeter Maydell bool has_cachectrl; 36c1f57257SPeter Maydell bool has_cpusecctrl; 37ade67dcdSPeter Maydell bool has_cpuid; 384c3690b5SPeter Maydell }; 394c3690b5SPeter Maydell 404c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 414c3690b5SPeter Maydell { 424c3690b5SPeter Maydell .name = TYPE_IOTKIT, 43f0cab7feSPeter Maydell .sram_banks = 1, 4491c1e9fcSPeter Maydell .num_cpus = 1, 45dde0c491SPeter Maydell .sys_version = 0x41743, 46dde0c491SPeter Maydell .sys_config_format = IoTKitFormat, 47f8574705SPeter Maydell .has_mhus = false, 48e0b00f1bSPeter Maydell .has_ppus = false, 492357bca5SPeter Maydell .has_cachectrl = false, 50c1f57257SPeter Maydell .has_cpusecctrl = false, 51ade67dcdSPeter Maydell .has_cpuid = false, 524c3690b5SPeter Maydell }, 530829d24eSPeter Maydell { 540829d24eSPeter Maydell .name = TYPE_SSE200, 550829d24eSPeter Maydell .sram_banks = 4, 560829d24eSPeter Maydell .num_cpus = 2, 570829d24eSPeter Maydell .sys_version = 0x22041743, 580829d24eSPeter Maydell .sys_config_format = SSE200Format, 590829d24eSPeter Maydell .has_mhus = true, 600829d24eSPeter Maydell .has_ppus = true, 610829d24eSPeter Maydell .has_cachectrl = true, 620829d24eSPeter Maydell .has_cpusecctrl = true, 630829d24eSPeter Maydell .has_cpuid = true, 640829d24eSPeter Maydell }, 654c3690b5SPeter Maydell }; 664c3690b5SPeter Maydell 67dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 68dde0c491SPeter Maydell { 69dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 70dde0c491SPeter Maydell uint32_t sys_config; 71dde0c491SPeter Maydell 72dde0c491SPeter Maydell switch (info->sys_config_format) { 73dde0c491SPeter Maydell case IoTKitFormat: 74dde0c491SPeter Maydell sys_config = 0; 75dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 76dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 77dde0c491SPeter Maydell break; 78dde0c491SPeter Maydell case SSE200Format: 79dde0c491SPeter Maydell sys_config = 0; 80dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 81dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 82dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 83dde0c491SPeter Maydell if (info->num_cpus > 1) { 84dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 85dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 86dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 87dde0c491SPeter Maydell } 88dde0c491SPeter Maydell break; 89dde0c491SPeter Maydell default: 90dde0c491SPeter Maydell g_assert_not_reached(); 91dde0c491SPeter Maydell } 92dde0c491SPeter Maydell return sys_config; 93dde0c491SPeter Maydell } 94dde0c491SPeter Maydell 95d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 96d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 97d61e4e1fSPeter Maydell 9891c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 9991c1e9fcSPeter Maydell static bool irq_is_common[32] = { 10091c1e9fcSPeter Maydell [0 ... 5] = true, 10191c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 10291c1e9fcSPeter Maydell [8 ... 12] = true, 10391c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 10491c1e9fcSPeter Maydell /* 14: reserved */ 10591c1e9fcSPeter Maydell [15 ... 20] = true, 10691c1e9fcSPeter Maydell /* 21: reserved */ 10791c1e9fcSPeter Maydell [22 ... 26] = true, 10891c1e9fcSPeter Maydell /* 27: reserved */ 10991c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 11091c1e9fcSPeter Maydell /* 30, 31: reserved */ 11191c1e9fcSPeter Maydell }; 11291c1e9fcSPeter Maydell 1133733f803SPeter Maydell /* 1143733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 1159e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 1169e5e54d1SPeter Maydell */ 1173733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 1183733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 1199e5e54d1SPeter Maydell { 1203733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 1219e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 1223733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 1239e5e54d1SPeter Maydell } 1249e5e54d1SPeter Maydell 1259e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 1269e5e54d1SPeter Maydell { 1279e5e54d1SPeter Maydell qemu_irq destirq = opaque; 1289e5e54d1SPeter Maydell 1299e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 1309e5e54d1SPeter Maydell } 1319e5e54d1SPeter Maydell 1329e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 1339e5e54d1SPeter Maydell { 13493dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 1359e5e54d1SPeter Maydell 1369e5e54d1SPeter Maydell s->nsccfg = level; 1379e5e54d1SPeter Maydell } 1389e5e54d1SPeter Maydell 13913628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 1409e5e54d1SPeter Maydell { 1419e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 14293dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 1439e5e54d1SPeter Maydell * are provided by the security controller and which we want to 14493dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 14593dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 1469e5e54d1SPeter Maydell */ 1479e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 14813628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 1499e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 1509e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1519e5e54d1SPeter Maydell char *name; 1529e5e54d1SPeter Maydell 1539e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 15413628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1559e5e54d1SPeter Maydell g_free(name); 1569e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 15713628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1589e5e54d1SPeter Maydell g_free(name); 1599e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 16013628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1619e5e54d1SPeter Maydell g_free(name); 1629e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 16313628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1649e5e54d1SPeter Maydell g_free(name); 1659e5e54d1SPeter Maydell 1669e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 1679e5e54d1SPeter Maydell * split it so we can send it both to the security controller 1689e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 1699e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 1709e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 1719e5e54d1SPeter Maydell */ 1729e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 1739e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1749e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1759e5e54d1SPeter Maydell name, 0)); 1769e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1779e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 1789e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 17913628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 1809e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 1819e5e54d1SPeter Maydell g_free(name); 1829e5e54d1SPeter Maydell } 1839e5e54d1SPeter Maydell 18413628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 1859e5e54d1SPeter Maydell { 1869e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 18713628891SPeter Maydell * named GPIO output of the armsse object. 1889e5e54d1SPeter Maydell */ 1899e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 1909e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 1919e5e54d1SPeter Maydell 1929e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 1939e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 1949e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 1959e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 1969e5e54d1SPeter Maydell } 1979e5e54d1SPeter Maydell 19813628891SPeter Maydell static void armsse_init(Object *obj) 1999e5e54d1SPeter Maydell { 20093dbd103SPeter Maydell ARMSSE *s = ARMSSE(obj); 201f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(obj); 202f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 2039e5e54d1SPeter Maydell int i; 2049e5e54d1SPeter Maydell 205f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 20691c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 207f0cab7feSPeter Maydell 20813628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 2099e5e54d1SPeter Maydell 21091c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 2117cd3a2e0SPeter Maydell /* 2127cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 2137cd3a2e0SPeter Maydell * distinct and may be configured differently. 2147cd3a2e0SPeter Maydell */ 2157cd3a2e0SPeter Maydell char *name; 2167cd3a2e0SPeter Maydell 2177cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 2187cd3a2e0SPeter Maydell object_initialize_child(obj, name, &s->cluster[i], 2197cd3a2e0SPeter Maydell sizeof(s->cluster[i]), TYPE_CPU_CLUSTER, 2207cd3a2e0SPeter Maydell &error_abort, NULL); 2217cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 2227cd3a2e0SPeter Maydell g_free(name); 2237cd3a2e0SPeter Maydell 2247cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 2257cd3a2e0SPeter Maydell sysbus_init_child_obj(OBJECT(&s->cluster[i]), name, 2267cd3a2e0SPeter Maydell &s->armv7m[i], sizeof(s->armv7m), TYPE_ARMV7M); 22791c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 2289e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 22991c1e9fcSPeter Maydell g_free(name); 230d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 231d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 232d847ca51SPeter Maydell g_free(name); 233d847ca51SPeter Maydell if (i > 0) { 234d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 235d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 236d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 237d847ca51SPeter Maydell g_free(name); 238d847ca51SPeter Maydell } 23991c1e9fcSPeter Maydell } 2409e5e54d1SPeter Maydell 241955cbc6bSThomas Huth sysbus_init_child_obj(obj, "secctl", &s->secctl, sizeof(s->secctl), 2429e5e54d1SPeter Maydell TYPE_IOTKIT_SECCTL); 243955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc0", &s->apb_ppc0, sizeof(s->apb_ppc0), 2449e5e54d1SPeter Maydell TYPE_TZ_PPC); 245955cbc6bSThomas Huth sysbus_init_child_obj(obj, "apb-ppc1", &s->apb_ppc1, sizeof(s->apb_ppc1), 2469e5e54d1SPeter Maydell TYPE_TZ_PPC); 247f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 248f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 249f0cab7feSPeter Maydell sysbus_init_child_obj(obj, name, &s->mpc[i], 250f0cab7feSPeter Maydell sizeof(s->mpc[i]), TYPE_TZ_MPC); 251f0cab7feSPeter Maydell g_free(name); 252f0cab7feSPeter Maydell } 253955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 254955cbc6bSThomas Huth sizeof(s->mpc_irq_orgate), TYPE_OR_IRQ, 255955cbc6bSThomas Huth &error_abort, NULL); 256955cbc6bSThomas Huth 257f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 258bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 259bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 260bb75e16dSPeter Maydell 261955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 262955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 263bb75e16dSPeter Maydell g_free(name); 264bb75e16dSPeter Maydell } 265955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer0", &s->timer0, sizeof(s->timer0), 2669e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 267955cbc6bSThomas Huth sysbus_init_child_obj(obj, "timer1", &s->timer1, sizeof(s->timer1), 2689e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 269e2d203baSPeter Maydell sysbus_init_child_obj(obj, "s32ktimer", &s->s32ktimer, sizeof(s->s32ktimer), 270e2d203baSPeter Maydell TYPE_CMSDK_APB_TIMER); 271955cbc6bSThomas Huth sysbus_init_child_obj(obj, "dualtimer", &s->dualtimer, sizeof(s->dualtimer), 272017d069dSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 273d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "s32kwatchdog", &s->s32kwatchdog, 274d61e4e1fSPeter Maydell sizeof(s->s32kwatchdog), TYPE_CMSDK_APB_WATCHDOG); 275d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "nswatchdog", &s->nswatchdog, 276d61e4e1fSPeter Maydell sizeof(s->nswatchdog), TYPE_CMSDK_APB_WATCHDOG); 277d61e4e1fSPeter Maydell sysbus_init_child_obj(obj, "swatchdog", &s->swatchdog, 278d61e4e1fSPeter Maydell sizeof(s->swatchdog), TYPE_CMSDK_APB_WATCHDOG); 27913628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysctl", &s->sysctl, 28006e65af3SPeter Maydell sizeof(s->sysctl), TYPE_IOTKIT_SYSCTL); 28113628891SPeter Maydell sysbus_init_child_obj(obj, "armsse-sysinfo", &s->sysinfo, 28206e65af3SPeter Maydell sizeof(s->sysinfo), TYPE_IOTKIT_SYSINFO); 283f8574705SPeter Maydell if (info->has_mhus) { 284f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu0", &s->mhu[0], sizeof(s->mhu[0]), 285*68d6b36fSPeter Maydell TYPE_ARMSSE_MHU); 286f8574705SPeter Maydell sysbus_init_child_obj(obj, "mhu1", &s->mhu[1], sizeof(s->mhu[1]), 287*68d6b36fSPeter Maydell TYPE_ARMSSE_MHU); 288f8574705SPeter Maydell } 289e0b00f1bSPeter Maydell if (info->has_ppus) { 290e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 291e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 292e0b00f1bSPeter Maydell int ppuidx = CPU0CORE_PPU + i; 293e0b00f1bSPeter Maydell 294e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, name, &s->ppu[ppuidx], 295e0b00f1bSPeter Maydell sizeof(s->ppu[ppuidx]), 296e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 297e0b00f1bSPeter Maydell g_free(name); 298e0b00f1bSPeter Maydell } 299e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, "DBG_PPU", &s->ppu[DBG_PPU], 300e0b00f1bSPeter Maydell sizeof(s->ppu[DBG_PPU]), 301e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 302e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 303e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 304e0b00f1bSPeter Maydell int ppuidx = RAM0_PPU + i; 305e0b00f1bSPeter Maydell 306e0b00f1bSPeter Maydell sysbus_init_child_obj(obj, name, &s->ppu[ppuidx], 307e0b00f1bSPeter Maydell sizeof(s->ppu[ppuidx]), 308e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 309e0b00f1bSPeter Maydell g_free(name); 310e0b00f1bSPeter Maydell } 311e0b00f1bSPeter Maydell } 3122357bca5SPeter Maydell if (info->has_cachectrl) { 3132357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 3142357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 3152357bca5SPeter Maydell 3162357bca5SPeter Maydell sysbus_init_child_obj(obj, name, &s->cachectrl[i], 3172357bca5SPeter Maydell sizeof(s->cachectrl[i]), 3182357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 3192357bca5SPeter Maydell g_free(name); 3202357bca5SPeter Maydell } 3212357bca5SPeter Maydell } 322c1f57257SPeter Maydell if (info->has_cpusecctrl) { 323c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 324c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 325c1f57257SPeter Maydell 326c1f57257SPeter Maydell sysbus_init_child_obj(obj, name, &s->cpusecctrl[i], 327c1f57257SPeter Maydell sizeof(s->cpusecctrl[i]), 328c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 329c1f57257SPeter Maydell g_free(name); 330c1f57257SPeter Maydell } 331c1f57257SPeter Maydell } 332ade67dcdSPeter Maydell if (info->has_cpuid) { 333ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 334ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 335ade67dcdSPeter Maydell 336ade67dcdSPeter Maydell sysbus_init_child_obj(obj, name, &s->cpuid[i], 337ade67dcdSPeter Maydell sizeof(s->cpuid[i]), 338ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 339ade67dcdSPeter Maydell g_free(name); 340ade67dcdSPeter Maydell } 341ade67dcdSPeter Maydell } 342d61e4e1fSPeter Maydell object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, 343d61e4e1fSPeter Maydell sizeof(s->nmi_orgate), TYPE_OR_IRQ, 344d61e4e1fSPeter Maydell &error_abort, NULL); 345955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 346955cbc6bSThomas Huth sizeof(s->ppc_irq_orgate), TYPE_OR_IRQ, 347955cbc6bSThomas Huth &error_abort, NULL); 348955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 349955cbc6bSThomas Huth sizeof(s->sec_resp_splitter), TYPE_SPLIT_IRQ, 350955cbc6bSThomas Huth &error_abort, NULL); 3519e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 3529e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 3539e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 3549e5e54d1SPeter Maydell 355955cbc6bSThomas Huth object_initialize_child(obj, name, splitter, sizeof(*splitter), 356955cbc6bSThomas Huth TYPE_SPLIT_IRQ, &error_abort, NULL); 357955cbc6bSThomas Huth g_free(name); 3589e5e54d1SPeter Maydell } 35991c1e9fcSPeter Maydell if (info->num_cpus > 1) { 36091c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 36191c1e9fcSPeter Maydell if (irq_is_common[i]) { 36291c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 36391c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 36491c1e9fcSPeter Maydell 36591c1e9fcSPeter Maydell object_initialize_child(obj, name, splitter, sizeof(*splitter), 36691c1e9fcSPeter Maydell TYPE_SPLIT_IRQ, &error_abort, NULL); 36791c1e9fcSPeter Maydell g_free(name); 36891c1e9fcSPeter Maydell } 36991c1e9fcSPeter Maydell } 37091c1e9fcSPeter Maydell } 3719e5e54d1SPeter Maydell } 3729e5e54d1SPeter Maydell 37313628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 3749e5e54d1SPeter Maydell { 37591c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 3769e5e54d1SPeter Maydell 37791c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 3789e5e54d1SPeter Maydell } 3799e5e54d1SPeter Maydell 38013628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 381bb75e16dSPeter Maydell { 38293dbd103SPeter Maydell ARMSSE *s = ARMSSE(opaque); 383bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 384bb75e16dSPeter Maydell } 385bb75e16dSPeter Maydell 38691c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 38791c1e9fcSPeter Maydell { 38891c1e9fcSPeter Maydell /* 38991c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 39091c1e9fcSPeter Maydell * all CPUs in the SSE. 39191c1e9fcSPeter Maydell */ 39291c1e9fcSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(s); 39391c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 39491c1e9fcSPeter Maydell 39591c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 39691c1e9fcSPeter Maydell 39791c1e9fcSPeter Maydell if (info->num_cpus == 1) { 39891c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 39991c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 40091c1e9fcSPeter Maydell } else { 40191c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 40291c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 40391c1e9fcSPeter Maydell } 40491c1e9fcSPeter Maydell } 40591c1e9fcSPeter Maydell 406e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr) 407e0b00f1bSPeter Maydell { 408e0b00f1bSPeter Maydell /* Map a PPU unimplemented device stub */ 409e0b00f1bSPeter Maydell DeviceState *dev = DEVICE(&s->ppu[ppuidx]); 410e0b00f1bSPeter Maydell 411e0b00f1bSPeter Maydell qdev_prop_set_string(dev, "name", name); 412e0b00f1bSPeter Maydell qdev_prop_set_uint64(dev, "size", 0x1000); 413e0b00f1bSPeter Maydell qdev_init_nofail(dev); 414e0b00f1bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr); 415e0b00f1bSPeter Maydell } 416e0b00f1bSPeter Maydell 41713628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 4189e5e54d1SPeter Maydell { 41993dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 420f0cab7feSPeter Maydell ARMSSEClass *asc = ARMSSE_GET_CLASS(dev); 421f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 4229e5e54d1SPeter Maydell int i; 4239e5e54d1SPeter Maydell MemoryRegion *mr; 4249e5e54d1SPeter Maydell Error *err = NULL; 4259e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 4269e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 4279e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 4289e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 4299e5e54d1SPeter Maydell DeviceState *dev_secctl; 4309e5e54d1SPeter Maydell DeviceState *dev_splitter; 4314b635cf7SPeter Maydell uint32_t addr_width_max; 4329e5e54d1SPeter Maydell 4339e5e54d1SPeter Maydell if (!s->board_memory) { 4349e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 4359e5e54d1SPeter Maydell return; 4369e5e54d1SPeter Maydell } 4379e5e54d1SPeter Maydell 4389e5e54d1SPeter Maydell if (!s->mainclk_frq) { 4399e5e54d1SPeter Maydell error_setg(errp, "MAINCLK property was not set"); 4409e5e54d1SPeter Maydell return; 4419e5e54d1SPeter Maydell } 4429e5e54d1SPeter Maydell 4434b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 4444b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 4454b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 4464b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 4474b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 4484b635cf7SPeter Maydell addr_width_max); 4494b635cf7SPeter Maydell return; 4504b635cf7SPeter Maydell } 4514b635cf7SPeter Maydell 4529e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 4539e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 4549e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 4559e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 4569e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 4579e5e54d1SPeter Maydell * 45893dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 4599e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 46093dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 4619e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 4629e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 4639e5e54d1SPeter Maydell * region, otherwise it is an S region. 4649e5e54d1SPeter Maydell * 4659e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 4669e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 4679e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 4689e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 4699e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 4709e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 4719e5e54d1SPeter Maydell * 4729e5e54d1SPeter Maydell * (The other place that guest software can configure security 4739e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 4749e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 4759e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 4769e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 4779e5e54d1SPeter Maydell * 4789e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 4799e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 4809e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 4819e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 48293dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 4839e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 4849e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 4859e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 4869e5e54d1SPeter Maydell */ 4879e5e54d1SPeter Maydell 488d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 4899e5e54d1SPeter Maydell 49091c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 49191c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 49291c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 49391c1e9fcSPeter Maydell int j; 49491c1e9fcSPeter Maydell char *gpioname; 49591c1e9fcSPeter Maydell 49691c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32); 49791c1e9fcSPeter Maydell /* 49891c1e9fcSPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR0 4999e5e54d1SPeter Maydell * register in the IoT Kit System Control Register block, and the 5009e5e54d1SPeter Maydell * initial value of that is in turn specifiable by the FPGA that 5019e5e54d1SPeter Maydell * instantiates the IoT Kit. In QEMU we don't implement this wrinkle, 5029e5e54d1SPeter Maydell * and simply set the CPU's init-svtor to the IoT Kit default value. 50391c1e9fcSPeter Maydell * In SSE-200 the situation is similar, except that the default value 50491c1e9fcSPeter Maydell * is a reset-time signal input. Typically a board using the SSE-200 50591c1e9fcSPeter Maydell * will have a system control processor whose boot firmware initializes 50691c1e9fcSPeter Maydell * the INITSVTOR* registers before powering up the CPUs in any case, 50791c1e9fcSPeter Maydell * so the hardware's default value doesn't matter. QEMU doesn't emulate 50891c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 50932187419SPeter Maydell * firmware does. The initial value is configurable by the board code 51032187419SPeter Maydell * to match whatever its firmware does. 5119e5e54d1SPeter Maydell */ 51232187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 51391c1e9fcSPeter Maydell /* 51491c1e9fcSPeter Maydell * Start all CPUs except CPU0 powered down. In real hardware it is 51591c1e9fcSPeter Maydell * a configurable property of the SSE-200 which CPUs start powered up 51691c1e9fcSPeter Maydell * (via the CPUWAIT0_RST and CPUWAIT1_RST parameters), but since all 51791c1e9fcSPeter Maydell * the boards we care about start CPU0 and leave CPU1 powered off, 51891c1e9fcSPeter Maydell * we hard-code that for now. We can add QOM properties for this 51991c1e9fcSPeter Maydell * later if necessary. 52091c1e9fcSPeter Maydell */ 52191c1e9fcSPeter Maydell if (i > 0) { 52291c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "start-powered-off", &err); 5239e5e54d1SPeter Maydell if (err) { 5249e5e54d1SPeter Maydell error_propagate(errp, err); 5259e5e54d1SPeter Maydell return; 5269e5e54d1SPeter Maydell } 52791c1e9fcSPeter Maydell } 528d847ca51SPeter Maydell 529d847ca51SPeter Maydell if (i > 0) { 530d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 531d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 532d847ca51SPeter Maydell } else { 533d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 534d847ca51SPeter Maydell &s->container, -1); 535d847ca51SPeter Maydell } 536d847ca51SPeter Maydell object_property_set_link(cpuobj, OBJECT(&s->cpu_container[i]), 537d847ca51SPeter Maydell "memory", &err); 5389e5e54d1SPeter Maydell if (err) { 5399e5e54d1SPeter Maydell error_propagate(errp, err); 5409e5e54d1SPeter Maydell return; 5419e5e54d1SPeter Maydell } 54291c1e9fcSPeter Maydell object_property_set_link(cpuobj, OBJECT(s), "idau", &err); 54391c1e9fcSPeter Maydell if (err) { 54491c1e9fcSPeter Maydell error_propagate(errp, err); 54591c1e9fcSPeter Maydell return; 54691c1e9fcSPeter Maydell } 54791c1e9fcSPeter Maydell object_property_set_bool(cpuobj, true, "realized", &err); 5489e5e54d1SPeter Maydell if (err) { 5499e5e54d1SPeter Maydell error_propagate(errp, err); 5509e5e54d1SPeter Maydell return; 5519e5e54d1SPeter Maydell } 5527cd3a2e0SPeter Maydell /* 5537cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 5547cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 5557cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 5567cd3a2e0SPeter Maydell * the cluster is realized. 5577cd3a2e0SPeter Maydell */ 5587cd3a2e0SPeter Maydell object_property_set_bool(OBJECT(&s->cluster[i]), 5597cd3a2e0SPeter Maydell true, "realized", &err); 5607cd3a2e0SPeter Maydell if (err) { 5617cd3a2e0SPeter Maydell error_propagate(errp, err); 5627cd3a2e0SPeter Maydell return; 5637cd3a2e0SPeter Maydell } 5649e5e54d1SPeter Maydell 56591c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 56691c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 56791c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 5685007c904SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + 32); 5699e5e54d1SPeter Maydell } 57091c1e9fcSPeter Maydell if (i == 0) { 57191c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 57291c1e9fcSPeter Maydell } else { 57391c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 57491c1e9fcSPeter Maydell } 57591c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 57691c1e9fcSPeter Maydell s->exp_irqs[i], 57791c1e9fcSPeter Maydell gpioname, s->exp_numirq); 57891c1e9fcSPeter Maydell g_free(gpioname); 57991c1e9fcSPeter Maydell } 58091c1e9fcSPeter Maydell 58191c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 58291c1e9fcSPeter Maydell if (info->num_cpus > 1) { 58391c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 58491c1e9fcSPeter Maydell if (irq_is_common[i]) { 58591c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 58691c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 58791c1e9fcSPeter Maydell int cpunum; 58891c1e9fcSPeter Maydell 58991c1e9fcSPeter Maydell object_property_set_int(splitter, info->num_cpus, 59091c1e9fcSPeter Maydell "num-lines", &err); 59191c1e9fcSPeter Maydell if (err) { 59291c1e9fcSPeter Maydell error_propagate(errp, err); 59391c1e9fcSPeter Maydell return; 59491c1e9fcSPeter Maydell } 59591c1e9fcSPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 59691c1e9fcSPeter Maydell if (err) { 59791c1e9fcSPeter Maydell error_propagate(errp, err); 59891c1e9fcSPeter Maydell return; 59991c1e9fcSPeter Maydell } 60091c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 60191c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 60291c1e9fcSPeter Maydell 60391c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 60491c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 60591c1e9fcSPeter Maydell } 60691c1e9fcSPeter Maydell } 60791c1e9fcSPeter Maydell } 60891c1e9fcSPeter Maydell } 6099e5e54d1SPeter Maydell 6109e5e54d1SPeter Maydell /* Set up the big aliases first */ 6113733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 6123733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 6133733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 6143733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 6159e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 6169e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 6179e5e54d1SPeter Maydell * control interfaces for the protection controllers). 6189e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 6193733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 6203733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 6219e5e54d1SPeter Maydell */ 6223733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 6233733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 6243733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 6253733f803SPeter Maydell } 6269e5e54d1SPeter Maydell 6279e5e54d1SPeter Maydell /* Security controller */ 6289e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->secctl), true, "realized", &err); 6299e5e54d1SPeter Maydell if (err) { 6309e5e54d1SPeter Maydell error_propagate(errp, err); 6319e5e54d1SPeter Maydell return; 6329e5e54d1SPeter Maydell } 6339e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 6349e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 6359e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 6369e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 6379e5e54d1SPeter Maydell 6389e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 6399e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 6409e5e54d1SPeter Maydell 6419e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 64293dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 64393dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 6449e5e54d1SPeter Maydell */ 6459e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->sec_resp_splitter), 3, 6469e5e54d1SPeter Maydell "num-lines", &err); 6479e5e54d1SPeter Maydell if (err) { 6489e5e54d1SPeter Maydell error_propagate(errp, err); 6499e5e54d1SPeter Maydell return; 6509e5e54d1SPeter Maydell } 6519e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->sec_resp_splitter), true, 6529e5e54d1SPeter Maydell "realized", &err); 6539e5e54d1SPeter Maydell if (err) { 6549e5e54d1SPeter Maydell error_propagate(errp, err); 6559e5e54d1SPeter Maydell return; 6569e5e54d1SPeter Maydell } 6579e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 6589e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 6599e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 6609e5e54d1SPeter Maydell 661f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 662f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 663f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 664f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 6654b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 666f0cab7feSPeter Maydell 6674b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 6684b635cf7SPeter Maydell sram_bank_size, &err); 669f0cab7feSPeter Maydell g_free(ramname); 670af60b291SPeter Maydell if (err) { 671af60b291SPeter Maydell error_propagate(errp, err); 672af60b291SPeter Maydell return; 673af60b291SPeter Maydell } 674f0cab7feSPeter Maydell object_property_set_link(OBJECT(&s->mpc[i]), OBJECT(&s->sram[i]), 675af60b291SPeter Maydell "downstream", &err); 676af60b291SPeter Maydell if (err) { 677af60b291SPeter Maydell error_propagate(errp, err); 678af60b291SPeter Maydell return; 679af60b291SPeter Maydell } 680f0cab7feSPeter Maydell object_property_set_bool(OBJECT(&s->mpc[i]), true, "realized", &err); 681af60b291SPeter Maydell if (err) { 682af60b291SPeter Maydell error_propagate(errp, err); 683af60b291SPeter Maydell return; 684af60b291SPeter Maydell } 685af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 686f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 6874b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 6884b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 689f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 690af60b291SPeter Maydell /* ...and its register interface */ 691f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 692f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 693f0cab7feSPeter Maydell } 694af60b291SPeter Maydell 695bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 696bb75e16dSPeter Maydell object_property_set_int(OBJECT(&s->mpc_irq_orgate), 697f0cab7feSPeter Maydell IOTS_NUM_EXP_MPC + info->sram_banks, 698f0cab7feSPeter Maydell "num-lines", &err); 699bb75e16dSPeter Maydell if (err) { 700bb75e16dSPeter Maydell error_propagate(errp, err); 701bb75e16dSPeter Maydell return; 702bb75e16dSPeter Maydell } 703bb75e16dSPeter Maydell object_property_set_bool(OBJECT(&s->mpc_irq_orgate), true, 704bb75e16dSPeter Maydell "realized", &err); 705bb75e16dSPeter Maydell if (err) { 706bb75e16dSPeter Maydell error_propagate(errp, err); 707bb75e16dSPeter Maydell return; 708bb75e16dSPeter Maydell } 709bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 71091c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 711bb75e16dSPeter Maydell 7129e5e54d1SPeter Maydell /* Devices behind APB PPC0: 7139e5e54d1SPeter Maydell * 0x40000000: timer0 7149e5e54d1SPeter Maydell * 0x40001000: timer1 7159e5e54d1SPeter Maydell * 0x40002000: dual timer 716f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 717f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 7189e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 7199e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 7209e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 7219e5e54d1SPeter Maydell */ 7229e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq); 7239e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer0), true, "realized", &err); 7249e5e54d1SPeter Maydell if (err) { 7259e5e54d1SPeter Maydell error_propagate(errp, err); 7269e5e54d1SPeter Maydell return; 7279e5e54d1SPeter Maydell } 7289e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, 72991c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 3)); 7309e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); 7319e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[0]", &err); 7329e5e54d1SPeter Maydell if (err) { 7339e5e54d1SPeter Maydell error_propagate(errp, err); 7349e5e54d1SPeter Maydell return; 7359e5e54d1SPeter Maydell } 7369e5e54d1SPeter Maydell 7379e5e54d1SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq); 7389e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->timer1), true, "realized", &err); 7399e5e54d1SPeter Maydell if (err) { 7409e5e54d1SPeter Maydell error_propagate(errp, err); 7419e5e54d1SPeter Maydell return; 7429e5e54d1SPeter Maydell } 7439e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, 74491c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 4)); 7459e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); 7469e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[1]", &err); 7479e5e54d1SPeter Maydell if (err) { 7489e5e54d1SPeter Maydell error_propagate(errp, err); 7499e5e54d1SPeter Maydell return; 7509e5e54d1SPeter Maydell } 7519e5e54d1SPeter Maydell 752017d069dSPeter Maydell 753017d069dSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq); 7549e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->dualtimer), true, "realized", &err); 7559e5e54d1SPeter Maydell if (err) { 7569e5e54d1SPeter Maydell error_propagate(errp, err); 7579e5e54d1SPeter Maydell return; 7589e5e54d1SPeter Maydell } 759017d069dSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->dualtimer), 0, 76091c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 5)); 7619e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); 7629e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), "port[2]", &err); 7639e5e54d1SPeter Maydell if (err) { 7649e5e54d1SPeter Maydell error_propagate(errp, err); 7659e5e54d1SPeter Maydell return; 7669e5e54d1SPeter Maydell } 7679e5e54d1SPeter Maydell 768f8574705SPeter Maydell if (info->has_mhus) { 769*68d6b36fSPeter Maydell /* 770*68d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 771*68d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 772*68d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 773*68d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 774*68d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 775*68d6b36fSPeter Maydell */ 776*68d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 777f8574705SPeter Maydell 778*68d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 779*68d6b36fSPeter Maydell char *port; 780*68d6b36fSPeter Maydell int cpunum; 781*68d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 782*68d6b36fSPeter Maydell 783f8574705SPeter Maydell object_property_set_bool(OBJECT(&s->mhu[i]), true, 784f8574705SPeter Maydell "realized", &err); 785f8574705SPeter Maydell if (err) { 786f8574705SPeter Maydell error_propagate(errp, err); 787f8574705SPeter Maydell return; 788f8574705SPeter Maydell } 789763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 790*68d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 791f8574705SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc0), OBJECT(mr), 792f8574705SPeter Maydell port, &err); 793763e10f7SPeter Maydell g_free(port); 794f8574705SPeter Maydell if (err) { 795f8574705SPeter Maydell error_propagate(errp, err); 796f8574705SPeter Maydell return; 797f8574705SPeter Maydell } 798*68d6b36fSPeter Maydell 799*68d6b36fSPeter Maydell /* 800*68d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 801*68d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 802*68d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 803*68d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 804*68d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 805*68d6b36fSPeter Maydell */ 806*68d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 807*68d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 808*68d6b36fSPeter Maydell 809*68d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 810*68d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 811*68d6b36fSPeter Maydell } 812f8574705SPeter Maydell } 813f8574705SPeter Maydell } 814f8574705SPeter Maydell 8159e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc0), true, "realized", &err); 8169e5e54d1SPeter Maydell if (err) { 8179e5e54d1SPeter Maydell error_propagate(errp, err); 8189e5e54d1SPeter Maydell return; 8199e5e54d1SPeter Maydell } 8209e5e54d1SPeter Maydell 8219e5e54d1SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); 8229e5e54d1SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc0); 8239e5e54d1SPeter Maydell 8249e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); 8259e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40000000, mr); 8269e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); 8279e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40001000, mr); 8289e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); 8299e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40002000, mr); 830f8574705SPeter Maydell if (info->has_mhus) { 831f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 832f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 833f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 834f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 835f8574705SPeter Maydell } 8369e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 8379e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 8389e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8399e5e54d1SPeter Maydell "cfg_nonsec", i)); 8409e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 8419e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8429e5e54d1SPeter Maydell "cfg_ap", i)); 8439e5e54d1SPeter Maydell } 8449e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 8459e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8469e5e54d1SPeter Maydell "irq_enable", 0)); 8479e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 8489e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8499e5e54d1SPeter Maydell "irq_clear", 0)); 8509e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 8519e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8529e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 8539e5e54d1SPeter Maydell 8549e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 8559e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 8569e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 8579e5e54d1SPeter Maydell */ 8589e5e54d1SPeter Maydell object_property_set_int(OBJECT(&s->ppc_irq_orgate), 8599e5e54d1SPeter Maydell NUM_PPCS, "num-lines", &err); 8609e5e54d1SPeter Maydell if (err) { 8619e5e54d1SPeter Maydell error_propagate(errp, err); 8629e5e54d1SPeter Maydell return; 8639e5e54d1SPeter Maydell } 8649e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->ppc_irq_orgate), true, 8659e5e54d1SPeter Maydell "realized", &err); 8669e5e54d1SPeter Maydell if (err) { 8679e5e54d1SPeter Maydell error_propagate(errp, err); 8689e5e54d1SPeter Maydell return; 8699e5e54d1SPeter Maydell } 8709e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 87191c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 8729e5e54d1SPeter Maydell 8732357bca5SPeter Maydell /* 8742357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 8752357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 8762357bca5SPeter Maydell * 0x50010000: L1 icache control registers 8772357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 8782357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 8792357bca5SPeter Maydell */ 8802357bca5SPeter Maydell if (info->has_cachectrl) { 8812357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 8822357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 8832357bca5SPeter Maydell MemoryRegion *mr; 8842357bca5SPeter Maydell 8852357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 8862357bca5SPeter Maydell g_free(name); 8872357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 8882357bca5SPeter Maydell object_property_set_bool(OBJECT(&s->cachectrl[i]), true, 8892357bca5SPeter Maydell "realized", &err); 8902357bca5SPeter Maydell if (err) { 8912357bca5SPeter Maydell error_propagate(errp, err); 8922357bca5SPeter Maydell return; 8932357bca5SPeter Maydell } 8942357bca5SPeter Maydell 8952357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 8962357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 8972357bca5SPeter Maydell } 8982357bca5SPeter Maydell } 899c1f57257SPeter Maydell if (info->has_cpusecctrl) { 900c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 901c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 902c1f57257SPeter Maydell MemoryRegion *mr; 903c1f57257SPeter Maydell 904c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 905c1f57257SPeter Maydell g_free(name); 906c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 907c1f57257SPeter Maydell object_property_set_bool(OBJECT(&s->cpusecctrl[i]), true, 908c1f57257SPeter Maydell "realized", &err); 909c1f57257SPeter Maydell if (err) { 910c1f57257SPeter Maydell error_propagate(errp, err); 911c1f57257SPeter Maydell return; 912c1f57257SPeter Maydell } 913c1f57257SPeter Maydell 914c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 915c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 916c1f57257SPeter Maydell } 917c1f57257SPeter Maydell } 918ade67dcdSPeter Maydell if (info->has_cpuid) { 919ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 920ade67dcdSPeter Maydell MemoryRegion *mr; 921ade67dcdSPeter Maydell 922ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 923ade67dcdSPeter Maydell object_property_set_bool(OBJECT(&s->cpuid[i]), true, 924ade67dcdSPeter Maydell "realized", &err); 925ade67dcdSPeter Maydell if (err) { 926ade67dcdSPeter Maydell error_propagate(errp, err); 927ade67dcdSPeter Maydell return; 928ade67dcdSPeter Maydell } 929ade67dcdSPeter Maydell 930ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 931ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 932ade67dcdSPeter Maydell } 933ade67dcdSPeter Maydell } 9349e5e54d1SPeter Maydell 93593dbd103SPeter Maydell /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */ 9369e5e54d1SPeter Maydell /* Devices behind APB PPC1: 9379e5e54d1SPeter Maydell * 0x4002f000: S32K timer 9389e5e54d1SPeter Maydell */ 939e2d203baSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK); 9409e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->s32ktimer), true, "realized", &err); 9419e5e54d1SPeter Maydell if (err) { 9429e5e54d1SPeter Maydell error_propagate(errp, err); 9439e5e54d1SPeter Maydell return; 9449e5e54d1SPeter Maydell } 945e2d203baSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0, 94691c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 2)); 9479e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); 9489e5e54d1SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc1), OBJECT(mr), "port[0]", &err); 9499e5e54d1SPeter Maydell if (err) { 9509e5e54d1SPeter Maydell error_propagate(errp, err); 9519e5e54d1SPeter Maydell return; 9529e5e54d1SPeter Maydell } 9539e5e54d1SPeter Maydell 9549e5e54d1SPeter Maydell object_property_set_bool(OBJECT(&s->apb_ppc1), true, "realized", &err); 9559e5e54d1SPeter Maydell if (err) { 9569e5e54d1SPeter Maydell error_propagate(errp, err); 9579e5e54d1SPeter Maydell return; 9589e5e54d1SPeter Maydell } 9599e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); 9609e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x4002f000, mr); 9619e5e54d1SPeter Maydell 9629e5e54d1SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc1); 9639e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 9649e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9659e5e54d1SPeter Maydell "cfg_nonsec", 0)); 9669e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 9679e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9689e5e54d1SPeter Maydell "cfg_ap", 0)); 9699e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 9709e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9719e5e54d1SPeter Maydell "irq_enable", 0)); 9729e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 9739e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9749e5e54d1SPeter Maydell "irq_clear", 0)); 9759e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 9769e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9779e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 9789e5e54d1SPeter Maydell 979dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), info->sys_version, 980dde0c491SPeter Maydell "SYS_VERSION", &err); 981dde0c491SPeter Maydell if (err) { 982dde0c491SPeter Maydell error_propagate(errp, err); 983dde0c491SPeter Maydell return; 984dde0c491SPeter Maydell } 985dde0c491SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), 986dde0c491SPeter Maydell armsse_sys_config_value(s, info), 987dde0c491SPeter Maydell "SYS_CONFIG", &err); 988dde0c491SPeter Maydell if (err) { 989dde0c491SPeter Maydell error_propagate(errp, err); 990dde0c491SPeter Maydell return; 991dde0c491SPeter Maydell } 99206e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysinfo), true, "realized", &err); 99306e65af3SPeter Maydell if (err) { 99406e65af3SPeter Maydell error_propagate(errp, err); 99506e65af3SPeter Maydell return; 99606e65af3SPeter Maydell } 99706e65af3SPeter Maydell /* System information registers */ 99806e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); 99906e65af3SPeter Maydell /* System control registers */ 100006e65af3SPeter Maydell object_property_set_bool(OBJECT(&s->sysctl), true, "realized", &err); 100106e65af3SPeter Maydell if (err) { 100206e65af3SPeter Maydell error_propagate(errp, err); 100306e65af3SPeter Maydell return; 100406e65af3SPeter Maydell } 100506e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000); 1006d61e4e1fSPeter Maydell 1007e0b00f1bSPeter Maydell if (info->has_ppus) { 1008e0b00f1bSPeter Maydell /* CPUnCORE_PPU for each CPU */ 1009e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1010e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 1011e0b00f1bSPeter Maydell 1012e0b00f1bSPeter Maydell map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000); 1013e0b00f1bSPeter Maydell /* 1014e0b00f1bSPeter Maydell * We don't support CPU debug so don't create the 1015e0b00f1bSPeter Maydell * CPU0DEBUG_PPU at 0x50024000 and 0x50026000. 1016e0b00f1bSPeter Maydell */ 1017e0b00f1bSPeter Maydell g_free(name); 1018e0b00f1bSPeter Maydell } 1019e0b00f1bSPeter Maydell map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000); 1020e0b00f1bSPeter Maydell 1021e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 1022e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 1023e0b00f1bSPeter Maydell 1024e0b00f1bSPeter Maydell map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000); 1025e0b00f1bSPeter Maydell g_free(name); 1026e0b00f1bSPeter Maydell } 1027e0b00f1bSPeter Maydell } 1028e0b00f1bSPeter Maydell 1029d61e4e1fSPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 1030d61e4e1fSPeter Maydell object_property_set_int(OBJECT(&s->nmi_orgate), 2, "num-lines", &err); 1031d61e4e1fSPeter Maydell if (err) { 1032d61e4e1fSPeter Maydell error_propagate(errp, err); 1033d61e4e1fSPeter Maydell return; 1034d61e4e1fSPeter Maydell } 1035d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nmi_orgate), true, "realized", &err); 1036d61e4e1fSPeter Maydell if (err) { 1037d61e4e1fSPeter Maydell error_propagate(errp, err); 1038d61e4e1fSPeter Maydell return; 1039d61e4e1fSPeter Maydell } 1040d61e4e1fSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 1041d61e4e1fSPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 1042d61e4e1fSPeter Maydell 1043d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK); 1044d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->s32kwatchdog), true, "realized", &err); 1045d61e4e1fSPeter Maydell if (err) { 1046d61e4e1fSPeter Maydell error_propagate(errp, err); 1047d61e4e1fSPeter Maydell return; 1048d61e4e1fSPeter Maydell } 1049d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 1050d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0)); 1051d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000); 10529e5e54d1SPeter Maydell 105393dbd103SPeter Maydell /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ 10549e5e54d1SPeter Maydell 1055d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq); 1056d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->nswatchdog), true, "realized", &err); 1057d61e4e1fSPeter Maydell if (err) { 1058d61e4e1fSPeter Maydell error_propagate(errp, err); 1059d61e4e1fSPeter Maydell return; 1060d61e4e1fSPeter Maydell } 1061d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0, 106291c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 1)); 1063d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); 1064d61e4e1fSPeter Maydell 1065d61e4e1fSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq); 1066d61e4e1fSPeter Maydell object_property_set_bool(OBJECT(&s->swatchdog), true, "realized", &err); 1067d61e4e1fSPeter Maydell if (err) { 1068d61e4e1fSPeter Maydell error_propagate(errp, err); 1069d61e4e1fSPeter Maydell return; 1070d61e4e1fSPeter Maydell } 1071d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0, 1072d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1)); 1073d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000); 10749e5e54d1SPeter Maydell 10759e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 10769e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 10779e5e54d1SPeter Maydell 10789e5e54d1SPeter Maydell object_property_set_int(splitter, 2, "num-lines", &err); 10799e5e54d1SPeter Maydell if (err) { 10809e5e54d1SPeter Maydell error_propagate(errp, err); 10819e5e54d1SPeter Maydell return; 10829e5e54d1SPeter Maydell } 10839e5e54d1SPeter Maydell object_property_set_bool(splitter, true, "realized", &err); 10849e5e54d1SPeter Maydell if (err) { 10859e5e54d1SPeter Maydell error_propagate(errp, err); 10869e5e54d1SPeter Maydell return; 10879e5e54d1SPeter Maydell } 10889e5e54d1SPeter Maydell } 10899e5e54d1SPeter Maydell 10909e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 10919e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 10929e5e54d1SPeter Maydell 109313628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 10949e5e54d1SPeter Maydell g_free(ppcname); 10959e5e54d1SPeter Maydell } 10969e5e54d1SPeter Maydell 10979e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 10989e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 10999e5e54d1SPeter Maydell 110013628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 11019e5e54d1SPeter Maydell g_free(ppcname); 11029e5e54d1SPeter Maydell } 11039e5e54d1SPeter Maydell 11049e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 11059e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 11069e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 11079e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 11089e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 11099e5e54d1SPeter Maydell TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; 11109e5e54d1SPeter Maydell 11119e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 11129e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 11139e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 11149e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 11159e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 11169e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 11177a35383aSPeter Maydell g_free(gpioname); 11189e5e54d1SPeter Maydell } 11199e5e54d1SPeter Maydell 1120bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1121f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1122bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1123bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1124bb75e16dSPeter Maydell 1125bb75e16dSPeter Maydell object_property_set_int(OBJECT(splitter), 2, "num-lines", &err); 1126bb75e16dSPeter Maydell if (err) { 1127bb75e16dSPeter Maydell error_propagate(errp, err); 1128bb75e16dSPeter Maydell return; 1129bb75e16dSPeter Maydell } 1130bb75e16dSPeter Maydell object_property_set_bool(OBJECT(splitter), true, "realized", &err); 1131bb75e16dSPeter Maydell if (err) { 1132bb75e16dSPeter Maydell error_propagate(errp, err); 1133bb75e16dSPeter Maydell return; 1134bb75e16dSPeter Maydell } 1135bb75e16dSPeter Maydell 1136bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1137bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1138bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1139bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1140bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1141bb75e16dSPeter Maydell "mpcexp_status", i)); 1142bb75e16dSPeter Maydell } else { 1143bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1144f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1145f0cab7feSPeter Maydell "irq", 0, 1146bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1147bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1148bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1149bb75e16dSPeter Maydell "mpc_status", 0)); 1150bb75e16dSPeter Maydell } 1151bb75e16dSPeter Maydell 1152bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1153bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1154bb75e16dSPeter Maydell } 1155bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1156bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1157bb75e16dSPeter Maydell */ 115813628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1159bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1160bb75e16dSPeter Maydell 116113628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 11629e5e54d1SPeter Maydell 1163132b475aSPeter Maydell /* Forward the MSC related signals */ 1164132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1165132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1166132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1167132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 116891c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1169132b475aSPeter Maydell 1170132b475aSPeter Maydell /* 1171132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1172132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1173132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 117493dbd103SPeter Maydell * devices in the ARMSSE. 1175132b475aSPeter Maydell */ 1176132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1177132b475aSPeter Maydell 11789e5e54d1SPeter Maydell system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq; 11799e5e54d1SPeter Maydell } 11809e5e54d1SPeter Maydell 118113628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 11829e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 11839e5e54d1SPeter Maydell { 118493dbd103SPeter Maydell /* 118593dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 11869e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 11879e5e54d1SPeter Maydell * NSCCFG register in the security controller. 11889e5e54d1SPeter Maydell */ 118993dbd103SPeter Maydell ARMSSE *s = ARMSSE(ii); 11909e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 11919e5e54d1SPeter Maydell 11929e5e54d1SPeter Maydell *ns = !(region & 1); 11939e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 11949e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 11959e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 11969e5e54d1SPeter Maydell *iregion = region; 11979e5e54d1SPeter Maydell } 11989e5e54d1SPeter Maydell 119913628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 12009e5e54d1SPeter Maydell .name = "iotkit", 12019e5e54d1SPeter Maydell .version_id = 1, 12029e5e54d1SPeter Maydell .minimum_version_id = 1, 12039e5e54d1SPeter Maydell .fields = (VMStateField[]) { 120493dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 12059e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 12069e5e54d1SPeter Maydell } 12079e5e54d1SPeter Maydell }; 12089e5e54d1SPeter Maydell 120913628891SPeter Maydell static Property armsse_properties[] = { 121093dbd103SPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 12119e5e54d1SPeter Maydell MemoryRegion *), 121293dbd103SPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 121393dbd103SPeter Maydell DEFINE_PROP_UINT32("MAINCLK", ARMSSE, mainclk_frq, 0), 12144b635cf7SPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 121532187419SPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 12169e5e54d1SPeter Maydell DEFINE_PROP_END_OF_LIST() 12179e5e54d1SPeter Maydell }; 12189e5e54d1SPeter Maydell 121913628891SPeter Maydell static void armsse_reset(DeviceState *dev) 12209e5e54d1SPeter Maydell { 122193dbd103SPeter Maydell ARMSSE *s = ARMSSE(dev); 12229e5e54d1SPeter Maydell 12239e5e54d1SPeter Maydell s->nsccfg = 0; 12249e5e54d1SPeter Maydell } 12259e5e54d1SPeter Maydell 122613628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 12279e5e54d1SPeter Maydell { 12289e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 12299e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 12304c3690b5SPeter Maydell ARMSSEClass *asc = ARMSSE_CLASS(klass); 12319e5e54d1SPeter Maydell 123213628891SPeter Maydell dc->realize = armsse_realize; 123313628891SPeter Maydell dc->vmsd = &armsse_vmstate; 123413628891SPeter Maydell dc->props = armsse_properties; 123513628891SPeter Maydell dc->reset = armsse_reset; 123613628891SPeter Maydell iic->check = armsse_idau_check; 12374c3690b5SPeter Maydell asc->info = data; 12389e5e54d1SPeter Maydell } 12399e5e54d1SPeter Maydell 12404c3690b5SPeter Maydell static const TypeInfo armsse_info = { 124193dbd103SPeter Maydell .name = TYPE_ARMSSE, 12429e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 124393dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 124413628891SPeter Maydell .instance_init = armsse_init, 12454c3690b5SPeter Maydell .abstract = true, 12469e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 12479e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 12489e5e54d1SPeter Maydell { } 12499e5e54d1SPeter Maydell } 12509e5e54d1SPeter Maydell }; 12519e5e54d1SPeter Maydell 12524c3690b5SPeter Maydell static void armsse_register_types(void) 12539e5e54d1SPeter Maydell { 12544c3690b5SPeter Maydell int i; 12554c3690b5SPeter Maydell 12564c3690b5SPeter Maydell type_register_static(&armsse_info); 12574c3690b5SPeter Maydell 12584c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 12594c3690b5SPeter Maydell TypeInfo ti = { 12604c3690b5SPeter Maydell .name = armsse_variants[i].name, 12614c3690b5SPeter Maydell .parent = TYPE_ARMSSE, 126213628891SPeter Maydell .class_init = armsse_class_init, 12634c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 12644c3690b5SPeter Maydell }; 12654c3690b5SPeter Maydell type_register(&ti); 12664c3690b5SPeter Maydell } 12679e5e54d1SPeter Maydell } 12689e5e54d1SPeter Maydell 12694c3690b5SPeter Maydell type_init(armsse_register_types); 1270