19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15aab7a378SPeter Maydell #include "qemu/bitops.h" 169e5e54d1SPeter Maydell #include "qapi/error.h" 179e5e54d1SPeter Maydell #include "trace.h" 189e5e54d1SPeter Maydell #include "hw/sysbus.h" 19d6454270SMarkus Armbruster #include "migration/vmstate.h" 209e5e54d1SPeter Maydell #include "hw/registerfields.h" 216eee5d24SPeter Maydell #include "hw/arm/armsse.h" 2212ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2364552b6bSMarkus Armbruster #include "hw/irq.h" 248fd34dc0SPeter Maydell #include "hw/qdev-clock.h" 259e5e54d1SPeter Maydell 26dde0c491SPeter Maydell /* Format of the System Information block SYS_CONFIG register */ 27dde0c491SPeter Maydell typedef enum SysConfigFormat { 28dde0c491SPeter Maydell IoTKitFormat, 29dde0c491SPeter Maydell SSE200Format, 30dde0c491SPeter Maydell } SysConfigFormat; 31dde0c491SPeter Maydell 324c3690b5SPeter Maydell struct ARMSSEInfo { 334c3690b5SPeter Maydell const char *name; 34f0cab7feSPeter Maydell int sram_banks; 3591c1e9fcSPeter Maydell int num_cpus; 36dde0c491SPeter Maydell uint32_t sys_version; 37aab7a378SPeter Maydell uint32_t cpuwait_rst; 38dde0c491SPeter Maydell SysConfigFormat sys_config_format; 39f8574705SPeter Maydell bool has_mhus; 40e0b00f1bSPeter Maydell bool has_ppus; 412357bca5SPeter Maydell bool has_cachectrl; 42c1f57257SPeter Maydell bool has_cpusecctrl; 43ade67dcdSPeter Maydell bool has_cpuid; 44a90a862bSPeter Maydell Property *props; 45a90a862bSPeter Maydell }; 46a90a862bSPeter Maydell 47a90a862bSPeter Maydell static Property iotkit_properties[] = { 48a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 49a90a862bSPeter Maydell MemoryRegion *), 50a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 51a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 52a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 53a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 54a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 55a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 56a90a862bSPeter Maydell }; 57a90a862bSPeter Maydell 58a90a862bSPeter Maydell static Property armsse_properties[] = { 59a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 60a90a862bSPeter Maydell MemoryRegion *), 61a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 62a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 63a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 64a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), 65a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), 66a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), 67a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), 68a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 694c3690b5SPeter Maydell }; 704c3690b5SPeter Maydell 714c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 724c3690b5SPeter Maydell { 734c3690b5SPeter Maydell .name = TYPE_IOTKIT, 74f0cab7feSPeter Maydell .sram_banks = 1, 7591c1e9fcSPeter Maydell .num_cpus = 1, 76dde0c491SPeter Maydell .sys_version = 0x41743, 77aab7a378SPeter Maydell .cpuwait_rst = 0, 78dde0c491SPeter Maydell .sys_config_format = IoTKitFormat, 79f8574705SPeter Maydell .has_mhus = false, 80e0b00f1bSPeter Maydell .has_ppus = false, 812357bca5SPeter Maydell .has_cachectrl = false, 82c1f57257SPeter Maydell .has_cpusecctrl = false, 83ade67dcdSPeter Maydell .has_cpuid = false, 84a90a862bSPeter Maydell .props = iotkit_properties, 854c3690b5SPeter Maydell }, 860829d24eSPeter Maydell { 870829d24eSPeter Maydell .name = TYPE_SSE200, 880829d24eSPeter Maydell .sram_banks = 4, 890829d24eSPeter Maydell .num_cpus = 2, 900829d24eSPeter Maydell .sys_version = 0x22041743, 91aab7a378SPeter Maydell .cpuwait_rst = 2, 920829d24eSPeter Maydell .sys_config_format = SSE200Format, 930829d24eSPeter Maydell .has_mhus = true, 940829d24eSPeter Maydell .has_ppus = true, 950829d24eSPeter Maydell .has_cachectrl = true, 960829d24eSPeter Maydell .has_cpusecctrl = true, 970829d24eSPeter Maydell .has_cpuid = true, 98a90a862bSPeter Maydell .props = armsse_properties, 990829d24eSPeter Maydell }, 1004c3690b5SPeter Maydell }; 1014c3690b5SPeter Maydell 102dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 103dde0c491SPeter Maydell { 104dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 105dde0c491SPeter Maydell uint32_t sys_config; 106dde0c491SPeter Maydell 107dde0c491SPeter Maydell switch (info->sys_config_format) { 108dde0c491SPeter Maydell case IoTKitFormat: 109dde0c491SPeter Maydell sys_config = 0; 110dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 111dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 112dde0c491SPeter Maydell break; 113dde0c491SPeter Maydell case SSE200Format: 114dde0c491SPeter Maydell sys_config = 0; 115dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 116dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 117dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 118dde0c491SPeter Maydell if (info->num_cpus > 1) { 119dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 120dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 121dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 122dde0c491SPeter Maydell } 123dde0c491SPeter Maydell break; 124dde0c491SPeter Maydell default: 125dde0c491SPeter Maydell g_assert_not_reached(); 126dde0c491SPeter Maydell } 127dde0c491SPeter Maydell return sys_config; 128dde0c491SPeter Maydell } 129dde0c491SPeter Maydell 130d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 131d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 132d61e4e1fSPeter Maydell 13391c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 13491c1e9fcSPeter Maydell static bool irq_is_common[32] = { 13591c1e9fcSPeter Maydell [0 ... 5] = true, 13691c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 13791c1e9fcSPeter Maydell [8 ... 12] = true, 13891c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 13991c1e9fcSPeter Maydell /* 14: reserved */ 14091c1e9fcSPeter Maydell [15 ... 20] = true, 14191c1e9fcSPeter Maydell /* 21: reserved */ 14291c1e9fcSPeter Maydell [22 ... 26] = true, 14391c1e9fcSPeter Maydell /* 27: reserved */ 14491c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 14591c1e9fcSPeter Maydell /* 30, 31: reserved */ 14691c1e9fcSPeter Maydell }; 14791c1e9fcSPeter Maydell 1483733f803SPeter Maydell /* 1493733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 1509e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 1519e5e54d1SPeter Maydell */ 1523733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 1533733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 1549e5e54d1SPeter Maydell { 1553733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 1569e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 1573733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 1589e5e54d1SPeter Maydell } 1599e5e54d1SPeter Maydell 1609e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 1619e5e54d1SPeter Maydell { 1629e5e54d1SPeter Maydell qemu_irq destirq = opaque; 1639e5e54d1SPeter Maydell 1649e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 1659e5e54d1SPeter Maydell } 1669e5e54d1SPeter Maydell 1679e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 1689e5e54d1SPeter Maydell { 1698055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 1709e5e54d1SPeter Maydell 1719e5e54d1SPeter Maydell s->nsccfg = level; 1729e5e54d1SPeter Maydell } 1739e5e54d1SPeter Maydell 17413628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 1759e5e54d1SPeter Maydell { 1769e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 17793dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 1789e5e54d1SPeter Maydell * are provided by the security controller and which we want to 17993dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 18093dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 1819e5e54d1SPeter Maydell */ 1829e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 18313628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 1849e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 1859e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1869e5e54d1SPeter Maydell char *name; 1879e5e54d1SPeter Maydell 1889e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 18913628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1909e5e54d1SPeter Maydell g_free(name); 1919e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 19213628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1939e5e54d1SPeter Maydell g_free(name); 1949e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 19513628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1969e5e54d1SPeter Maydell g_free(name); 1979e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 19813628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 1999e5e54d1SPeter Maydell g_free(name); 2009e5e54d1SPeter Maydell 2019e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 2029e5e54d1SPeter Maydell * split it so we can send it both to the security controller 2039e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 2049e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 2059e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 2069e5e54d1SPeter Maydell */ 2079e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 2089e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 2099e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 2109e5e54d1SPeter Maydell name, 0)); 2119e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 2129e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 2139e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 21413628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 2159e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 2169e5e54d1SPeter Maydell g_free(name); 2179e5e54d1SPeter Maydell } 2189e5e54d1SPeter Maydell 21913628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 2209e5e54d1SPeter Maydell { 2219e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 22213628891SPeter Maydell * named GPIO output of the armsse object. 2239e5e54d1SPeter Maydell */ 2249e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 2259e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 2269e5e54d1SPeter Maydell 2279e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 2289e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 2299e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 2309e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 2319e5e54d1SPeter Maydell } 2329e5e54d1SPeter Maydell 233*5ee0abedSPeter Maydell static void armsse_mainclk_update(void *opaque, ClockEvent event) 2348ee3e26eSPeter Maydell { 2358ee3e26eSPeter Maydell ARMSSE *s = ARM_SSE(opaque); 236*5ee0abedSPeter Maydell 2378ee3e26eSPeter Maydell /* 2388ee3e26eSPeter Maydell * Set system_clock_scale from our Clock input; this is what 2398ee3e26eSPeter Maydell * controls the tick rate of the CPU SysTick timer. 2408ee3e26eSPeter Maydell */ 2418ee3e26eSPeter Maydell system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); 2428ee3e26eSPeter Maydell } 2438ee3e26eSPeter Maydell 24413628891SPeter Maydell static void armsse_init(Object *obj) 2459e5e54d1SPeter Maydell { 2468055340fSEduardo Habkost ARMSSE *s = ARM_SSE(obj); 2478055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(obj); 248f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 2499e5e54d1SPeter Maydell int i; 2509e5e54d1SPeter Maydell 251f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 25291c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 253f0cab7feSPeter Maydell 2548ee3e26eSPeter Maydell s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", 255*5ee0abedSPeter Maydell armsse_mainclk_update, s, ClockUpdate); 256*5ee0abedSPeter Maydell s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL, 0); 2578fd34dc0SPeter Maydell 25813628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 2599e5e54d1SPeter Maydell 26091c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 2617cd3a2e0SPeter Maydell /* 2627cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 2637cd3a2e0SPeter Maydell * distinct and may be configured differently. 2647cd3a2e0SPeter Maydell */ 2657cd3a2e0SPeter Maydell char *name; 2667cd3a2e0SPeter Maydell 2677cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 2689fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER); 2697cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 2707cd3a2e0SPeter Maydell g_free(name); 2717cd3a2e0SPeter Maydell 2727cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 2735a147c8cSMarkus Armbruster object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i], 274287f4319SMarkus Armbruster TYPE_ARMV7M); 27591c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 2769e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 27791c1e9fcSPeter Maydell g_free(name); 278d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 279d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 280d847ca51SPeter Maydell g_free(name); 281d847ca51SPeter Maydell if (i > 0) { 282d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 283d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 284d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 285d847ca51SPeter Maydell g_free(name); 286d847ca51SPeter Maydell } 28791c1e9fcSPeter Maydell } 2889e5e54d1SPeter Maydell 289db873cc5SMarkus Armbruster object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL); 290db873cc5SMarkus Armbruster object_initialize_child(obj, "apb-ppc0", &s->apb_ppc0, TYPE_TZ_PPC); 291db873cc5SMarkus Armbruster object_initialize_child(obj, "apb-ppc1", &s->apb_ppc1, TYPE_TZ_PPC); 292f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 293f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 294db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC); 295f0cab7feSPeter Maydell g_free(name); 296f0cab7feSPeter Maydell } 297955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 2989fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 299955cbc6bSThomas Huth 300f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 301bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 302bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 303bb75e16dSPeter Maydell 3049fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 305bb75e16dSPeter Maydell g_free(name); 306bb75e16dSPeter Maydell } 307db873cc5SMarkus Armbruster object_initialize_child(obj, "timer0", &s->timer0, TYPE_CMSDK_APB_TIMER); 308db873cc5SMarkus Armbruster object_initialize_child(obj, "timer1", &s->timer1, TYPE_CMSDK_APB_TIMER); 309db873cc5SMarkus Armbruster object_initialize_child(obj, "s32ktimer", &s->s32ktimer, 3109e5e54d1SPeter Maydell TYPE_CMSDK_APB_TIMER); 311db873cc5SMarkus Armbruster object_initialize_child(obj, "dualtimer", &s->dualtimer, 312017d069dSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 313db873cc5SMarkus Armbruster object_initialize_child(obj, "s32kwatchdog", &s->s32kwatchdog, 314db873cc5SMarkus Armbruster TYPE_CMSDK_APB_WATCHDOG); 315db873cc5SMarkus Armbruster object_initialize_child(obj, "nswatchdog", &s->nswatchdog, 316db873cc5SMarkus Armbruster TYPE_CMSDK_APB_WATCHDOG); 317db873cc5SMarkus Armbruster object_initialize_child(obj, "swatchdog", &s->swatchdog, 318db873cc5SMarkus Armbruster TYPE_CMSDK_APB_WATCHDOG); 319db873cc5SMarkus Armbruster object_initialize_child(obj, "armsse-sysctl", &s->sysctl, 320db873cc5SMarkus Armbruster TYPE_IOTKIT_SYSCTL); 321db873cc5SMarkus Armbruster object_initialize_child(obj, "armsse-sysinfo", &s->sysinfo, 322db873cc5SMarkus Armbruster TYPE_IOTKIT_SYSINFO); 323f8574705SPeter Maydell if (info->has_mhus) { 3245a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU); 3255a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU); 326f8574705SPeter Maydell } 327e0b00f1bSPeter Maydell if (info->has_ppus) { 328e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 329e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 330e0b00f1bSPeter Maydell int ppuidx = CPU0CORE_PPU + i; 331e0b00f1bSPeter Maydell 3325a147c8cSMarkus Armbruster object_initialize_child(obj, name, &s->ppu[ppuidx], 333e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 334e0b00f1bSPeter Maydell g_free(name); 335e0b00f1bSPeter Maydell } 3365a147c8cSMarkus Armbruster object_initialize_child(obj, "DBG_PPU", &s->ppu[DBG_PPU], 337e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 338e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 339e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 340e0b00f1bSPeter Maydell int ppuidx = RAM0_PPU + i; 341e0b00f1bSPeter Maydell 3425a147c8cSMarkus Armbruster object_initialize_child(obj, name, &s->ppu[ppuidx], 343e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 344e0b00f1bSPeter Maydell g_free(name); 345e0b00f1bSPeter Maydell } 346e0b00f1bSPeter Maydell } 3472357bca5SPeter Maydell if (info->has_cachectrl) { 3482357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 3492357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 3502357bca5SPeter Maydell 351db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cachectrl[i], 3522357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 3532357bca5SPeter Maydell g_free(name); 3542357bca5SPeter Maydell } 3552357bca5SPeter Maydell } 356c1f57257SPeter Maydell if (info->has_cpusecctrl) { 357c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 358c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 359c1f57257SPeter Maydell 360db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpusecctrl[i], 361c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 362c1f57257SPeter Maydell g_free(name); 363c1f57257SPeter Maydell } 364c1f57257SPeter Maydell } 365ade67dcdSPeter Maydell if (info->has_cpuid) { 366ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 367ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 368ade67dcdSPeter Maydell 369db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpuid[i], 370ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 371ade67dcdSPeter Maydell g_free(name); 372ade67dcdSPeter Maydell } 373ade67dcdSPeter Maydell } 3749fc7fc4dSMarkus Armbruster object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ); 375955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 3769fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 377955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 3789fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ); 3799e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 3809e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 3819e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 3829e5e54d1SPeter Maydell 3839fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 384955cbc6bSThomas Huth g_free(name); 3859e5e54d1SPeter Maydell } 38691c1e9fcSPeter Maydell if (info->num_cpus > 1) { 38791c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 38891c1e9fcSPeter Maydell if (irq_is_common[i]) { 38991c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 39091c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 39191c1e9fcSPeter Maydell 3929fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 39391c1e9fcSPeter Maydell g_free(name); 39491c1e9fcSPeter Maydell } 39591c1e9fcSPeter Maydell } 39691c1e9fcSPeter Maydell } 3979e5e54d1SPeter Maydell } 3989e5e54d1SPeter Maydell 39913628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 4009e5e54d1SPeter Maydell { 40191c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 4029e5e54d1SPeter Maydell 40391c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 4049e5e54d1SPeter Maydell } 4059e5e54d1SPeter Maydell 40613628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 407bb75e16dSPeter Maydell { 4088055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 409bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 410bb75e16dSPeter Maydell } 411bb75e16dSPeter Maydell 41291c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 41391c1e9fcSPeter Maydell { 41491c1e9fcSPeter Maydell /* 41591c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 41691c1e9fcSPeter Maydell * all CPUs in the SSE. 41791c1e9fcSPeter Maydell */ 4188055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(s); 41991c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 42091c1e9fcSPeter Maydell 42191c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 42291c1e9fcSPeter Maydell 42391c1e9fcSPeter Maydell if (info->num_cpus == 1) { 42491c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 42591c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 42691c1e9fcSPeter Maydell } else { 42791c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 42891c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 42991c1e9fcSPeter Maydell } 43091c1e9fcSPeter Maydell } 43191c1e9fcSPeter Maydell 432e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr) 433e0b00f1bSPeter Maydell { 434e0b00f1bSPeter Maydell /* Map a PPU unimplemented device stub */ 435e0b00f1bSPeter Maydell DeviceState *dev = DEVICE(&s->ppu[ppuidx]); 436e0b00f1bSPeter Maydell 437e0b00f1bSPeter Maydell qdev_prop_set_string(dev, "name", name); 438e0b00f1bSPeter Maydell qdev_prop_set_uint64(dev, "size", 0x1000); 4395a147c8cSMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal); 440e0b00f1bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr); 441e0b00f1bSPeter Maydell } 442e0b00f1bSPeter Maydell 44313628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 4449e5e54d1SPeter Maydell { 4458055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 4468055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(dev); 447f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 4489e5e54d1SPeter Maydell int i; 4499e5e54d1SPeter Maydell MemoryRegion *mr; 4509e5e54d1SPeter Maydell Error *err = NULL; 4519e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 4529e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 4539e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 4549e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 4559e5e54d1SPeter Maydell DeviceState *dev_secctl; 4569e5e54d1SPeter Maydell DeviceState *dev_splitter; 4574b635cf7SPeter Maydell uint32_t addr_width_max; 4589e5e54d1SPeter Maydell 4599e5e54d1SPeter Maydell if (!s->board_memory) { 4609e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 4619e5e54d1SPeter Maydell return; 4629e5e54d1SPeter Maydell } 4639e5e54d1SPeter Maydell 4648ee3e26eSPeter Maydell if (!clock_has_source(s->mainclk)) { 4658ee3e26eSPeter Maydell error_setg(errp, "MAINCLK clock was not connected"); 4668ee3e26eSPeter Maydell } 4678ee3e26eSPeter Maydell if (!clock_has_source(s->s32kclk)) { 4688ee3e26eSPeter Maydell error_setg(errp, "S32KCLK clock was not connected"); 4699e5e54d1SPeter Maydell } 4709e5e54d1SPeter Maydell 4713f410039SPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 4723f410039SPeter Maydell 4734b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 4744b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 4754b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 4764b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 4774b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 4784b635cf7SPeter Maydell addr_width_max); 4794b635cf7SPeter Maydell return; 4804b635cf7SPeter Maydell } 4814b635cf7SPeter Maydell 4829e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 4839e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 4849e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 4859e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 4869e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 4879e5e54d1SPeter Maydell * 48893dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 4899e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 49093dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 4919e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 4929e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 4939e5e54d1SPeter Maydell * region, otherwise it is an S region. 4949e5e54d1SPeter Maydell * 4959e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 4969e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 4979e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 4989e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 4999e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 5009e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 5019e5e54d1SPeter Maydell * 5029e5e54d1SPeter Maydell * (The other place that guest software can configure security 5039e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 5049e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 5059e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 5069e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 5079e5e54d1SPeter Maydell * 5089e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 5099e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 5109e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 5119e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 51293dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 5139e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 5149e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 5159e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 5169e5e54d1SPeter Maydell */ 5179e5e54d1SPeter Maydell 518d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 5199e5e54d1SPeter Maydell 52091c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 52191c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 52291c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 52391c1e9fcSPeter Maydell int j; 52491c1e9fcSPeter Maydell char *gpioname; 52591c1e9fcSPeter Maydell 52691c1e9fcSPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32); 52791c1e9fcSPeter Maydell /* 528aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR* 529aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU 530aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the 531aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property. 532aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the 533aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property 534aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset). 535aab7a378SPeter Maydell * 536aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system 537aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR* 538aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate 53991c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 540aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code 541aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match 542aab7a378SPeter Maydell * whatever its firmware does. 5439e5e54d1SPeter Maydell */ 54432187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 54591c1e9fcSPeter Maydell /* 546aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT 547aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is 548aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and 549aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about 550aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in 551aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this 55291c1e9fcSPeter Maydell * later if necessary. 55391c1e9fcSPeter Maydell */ 554aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) { 555778a2dc5SMarkus Armbruster if (!object_property_set_bool(cpuobj, "start-powered-off", true, 556668f62ecSMarkus Armbruster errp)) { 5579e5e54d1SPeter Maydell return; 5589e5e54d1SPeter Maydell } 55991c1e9fcSPeter Maydell } 560a90a862bSPeter Maydell if (!s->cpu_fpu[i]) { 561668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "vfp", false, errp)) { 562a90a862bSPeter Maydell return; 563a90a862bSPeter Maydell } 564a90a862bSPeter Maydell } 565a90a862bSPeter Maydell if (!s->cpu_dsp[i]) { 566668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "dsp", false, errp)) { 567a90a862bSPeter Maydell return; 568a90a862bSPeter Maydell } 569a90a862bSPeter Maydell } 570d847ca51SPeter Maydell 571d847ca51SPeter Maydell if (i > 0) { 572d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 573d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 574d847ca51SPeter Maydell } else { 575d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 576d847ca51SPeter Maydell &s->container, -1); 577d847ca51SPeter Maydell } 5785325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory", 5795325cc34SMarkus Armbruster OBJECT(&s->cpu_container[i]), &error_abort); 5805325cc34SMarkus Armbruster object_property_set_link(cpuobj, "idau", OBJECT(s), &error_abort); 581668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(cpuobj), errp)) { 5829e5e54d1SPeter Maydell return; 5839e5e54d1SPeter Maydell } 5847cd3a2e0SPeter Maydell /* 5857cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 5867cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 5877cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 5887cd3a2e0SPeter Maydell * the cluster is realized. 5897cd3a2e0SPeter Maydell */ 590668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cluster[i]), NULL, errp)) { 5917cd3a2e0SPeter Maydell return; 5927cd3a2e0SPeter Maydell } 5939e5e54d1SPeter Maydell 59491c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 59591c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 59691c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 5975007c904SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + 32); 5989e5e54d1SPeter Maydell } 59991c1e9fcSPeter Maydell if (i == 0) { 60091c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 60191c1e9fcSPeter Maydell } else { 60291c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 60391c1e9fcSPeter Maydell } 60491c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 60591c1e9fcSPeter Maydell s->exp_irqs[i], 60691c1e9fcSPeter Maydell gpioname, s->exp_numirq); 60791c1e9fcSPeter Maydell g_free(gpioname); 60891c1e9fcSPeter Maydell } 60991c1e9fcSPeter Maydell 61091c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 61191c1e9fcSPeter Maydell if (info->num_cpus > 1) { 61291c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 61391c1e9fcSPeter Maydell if (irq_is_common[i]) { 61491c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 61591c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 61691c1e9fcSPeter Maydell int cpunum; 61791c1e9fcSPeter Maydell 618778a2dc5SMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 619668f62ecSMarkus Armbruster info->num_cpus, errp)) { 62091c1e9fcSPeter Maydell return; 62191c1e9fcSPeter Maydell } 622668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 62391c1e9fcSPeter Maydell return; 62491c1e9fcSPeter Maydell } 62591c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 62691c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 62791c1e9fcSPeter Maydell 62891c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 62991c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 63091c1e9fcSPeter Maydell } 63191c1e9fcSPeter Maydell } 63291c1e9fcSPeter Maydell } 63391c1e9fcSPeter Maydell } 6349e5e54d1SPeter Maydell 6359e5e54d1SPeter Maydell /* Set up the big aliases first */ 6363733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 6373733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 6383733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 6393733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 6409e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 6419e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 6429e5e54d1SPeter Maydell * control interfaces for the protection controllers). 6439e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 6443733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 6453733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 6469e5e54d1SPeter Maydell */ 6473733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 6483733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 6493733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 6503733f803SPeter Maydell } 6519e5e54d1SPeter Maydell 6529e5e54d1SPeter Maydell /* Security controller */ 653668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->secctl), errp)) { 6549e5e54d1SPeter Maydell return; 6559e5e54d1SPeter Maydell } 6569e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 6579e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 6589e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 6599e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 6609e5e54d1SPeter Maydell 6619e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 6629e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 6639e5e54d1SPeter Maydell 6649e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 66593dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 66693dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 6679e5e54d1SPeter Maydell */ 668778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sec_resp_splitter), 669668f62ecSMarkus Armbruster "num-lines", 3, errp)) { 6709e5e54d1SPeter Maydell return; 6719e5e54d1SPeter Maydell } 672668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, errp)) { 6739e5e54d1SPeter Maydell return; 6749e5e54d1SPeter Maydell } 6759e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 6769e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 6779e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 6789e5e54d1SPeter Maydell 679f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 680f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 681f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 682f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 6834b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 684f0cab7feSPeter Maydell 6854b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 6864b635cf7SPeter Maydell sram_bank_size, &err); 687f0cab7feSPeter Maydell g_free(ramname); 688af60b291SPeter Maydell if (err) { 689af60b291SPeter Maydell error_propagate(errp, err); 690af60b291SPeter Maydell return; 691af60b291SPeter Maydell } 6925325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mpc[i]), "downstream", 6935325cc34SMarkus Armbruster OBJECT(&s->sram[i]), &error_abort); 694668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), errp)) { 695af60b291SPeter Maydell return; 696af60b291SPeter Maydell } 697af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 698f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 6994b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 7004b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 701f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 702af60b291SPeter Maydell /* ...and its register interface */ 703f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 704f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 705f0cab7feSPeter Maydell } 706af60b291SPeter Maydell 707bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 708778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->mpc_irq_orgate), "num-lines", 709778a2dc5SMarkus Armbruster IOTS_NUM_EXP_MPC + info->sram_banks, 710668f62ecSMarkus Armbruster errp)) { 711bb75e16dSPeter Maydell return; 712bb75e16dSPeter Maydell } 713668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, errp)) { 714bb75e16dSPeter Maydell return; 715bb75e16dSPeter Maydell } 716bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 71791c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 718bb75e16dSPeter Maydell 7199e5e54d1SPeter Maydell /* Devices behind APB PPC0: 7209e5e54d1SPeter Maydell * 0x40000000: timer0 7219e5e54d1SPeter Maydell * 0x40001000: timer1 7229e5e54d1SPeter Maydell * 0x40002000: dual timer 723f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 724f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 7259e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 7269e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 7279e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 7289e5e54d1SPeter Maydell */ 7298fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->timer0), "pclk", s->mainclk); 730668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) { 7319e5e54d1SPeter Maydell return; 7329e5e54d1SPeter Maydell } 7339e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0, 73491c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 3)); 7359e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0); 7365325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->apb_ppc0), "port[0]", OBJECT(mr), 737c24d9716SMarkus Armbruster &error_abort); 7389e5e54d1SPeter Maydell 7398fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->timer1), "pclk", s->mainclk); 740668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) { 7419e5e54d1SPeter Maydell return; 7429e5e54d1SPeter Maydell } 7439e5e54d1SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0, 74491c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 4)); 7459e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0); 7465325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->apb_ppc0), "port[1]", OBJECT(mr), 747c24d9716SMarkus Armbruster &error_abort); 748017d069dSPeter Maydell 7498fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->dualtimer), "TIMCLK", s->mainclk); 750668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) { 7519e5e54d1SPeter Maydell return; 7529e5e54d1SPeter Maydell } 753017d069dSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->dualtimer), 0, 75491c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 5)); 7559e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0); 7565325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->apb_ppc0), "port[2]", OBJECT(mr), 757c24d9716SMarkus Armbruster &error_abort); 7589e5e54d1SPeter Maydell 759f8574705SPeter Maydell if (info->has_mhus) { 76068d6b36fSPeter Maydell /* 76168d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 76268d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 76368d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 76468d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 76568d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 76668d6b36fSPeter Maydell */ 76768d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 768f8574705SPeter Maydell 76968d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 77068d6b36fSPeter Maydell char *port; 77168d6b36fSPeter Maydell int cpunum; 77268d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 77368d6b36fSPeter Maydell 774668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), errp)) { 775f8574705SPeter Maydell return; 776f8574705SPeter Maydell } 777763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 77868d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 7795325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->apb_ppc0), port, OBJECT(mr), 7805325cc34SMarkus Armbruster &error_abort); 781763e10f7SPeter Maydell g_free(port); 78268d6b36fSPeter Maydell 78368d6b36fSPeter Maydell /* 78468d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 78568d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 78668d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 78768d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 78868d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 78968d6b36fSPeter Maydell */ 79068d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 79168d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 79268d6b36fSPeter Maydell 79368d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 79468d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 79568d6b36fSPeter Maydell } 796f8574705SPeter Maydell } 797f8574705SPeter Maydell } 798f8574705SPeter Maydell 799668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc0), errp)) { 8009e5e54d1SPeter Maydell return; 8019e5e54d1SPeter Maydell } 8029e5e54d1SPeter Maydell 8039e5e54d1SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0); 8049e5e54d1SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc0); 8059e5e54d1SPeter Maydell 8069e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0); 8079e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40000000, mr); 8089e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1); 8099e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40001000, mr); 8109e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2); 8119e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x40002000, mr); 812f8574705SPeter Maydell if (info->has_mhus) { 813f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 814f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 815f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 816f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 817f8574705SPeter Maydell } 8189e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 8199e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 8209e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8219e5e54d1SPeter Maydell "cfg_nonsec", i)); 8229e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 8239e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8249e5e54d1SPeter Maydell "cfg_ap", i)); 8259e5e54d1SPeter Maydell } 8269e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 8279e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8289e5e54d1SPeter Maydell "irq_enable", 0)); 8299e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 8309e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8319e5e54d1SPeter Maydell "irq_clear", 0)); 8329e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 8339e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 8349e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 8359e5e54d1SPeter Maydell 8369e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 8379e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 8389e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 8399e5e54d1SPeter Maydell */ 840778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->ppc_irq_orgate), 841668f62ecSMarkus Armbruster "num-lines", NUM_PPCS, errp)) { 8429e5e54d1SPeter Maydell return; 8439e5e54d1SPeter Maydell } 844668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, errp)) { 8459e5e54d1SPeter Maydell return; 8469e5e54d1SPeter Maydell } 8479e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 84891c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 8499e5e54d1SPeter Maydell 8502357bca5SPeter Maydell /* 8512357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 8522357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 8532357bca5SPeter Maydell * 0x50010000: L1 icache control registers 8542357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 8552357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 8562357bca5SPeter Maydell */ 8572357bca5SPeter Maydell if (info->has_cachectrl) { 8582357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 8592357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 8602357bca5SPeter Maydell MemoryRegion *mr; 8612357bca5SPeter Maydell 8622357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 8632357bca5SPeter Maydell g_free(name); 8642357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 865668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), errp)) { 8662357bca5SPeter Maydell return; 8672357bca5SPeter Maydell } 8682357bca5SPeter Maydell 8692357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 8702357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 8712357bca5SPeter Maydell } 8722357bca5SPeter Maydell } 873c1f57257SPeter Maydell if (info->has_cpusecctrl) { 874c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 875c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 876c1f57257SPeter Maydell MemoryRegion *mr; 877c1f57257SPeter Maydell 878c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 879c1f57257SPeter Maydell g_free(name); 880c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 881668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), errp)) { 882c1f57257SPeter Maydell return; 883c1f57257SPeter Maydell } 884c1f57257SPeter Maydell 885c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 886c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 887c1f57257SPeter Maydell } 888c1f57257SPeter Maydell } 889ade67dcdSPeter Maydell if (info->has_cpuid) { 890ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 891ade67dcdSPeter Maydell MemoryRegion *mr; 892ade67dcdSPeter Maydell 893ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 894668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), errp)) { 895ade67dcdSPeter Maydell return; 896ade67dcdSPeter Maydell } 897ade67dcdSPeter Maydell 898ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 899ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 900ade67dcdSPeter Maydell } 901ade67dcdSPeter Maydell } 9029e5e54d1SPeter Maydell 90393dbd103SPeter Maydell /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */ 9049e5e54d1SPeter Maydell /* Devices behind APB PPC1: 9059e5e54d1SPeter Maydell * 0x4002f000: S32K timer 9069e5e54d1SPeter Maydell */ 9078fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->s32ktimer), "pclk", s->s32kclk); 908668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) { 9099e5e54d1SPeter Maydell return; 9109e5e54d1SPeter Maydell } 911e2d203baSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0, 91291c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 2)); 9139e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0); 9145325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->apb_ppc1), "port[0]", OBJECT(mr), 915c24d9716SMarkus Armbruster &error_abort); 9169e5e54d1SPeter Maydell 917668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc1), errp)) { 9189e5e54d1SPeter Maydell return; 9199e5e54d1SPeter Maydell } 9209e5e54d1SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0); 9219e5e54d1SPeter Maydell memory_region_add_subregion(&s->container, 0x4002f000, mr); 9229e5e54d1SPeter Maydell 9239e5e54d1SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc1); 9249e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 9259e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9269e5e54d1SPeter Maydell "cfg_nonsec", 0)); 9279e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 9289e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9299e5e54d1SPeter Maydell "cfg_ap", 0)); 9309e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 9319e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9329e5e54d1SPeter Maydell "irq_enable", 0)); 9339e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 9349e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9359e5e54d1SPeter Maydell "irq_clear", 0)); 9369e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 9379e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 9389e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 9399e5e54d1SPeter Maydell 940778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sysinfo), "SYS_VERSION", 941668f62ecSMarkus Armbruster info->sys_version, errp)) { 942dde0c491SPeter Maydell return; 943dde0c491SPeter Maydell } 944778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sysinfo), "SYS_CONFIG", 945668f62ecSMarkus Armbruster armsse_sys_config_value(s, info), errp)) { 946dde0c491SPeter Maydell return; 947dde0c491SPeter Maydell } 948668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sysinfo), errp)) { 94906e65af3SPeter Maydell return; 95006e65af3SPeter Maydell } 95106e65af3SPeter Maydell /* System information registers */ 95206e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000); 95306e65af3SPeter Maydell /* System control registers */ 9545325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "SYS_VERSION", 9555325cc34SMarkus Armbruster info->sys_version, &error_abort); 9565325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "CPUWAIT_RST", 9575325cc34SMarkus Armbruster info->cpuwait_rst, &error_abort); 9585325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR0_RST", 9595325cc34SMarkus Armbruster s->init_svtor, &error_abort); 9605325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR1_RST", 9615325cc34SMarkus Armbruster s->init_svtor, &error_abort); 962668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sysctl), errp)) { 96306e65af3SPeter Maydell return; 96406e65af3SPeter Maydell } 96506e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000); 966d61e4e1fSPeter Maydell 967e0b00f1bSPeter Maydell if (info->has_ppus) { 968e0b00f1bSPeter Maydell /* CPUnCORE_PPU for each CPU */ 969e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 970e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 971e0b00f1bSPeter Maydell 972e0b00f1bSPeter Maydell map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000); 973e0b00f1bSPeter Maydell /* 974e0b00f1bSPeter Maydell * We don't support CPU debug so don't create the 975e0b00f1bSPeter Maydell * CPU0DEBUG_PPU at 0x50024000 and 0x50026000. 976e0b00f1bSPeter Maydell */ 977e0b00f1bSPeter Maydell g_free(name); 978e0b00f1bSPeter Maydell } 979e0b00f1bSPeter Maydell map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000); 980e0b00f1bSPeter Maydell 981e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 982e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 983e0b00f1bSPeter Maydell 984e0b00f1bSPeter Maydell map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000); 985e0b00f1bSPeter Maydell g_free(name); 986e0b00f1bSPeter Maydell } 987e0b00f1bSPeter Maydell } 988e0b00f1bSPeter Maydell 989d61e4e1fSPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 990778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->nmi_orgate), "num-lines", 2, 991668f62ecSMarkus Armbruster errp)) { 992d61e4e1fSPeter Maydell return; 993d61e4e1fSPeter Maydell } 994668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->nmi_orgate), NULL, errp)) { 995d61e4e1fSPeter Maydell return; 996d61e4e1fSPeter Maydell } 997d61e4e1fSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 998d61e4e1fSPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 999d61e4e1fSPeter Maydell 10008fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->s32kwatchdog), "WDOGCLK", s->s32kclk); 1001668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) { 1002d61e4e1fSPeter Maydell return; 1003d61e4e1fSPeter Maydell } 1004d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 1005d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0)); 1006d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000); 10079e5e54d1SPeter Maydell 100893dbd103SPeter Maydell /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */ 10099e5e54d1SPeter Maydell 10108fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->nswatchdog), "WDOGCLK", s->mainclk); 1011668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) { 1012d61e4e1fSPeter Maydell return; 1013d61e4e1fSPeter Maydell } 1014d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0, 101591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 1)); 1016d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000); 1017d61e4e1fSPeter Maydell 10188fd34dc0SPeter Maydell qdev_connect_clock_in(DEVICE(&s->swatchdog), "WDOGCLK", s->mainclk); 1019668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) { 1020d61e4e1fSPeter Maydell return; 1021d61e4e1fSPeter Maydell } 1022d61e4e1fSPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0, 1023d61e4e1fSPeter Maydell qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1)); 1024d61e4e1fSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000); 10259e5e54d1SPeter Maydell 10269e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 10279e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 10289e5e54d1SPeter Maydell 1029668f62ecSMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 2, errp)) { 10309e5e54d1SPeter Maydell return; 10319e5e54d1SPeter Maydell } 1032668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 10339e5e54d1SPeter Maydell return; 10349e5e54d1SPeter Maydell } 10359e5e54d1SPeter Maydell } 10369e5e54d1SPeter Maydell 10379e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 10389e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 10399e5e54d1SPeter Maydell 104013628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 10419e5e54d1SPeter Maydell g_free(ppcname); 10429e5e54d1SPeter Maydell } 10439e5e54d1SPeter Maydell 10449e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 10459e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 10469e5e54d1SPeter Maydell 104713628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 10489e5e54d1SPeter Maydell g_free(ppcname); 10499e5e54d1SPeter Maydell } 10509e5e54d1SPeter Maydell 10519e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 10529e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 10539e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 10549e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 10559e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 10569e5e54d1SPeter Maydell TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1; 10579e5e54d1SPeter Maydell 10589e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 10599e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 10609e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 10619e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 10629e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 10639e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 10647a35383aSPeter Maydell g_free(gpioname); 10659e5e54d1SPeter Maydell } 10669e5e54d1SPeter Maydell 1067bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1068f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1069bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1070bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1071bb75e16dSPeter Maydell 1072778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(splitter), "num-lines", 2, 1073668f62ecSMarkus Armbruster errp)) { 1074bb75e16dSPeter Maydell return; 1075bb75e16dSPeter Maydell } 1076668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 1077bb75e16dSPeter Maydell return; 1078bb75e16dSPeter Maydell } 1079bb75e16dSPeter Maydell 1080bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1081bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1082bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1083bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1084bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1085bb75e16dSPeter Maydell "mpcexp_status", i)); 1086bb75e16dSPeter Maydell } else { 1087bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1088f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1089f0cab7feSPeter Maydell "irq", 0, 1090bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1091bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1092bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1093509602eeSPhilippe Mathieu-Daudé "mpc_status", 1094509602eeSPhilippe Mathieu-Daudé i - IOTS_NUM_EXP_MPC)); 1095bb75e16dSPeter Maydell } 1096bb75e16dSPeter Maydell 1097bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1098bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1099bb75e16dSPeter Maydell } 1100bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1101bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1102bb75e16dSPeter Maydell */ 110313628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1104bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1105bb75e16dSPeter Maydell 110613628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 11079e5e54d1SPeter Maydell 1108132b475aSPeter Maydell /* Forward the MSC related signals */ 1109132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1110132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1111132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1112132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 111391c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1114132b475aSPeter Maydell 1115132b475aSPeter Maydell /* 1116132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1117132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1118132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 111993dbd103SPeter Maydell * devices in the ARMSSE. 1120132b475aSPeter Maydell */ 1121132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1122132b475aSPeter Maydell 11238ee3e26eSPeter Maydell /* Set initial system_clock_scale from MAINCLK */ 1124*5ee0abedSPeter Maydell armsse_mainclk_update(s, ClockUpdate); 11259e5e54d1SPeter Maydell } 11269e5e54d1SPeter Maydell 112713628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 11289e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 11299e5e54d1SPeter Maydell { 113093dbd103SPeter Maydell /* 113193dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 11329e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 11339e5e54d1SPeter Maydell * NSCCFG register in the security controller. 11349e5e54d1SPeter Maydell */ 11358055340fSEduardo Habkost ARMSSE *s = ARM_SSE(ii); 11369e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 11379e5e54d1SPeter Maydell 11389e5e54d1SPeter Maydell *ns = !(region & 1); 11399e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 11409e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 11419e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 11429e5e54d1SPeter Maydell *iregion = region; 11439e5e54d1SPeter Maydell } 11449e5e54d1SPeter Maydell 114513628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 11469e5e54d1SPeter Maydell .name = "iotkit", 11478fd34dc0SPeter Maydell .version_id = 2, 11488fd34dc0SPeter Maydell .minimum_version_id = 2, 11499e5e54d1SPeter Maydell .fields = (VMStateField[]) { 11508fd34dc0SPeter Maydell VMSTATE_CLOCK(mainclk, ARMSSE), 11518fd34dc0SPeter Maydell VMSTATE_CLOCK(s32kclk, ARMSSE), 115293dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 11539e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 11549e5e54d1SPeter Maydell } 11559e5e54d1SPeter Maydell }; 11569e5e54d1SPeter Maydell 115713628891SPeter Maydell static void armsse_reset(DeviceState *dev) 11589e5e54d1SPeter Maydell { 11598055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 11609e5e54d1SPeter Maydell 11619e5e54d1SPeter Maydell s->nsccfg = 0; 11629e5e54d1SPeter Maydell } 11639e5e54d1SPeter Maydell 116413628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 11659e5e54d1SPeter Maydell { 11669e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 11679e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 11688055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_CLASS(klass); 1169a90a862bSPeter Maydell const ARMSSEInfo *info = data; 11709e5e54d1SPeter Maydell 117113628891SPeter Maydell dc->realize = armsse_realize; 117213628891SPeter Maydell dc->vmsd = &armsse_vmstate; 11734f67d30bSMarc-André Lureau device_class_set_props(dc, info->props); 117413628891SPeter Maydell dc->reset = armsse_reset; 117513628891SPeter Maydell iic->check = armsse_idau_check; 1176a90a862bSPeter Maydell asc->info = info; 11779e5e54d1SPeter Maydell } 11789e5e54d1SPeter Maydell 11794c3690b5SPeter Maydell static const TypeInfo armsse_info = { 11808055340fSEduardo Habkost .name = TYPE_ARM_SSE, 11819e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 118293dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 1183512c65e6SEduardo Habkost .class_size = sizeof(ARMSSEClass), 118413628891SPeter Maydell .instance_init = armsse_init, 11854c3690b5SPeter Maydell .abstract = true, 11869e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 11879e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 11889e5e54d1SPeter Maydell { } 11899e5e54d1SPeter Maydell } 11909e5e54d1SPeter Maydell }; 11919e5e54d1SPeter Maydell 11924c3690b5SPeter Maydell static void armsse_register_types(void) 11939e5e54d1SPeter Maydell { 11944c3690b5SPeter Maydell int i; 11954c3690b5SPeter Maydell 11964c3690b5SPeter Maydell type_register_static(&armsse_info); 11974c3690b5SPeter Maydell 11984c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 11994c3690b5SPeter Maydell TypeInfo ti = { 12004c3690b5SPeter Maydell .name = armsse_variants[i].name, 12018055340fSEduardo Habkost .parent = TYPE_ARM_SSE, 120213628891SPeter Maydell .class_init = armsse_class_init, 12034c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 12044c3690b5SPeter Maydell }; 12054c3690b5SPeter Maydell type_register(&ti); 12064c3690b5SPeter Maydell } 12079e5e54d1SPeter Maydell } 12089e5e54d1SPeter Maydell 12094c3690b5SPeter Maydell type_init(armsse_register_types); 1210