19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15aab7a378SPeter Maydell #include "qemu/bitops.h" 169e5e54d1SPeter Maydell #include "qapi/error.h" 179e5e54d1SPeter Maydell #include "trace.h" 189e5e54d1SPeter Maydell #include "hw/sysbus.h" 19d6454270SMarkus Armbruster #include "migration/vmstate.h" 209e5e54d1SPeter Maydell #include "hw/registerfields.h" 216eee5d24SPeter Maydell #include "hw/arm/armsse.h" 22419a7f80SPeter Maydell #include "hw/arm/armsse-version.h" 2312ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2464552b6bSMarkus Armbruster #include "hw/irq.h" 258fd34dc0SPeter Maydell #include "hw/qdev-clock.h" 269e5e54d1SPeter Maydell 27e94d7723SPeter Maydell /* 28e94d7723SPeter Maydell * The SSE-300 puts some devices in different places to the 29e94d7723SPeter Maydell * SSE-200 (and original IoTKit). We use an array of these structs 30e94d7723SPeter Maydell * to define how each variant lays out these devices. (Parts of the 31e94d7723SPeter Maydell * SoC that are the same for all variants aren't handled via these 32e94d7723SPeter Maydell * data structures.) 33e94d7723SPeter Maydell */ 34e94d7723SPeter Maydell 35e94d7723SPeter Maydell #define NO_IRQ -1 36e94d7723SPeter Maydell #define NO_PPC -1 371292b932SPeter Maydell /* 381292b932SPeter Maydell * Special values for ARMSSEDeviceInfo::irq to indicate that this 391292b932SPeter Maydell * device uses one of the inputs to the OR gate that feeds into the 401292b932SPeter Maydell * CPU NMI input. 411292b932SPeter Maydell */ 421292b932SPeter Maydell #define NMI_0 10000 431292b932SPeter Maydell #define NMI_1 10001 44e94d7723SPeter Maydell 45e94d7723SPeter Maydell typedef struct ARMSSEDeviceInfo { 46e94d7723SPeter Maydell const char *name; /* name to use for the QOM object; NULL terminates list */ 47e94d7723SPeter Maydell const char *type; /* QOM type name */ 48e94d7723SPeter Maydell unsigned int index; /* Which of the N devices of this type is this ? */ 49e94d7723SPeter Maydell hwaddr addr; 50e94d7723SPeter Maydell int ppc; /* Index of APB PPC this device is wired up to, or NO_PPC */ 51e94d7723SPeter Maydell int ppc_port; /* Port number of this device on the PPC */ 521292b932SPeter Maydell int irq; /* NO_IRQ, or 0..NUM_SSE_IRQS-1, or NMI_0 or NMI_1 */ 531292b932SPeter Maydell bool slowclk; /* true if device uses the slow 32KHz clock */ 54e94d7723SPeter Maydell } ARMSSEDeviceInfo; 55e94d7723SPeter Maydell 564c3690b5SPeter Maydell struct ARMSSEInfo { 574c3690b5SPeter Maydell const char *name; 58419a7f80SPeter Maydell uint32_t sse_version; 59f0cab7feSPeter Maydell int sram_banks; 6091c1e9fcSPeter Maydell int num_cpus; 61dde0c491SPeter Maydell uint32_t sys_version; 62446587a9SPeter Maydell uint32_t iidr; 63aab7a378SPeter Maydell uint32_t cpuwait_rst; 64f8574705SPeter Maydell bool has_mhus; 65e0b00f1bSPeter Maydell bool has_ppus; 662357bca5SPeter Maydell bool has_cachectrl; 67c1f57257SPeter Maydell bool has_cpusecctrl; 68ade67dcdSPeter Maydell bool has_cpuid; 69a90a862bSPeter Maydell Property *props; 70e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 71a90a862bSPeter Maydell }; 72a90a862bSPeter Maydell 73a90a862bSPeter Maydell static Property iotkit_properties[] = { 74a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 75a90a862bSPeter Maydell MemoryRegion *), 76a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 77a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 78a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 79a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 80a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 81a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 82a90a862bSPeter Maydell }; 83a90a862bSPeter Maydell 84a90a862bSPeter Maydell static Property armsse_properties[] = { 85a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 86a90a862bSPeter Maydell MemoryRegion *), 87a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 88a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 89a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 90a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), 91a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), 92a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), 93a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), 94a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 954c3690b5SPeter Maydell }; 964c3690b5SPeter Maydell 97e94d7723SPeter Maydell static const ARMSSEDeviceInfo sse200_devices[] = { 98e94d7723SPeter Maydell { 99e94d7723SPeter Maydell .name = "timer0", 100e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 101e94d7723SPeter Maydell .index = 0, 102e94d7723SPeter Maydell .addr = 0x40000000, 103e94d7723SPeter Maydell .ppc = 0, 104e94d7723SPeter Maydell .ppc_port = 0, 105e94d7723SPeter Maydell .irq = 3, 106e94d7723SPeter Maydell }, 107e94d7723SPeter Maydell { 108e94d7723SPeter Maydell .name = "timer1", 109e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 110e94d7723SPeter Maydell .index = 1, 111e94d7723SPeter Maydell .addr = 0x40001000, 112e94d7723SPeter Maydell .ppc = 0, 113e94d7723SPeter Maydell .ppc_port = 1, 114e94d7723SPeter Maydell .irq = 4, 115e94d7723SPeter Maydell }, 116e94d7723SPeter Maydell { 11799865afcSPeter Maydell .name = "s32ktimer", 11899865afcSPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 11999865afcSPeter Maydell .index = 2, 12099865afcSPeter Maydell .addr = 0x4002f000, 12199865afcSPeter Maydell .ppc = 1, 12299865afcSPeter Maydell .ppc_port = 0, 12399865afcSPeter Maydell .irq = 2, 12499865afcSPeter Maydell .slowclk = true, 12599865afcSPeter Maydell }, 12699865afcSPeter Maydell { 1277e8e25dbSPeter Maydell .name = "dualtimer", 1287e8e25dbSPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER, 1297e8e25dbSPeter Maydell .index = 0, 1307e8e25dbSPeter Maydell .addr = 0x40002000, 1317e8e25dbSPeter Maydell .ppc = 0, 1327e8e25dbSPeter Maydell .ppc_port = 2, 1337e8e25dbSPeter Maydell .irq = 5, 1347e8e25dbSPeter Maydell }, 1357e8e25dbSPeter Maydell { 1361292b932SPeter Maydell .name = "s32kwatchdog", 1371292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1381292b932SPeter Maydell .index = 0, 1391292b932SPeter Maydell .addr = 0x5002e000, 1401292b932SPeter Maydell .ppc = NO_PPC, 1411292b932SPeter Maydell .irq = NMI_0, 1421292b932SPeter Maydell .slowclk = true, 1431292b932SPeter Maydell }, 1441292b932SPeter Maydell { 1451292b932SPeter Maydell .name = "nswatchdog", 1461292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1471292b932SPeter Maydell .index = 1, 1481292b932SPeter Maydell .addr = 0x40081000, 1491292b932SPeter Maydell .ppc = NO_PPC, 1501292b932SPeter Maydell .irq = 1, 1511292b932SPeter Maydell }, 1521292b932SPeter Maydell { 1531292b932SPeter Maydell .name = "swatchdog", 1541292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1551292b932SPeter Maydell .index = 2, 1561292b932SPeter Maydell .addr = 0x50081000, 1571292b932SPeter Maydell .ppc = NO_PPC, 1581292b932SPeter Maydell .irq = NMI_1, 1591292b932SPeter Maydell }, 1601292b932SPeter Maydell { 161*39bd0bb1SPeter Maydell .name = "armsse-sysinfo", 162*39bd0bb1SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 163*39bd0bb1SPeter Maydell .index = 0, 164*39bd0bb1SPeter Maydell .addr = 0x40020000, 165*39bd0bb1SPeter Maydell .ppc = NO_PPC, 166*39bd0bb1SPeter Maydell .irq = NO_IRQ, 167*39bd0bb1SPeter Maydell }, 168*39bd0bb1SPeter Maydell { 169e94d7723SPeter Maydell .name = NULL, 170e94d7723SPeter Maydell } 171e94d7723SPeter Maydell }; 172e94d7723SPeter Maydell 1734c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 1744c3690b5SPeter Maydell { 1754c3690b5SPeter Maydell .name = TYPE_IOTKIT, 176419a7f80SPeter Maydell .sse_version = ARMSSE_IOTKIT, 177f0cab7feSPeter Maydell .sram_banks = 1, 17891c1e9fcSPeter Maydell .num_cpus = 1, 179dde0c491SPeter Maydell .sys_version = 0x41743, 180446587a9SPeter Maydell .iidr = 0, 181aab7a378SPeter Maydell .cpuwait_rst = 0, 182f8574705SPeter Maydell .has_mhus = false, 183e0b00f1bSPeter Maydell .has_ppus = false, 1842357bca5SPeter Maydell .has_cachectrl = false, 185c1f57257SPeter Maydell .has_cpusecctrl = false, 186ade67dcdSPeter Maydell .has_cpuid = false, 187a90a862bSPeter Maydell .props = iotkit_properties, 188e94d7723SPeter Maydell .devinfo = sse200_devices, 1894c3690b5SPeter Maydell }, 1900829d24eSPeter Maydell { 1910829d24eSPeter Maydell .name = TYPE_SSE200, 192419a7f80SPeter Maydell .sse_version = ARMSSE_SSE200, 1930829d24eSPeter Maydell .sram_banks = 4, 1940829d24eSPeter Maydell .num_cpus = 2, 1950829d24eSPeter Maydell .sys_version = 0x22041743, 196446587a9SPeter Maydell .iidr = 0, 197aab7a378SPeter Maydell .cpuwait_rst = 2, 1980829d24eSPeter Maydell .has_mhus = true, 1990829d24eSPeter Maydell .has_ppus = true, 2000829d24eSPeter Maydell .has_cachectrl = true, 2010829d24eSPeter Maydell .has_cpusecctrl = true, 2020829d24eSPeter Maydell .has_cpuid = true, 203a90a862bSPeter Maydell .props = armsse_properties, 204e94d7723SPeter Maydell .devinfo = sse200_devices, 2050829d24eSPeter Maydell }, 2064c3690b5SPeter Maydell }; 2074c3690b5SPeter Maydell 208dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 209dde0c491SPeter Maydell { 210dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 211dde0c491SPeter Maydell uint32_t sys_config; 212dde0c491SPeter Maydell 213c89cef3aSPeter Maydell switch (info->sse_version) { 214c89cef3aSPeter Maydell case ARMSSE_IOTKIT: 215dde0c491SPeter Maydell sys_config = 0; 216dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 217dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 218dde0c491SPeter Maydell break; 219c89cef3aSPeter Maydell case ARMSSE_SSE200: 220dde0c491SPeter Maydell sys_config = 0; 221dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 222dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 223dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 224dde0c491SPeter Maydell if (info->num_cpus > 1) { 225dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 226dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 227dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 228dde0c491SPeter Maydell } 229dde0c491SPeter Maydell break; 230c89cef3aSPeter Maydell case ARMSSE_SSE300: 231c89cef3aSPeter Maydell sys_config = 0; 232c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 233c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 234c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 16, 3, 3); /* CPU0 = Cortex-M55 */ 235c89cef3aSPeter Maydell break; 236dde0c491SPeter Maydell default: 237dde0c491SPeter Maydell g_assert_not_reached(); 238dde0c491SPeter Maydell } 239dde0c491SPeter Maydell return sys_config; 240dde0c491SPeter Maydell } 241dde0c491SPeter Maydell 242d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 243d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 244d61e4e1fSPeter Maydell 24591c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 24691c1e9fcSPeter Maydell static bool irq_is_common[32] = { 24791c1e9fcSPeter Maydell [0 ... 5] = true, 24891c1e9fcSPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 24991c1e9fcSPeter Maydell [8 ... 12] = true, 25091c1e9fcSPeter Maydell /* 13: per-CPU icache interrupt */ 25191c1e9fcSPeter Maydell /* 14: reserved */ 25291c1e9fcSPeter Maydell [15 ... 20] = true, 25391c1e9fcSPeter Maydell /* 21: reserved */ 25491c1e9fcSPeter Maydell [22 ... 26] = true, 25591c1e9fcSPeter Maydell /* 27: reserved */ 25691c1e9fcSPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 25791c1e9fcSPeter Maydell /* 30, 31: reserved */ 25891c1e9fcSPeter Maydell }; 25991c1e9fcSPeter Maydell 2603733f803SPeter Maydell /* 2613733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 2629e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 2639e5e54d1SPeter Maydell */ 2643733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 2653733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 2669e5e54d1SPeter Maydell { 2673733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 2689e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 2693733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 2709e5e54d1SPeter Maydell } 2719e5e54d1SPeter Maydell 2729e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 2739e5e54d1SPeter Maydell { 2749e5e54d1SPeter Maydell qemu_irq destirq = opaque; 2759e5e54d1SPeter Maydell 2769e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 2779e5e54d1SPeter Maydell } 2789e5e54d1SPeter Maydell 2799e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 2809e5e54d1SPeter Maydell { 2818055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 2829e5e54d1SPeter Maydell 2839e5e54d1SPeter Maydell s->nsccfg = level; 2849e5e54d1SPeter Maydell } 2859e5e54d1SPeter Maydell 28613628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 2879e5e54d1SPeter Maydell { 2889e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 28993dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 2909e5e54d1SPeter Maydell * are provided by the security controller and which we want to 29193dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 29293dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 2939e5e54d1SPeter Maydell */ 2949e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 29513628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 2969e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 2979e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 2989e5e54d1SPeter Maydell char *name; 2999e5e54d1SPeter Maydell 3009e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 30113628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 3029e5e54d1SPeter Maydell g_free(name); 3039e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 30413628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 3059e5e54d1SPeter Maydell g_free(name); 3069e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 30713628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 3089e5e54d1SPeter Maydell g_free(name); 3099e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 31013628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 3119e5e54d1SPeter Maydell g_free(name); 3129e5e54d1SPeter Maydell 3139e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 3149e5e54d1SPeter Maydell * split it so we can send it both to the security controller 3159e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 3169e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 3179e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 3189e5e54d1SPeter Maydell */ 3199e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 3209e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 3219e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 3229e5e54d1SPeter Maydell name, 0)); 3239e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 3249e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 3259e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 32613628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 3279e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 3289e5e54d1SPeter Maydell g_free(name); 3299e5e54d1SPeter Maydell } 3309e5e54d1SPeter Maydell 33113628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 3329e5e54d1SPeter Maydell { 3339e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 33413628891SPeter Maydell * named GPIO output of the armsse object. 3359e5e54d1SPeter Maydell */ 3369e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 3379e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 3389e5e54d1SPeter Maydell 3399e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 3409e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 3419e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 3429e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 3439e5e54d1SPeter Maydell } 3449e5e54d1SPeter Maydell 3455ee0abedSPeter Maydell static void armsse_mainclk_update(void *opaque, ClockEvent event) 3468ee3e26eSPeter Maydell { 3478ee3e26eSPeter Maydell ARMSSE *s = ARM_SSE(opaque); 3485ee0abedSPeter Maydell 3498ee3e26eSPeter Maydell /* 3508ee3e26eSPeter Maydell * Set system_clock_scale from our Clock input; this is what 3518ee3e26eSPeter Maydell * controls the tick rate of the CPU SysTick timer. 3528ee3e26eSPeter Maydell */ 3538ee3e26eSPeter Maydell system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); 3548ee3e26eSPeter Maydell } 3558ee3e26eSPeter Maydell 35613628891SPeter Maydell static void armsse_init(Object *obj) 3579e5e54d1SPeter Maydell { 3588055340fSEduardo Habkost ARMSSE *s = ARM_SSE(obj); 3598055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(obj); 360f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 361e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 3629e5e54d1SPeter Maydell int i; 3639e5e54d1SPeter Maydell 364f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 36591c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 366f0cab7feSPeter Maydell 3678ee3e26eSPeter Maydell s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", 3685ee0abedSPeter Maydell armsse_mainclk_update, s, ClockUpdate); 3695ee0abedSPeter Maydell s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL, 0); 3708fd34dc0SPeter Maydell 37113628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 3729e5e54d1SPeter Maydell 37391c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 3747cd3a2e0SPeter Maydell /* 3757cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 3767cd3a2e0SPeter Maydell * distinct and may be configured differently. 3777cd3a2e0SPeter Maydell */ 3787cd3a2e0SPeter Maydell char *name; 3797cd3a2e0SPeter Maydell 3807cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 3819fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER); 3827cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 3837cd3a2e0SPeter Maydell g_free(name); 3847cd3a2e0SPeter Maydell 3857cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 3865a147c8cSMarkus Armbruster object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i], 387287f4319SMarkus Armbruster TYPE_ARMV7M); 38891c1e9fcSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", 3899e5e54d1SPeter Maydell ARM_CPU_TYPE_NAME("cortex-m33")); 39091c1e9fcSPeter Maydell g_free(name); 391d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 392d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 393d847ca51SPeter Maydell g_free(name); 394d847ca51SPeter Maydell if (i > 0) { 395d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 396d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 397d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 398d847ca51SPeter Maydell g_free(name); 399d847ca51SPeter Maydell } 40091c1e9fcSPeter Maydell } 4019e5e54d1SPeter Maydell 402e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 403e94d7723SPeter Maydell assert(devinfo->ppc == NO_PPC || devinfo->ppc < ARRAY_SIZE(s->apb_ppc)); 404e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 405e94d7723SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->timer)); 406e94d7723SPeter Maydell object_initialize_child(obj, devinfo->name, 407e94d7723SPeter Maydell &s->timer[devinfo->index], 408e94d7723SPeter Maydell TYPE_CMSDK_APB_TIMER); 4097e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 4107e8e25dbSPeter Maydell assert(devinfo->index == 0); 4117e8e25dbSPeter Maydell object_initialize_child(obj, devinfo->name, &s->dualtimer, 4127e8e25dbSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 4131292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) { 4141292b932SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->cmsdk_watchdog)); 4151292b932SPeter Maydell object_initialize_child(obj, devinfo->name, 4161292b932SPeter Maydell &s->cmsdk_watchdog[devinfo->index], 4171292b932SPeter Maydell TYPE_CMSDK_APB_WATCHDOG); 418*39bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) { 419*39bd0bb1SPeter Maydell assert(devinfo->index == 0); 420*39bd0bb1SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysinfo, 421*39bd0bb1SPeter Maydell TYPE_IOTKIT_SYSINFO); 422e94d7723SPeter Maydell } else { 423e94d7723SPeter Maydell g_assert_not_reached(); 424e94d7723SPeter Maydell } 425e94d7723SPeter Maydell } 426e94d7723SPeter Maydell 427db873cc5SMarkus Armbruster object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL); 42891eb4f64SPeter Maydell 42991eb4f64SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->apb_ppc); i++) { 43091eb4f64SPeter Maydell g_autofree char *name = g_strdup_printf("apb-ppc%d", i); 43191eb4f64SPeter Maydell object_initialize_child(obj, name, &s->apb_ppc[i], TYPE_TZ_PPC); 43291eb4f64SPeter Maydell } 43391eb4f64SPeter Maydell 434f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 435f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 436db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC); 437f0cab7feSPeter Maydell g_free(name); 438f0cab7feSPeter Maydell } 439955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 4409fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 441955cbc6bSThomas Huth 442f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 443bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 444bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 445bb75e16dSPeter Maydell 4469fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 447bb75e16dSPeter Maydell g_free(name); 448bb75e16dSPeter Maydell } 4491292b932SPeter Maydell 450db873cc5SMarkus Armbruster object_initialize_child(obj, "armsse-sysctl", &s->sysctl, 451db873cc5SMarkus Armbruster TYPE_IOTKIT_SYSCTL); 452f8574705SPeter Maydell if (info->has_mhus) { 4535a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU); 4545a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU); 455f8574705SPeter Maydell } 456e0b00f1bSPeter Maydell if (info->has_ppus) { 457e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 458e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 459e0b00f1bSPeter Maydell int ppuidx = CPU0CORE_PPU + i; 460e0b00f1bSPeter Maydell 4615a147c8cSMarkus Armbruster object_initialize_child(obj, name, &s->ppu[ppuidx], 462e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 463e0b00f1bSPeter Maydell g_free(name); 464e0b00f1bSPeter Maydell } 4655a147c8cSMarkus Armbruster object_initialize_child(obj, "DBG_PPU", &s->ppu[DBG_PPU], 466e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 467e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 468e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 469e0b00f1bSPeter Maydell int ppuidx = RAM0_PPU + i; 470e0b00f1bSPeter Maydell 4715a147c8cSMarkus Armbruster object_initialize_child(obj, name, &s->ppu[ppuidx], 472e0b00f1bSPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 473e0b00f1bSPeter Maydell g_free(name); 474e0b00f1bSPeter Maydell } 475e0b00f1bSPeter Maydell } 4762357bca5SPeter Maydell if (info->has_cachectrl) { 4772357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 4782357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 4792357bca5SPeter Maydell 480db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cachectrl[i], 4812357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 4822357bca5SPeter Maydell g_free(name); 4832357bca5SPeter Maydell } 4842357bca5SPeter Maydell } 485c1f57257SPeter Maydell if (info->has_cpusecctrl) { 486c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 487c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 488c1f57257SPeter Maydell 489db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpusecctrl[i], 490c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 491c1f57257SPeter Maydell g_free(name); 492c1f57257SPeter Maydell } 493c1f57257SPeter Maydell } 494ade67dcdSPeter Maydell if (info->has_cpuid) { 495ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 496ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 497ade67dcdSPeter Maydell 498db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpuid[i], 499ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 500ade67dcdSPeter Maydell g_free(name); 501ade67dcdSPeter Maydell } 502ade67dcdSPeter Maydell } 5039fc7fc4dSMarkus Armbruster object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ); 504955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 5059fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 506955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 5079fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ); 5089e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 5099e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 5109e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 5119e5e54d1SPeter Maydell 5129fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 513955cbc6bSThomas Huth g_free(name); 5149e5e54d1SPeter Maydell } 51591c1e9fcSPeter Maydell if (info->num_cpus > 1) { 51691c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 51791c1e9fcSPeter Maydell if (irq_is_common[i]) { 51891c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 51991c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 52091c1e9fcSPeter Maydell 5219fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 52291c1e9fcSPeter Maydell g_free(name); 52391c1e9fcSPeter Maydell } 52491c1e9fcSPeter Maydell } 52591c1e9fcSPeter Maydell } 5269e5e54d1SPeter Maydell } 5279e5e54d1SPeter Maydell 52813628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 5299e5e54d1SPeter Maydell { 53091c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 5319e5e54d1SPeter Maydell 53291c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 5339e5e54d1SPeter Maydell } 5349e5e54d1SPeter Maydell 53513628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 536bb75e16dSPeter Maydell { 5378055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 538bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 539bb75e16dSPeter Maydell } 540bb75e16dSPeter Maydell 54191c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 54291c1e9fcSPeter Maydell { 54391c1e9fcSPeter Maydell /* 54491c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 54591c1e9fcSPeter Maydell * all CPUs in the SSE. 54691c1e9fcSPeter Maydell */ 5478055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(s); 54891c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 54991c1e9fcSPeter Maydell 55091c1e9fcSPeter Maydell assert(irq_is_common[irqno]); 55191c1e9fcSPeter Maydell 55291c1e9fcSPeter Maydell if (info->num_cpus == 1) { 55391c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 55491c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 55591c1e9fcSPeter Maydell } else { 55691c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 55791c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 55891c1e9fcSPeter Maydell } 55991c1e9fcSPeter Maydell } 56091c1e9fcSPeter Maydell 561e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr) 562e0b00f1bSPeter Maydell { 563e0b00f1bSPeter Maydell /* Map a PPU unimplemented device stub */ 564e0b00f1bSPeter Maydell DeviceState *dev = DEVICE(&s->ppu[ppuidx]); 565e0b00f1bSPeter Maydell 566e0b00f1bSPeter Maydell qdev_prop_set_string(dev, "name", name); 567e0b00f1bSPeter Maydell qdev_prop_set_uint64(dev, "size", 0x1000); 5685a147c8cSMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal); 569e0b00f1bSPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr); 570e0b00f1bSPeter Maydell } 571e0b00f1bSPeter Maydell 57213628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 5739e5e54d1SPeter Maydell { 5748055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 5758055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(dev); 576f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 577e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 5789e5e54d1SPeter Maydell int i; 5799e5e54d1SPeter Maydell MemoryRegion *mr; 5809e5e54d1SPeter Maydell Error *err = NULL; 5819e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 5829e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 5839e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 5849e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 5859e5e54d1SPeter Maydell DeviceState *dev_secctl; 5869e5e54d1SPeter Maydell DeviceState *dev_splitter; 5874b635cf7SPeter Maydell uint32_t addr_width_max; 5889e5e54d1SPeter Maydell 5899e5e54d1SPeter Maydell if (!s->board_memory) { 5909e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 5919e5e54d1SPeter Maydell return; 5929e5e54d1SPeter Maydell } 5939e5e54d1SPeter Maydell 5948ee3e26eSPeter Maydell if (!clock_has_source(s->mainclk)) { 5958ee3e26eSPeter Maydell error_setg(errp, "MAINCLK clock was not connected"); 5968ee3e26eSPeter Maydell } 5978ee3e26eSPeter Maydell if (!clock_has_source(s->s32kclk)) { 5988ee3e26eSPeter Maydell error_setg(errp, "S32KCLK clock was not connected"); 5999e5e54d1SPeter Maydell } 6009e5e54d1SPeter Maydell 6013f410039SPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 6023f410039SPeter Maydell 6034b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 6044b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 6054b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 6064b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 6074b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 6084b635cf7SPeter Maydell addr_width_max); 6094b635cf7SPeter Maydell return; 6104b635cf7SPeter Maydell } 6114b635cf7SPeter Maydell 6129e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 6139e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 6149e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 6159e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 6169e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 6179e5e54d1SPeter Maydell * 61893dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 6199e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 62093dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 6219e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 6229e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 6239e5e54d1SPeter Maydell * region, otherwise it is an S region. 6249e5e54d1SPeter Maydell * 6259e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 6269e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 6279e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 6289e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 6299e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 6309e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 6319e5e54d1SPeter Maydell * 6329e5e54d1SPeter Maydell * (The other place that guest software can configure security 6339e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 6349e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 6359e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 6369e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 6379e5e54d1SPeter Maydell * 6389e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 6399e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 6409e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 6419e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 64293dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 6439e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 6449e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 6459e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 6469e5e54d1SPeter Maydell */ 6479e5e54d1SPeter Maydell 648d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 6499e5e54d1SPeter Maydell 65091c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 65191c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 65291c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 65391c1e9fcSPeter Maydell int j; 65491c1e9fcSPeter Maydell char *gpioname; 65591c1e9fcSPeter Maydell 65633788738SPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + NUM_SSE_IRQS); 65791c1e9fcSPeter Maydell /* 658aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR* 659aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU 660aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the 661aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property. 662aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the 663aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property 664aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset). 665aab7a378SPeter Maydell * 666aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system 667aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR* 668aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate 66991c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 670aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code 671aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match 672aab7a378SPeter Maydell * whatever its firmware does. 6739e5e54d1SPeter Maydell */ 67432187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 67591c1e9fcSPeter Maydell /* 676aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT 677aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is 678aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and 679aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about 680aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in 681aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this 68291c1e9fcSPeter Maydell * later if necessary. 68391c1e9fcSPeter Maydell */ 684aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) { 685778a2dc5SMarkus Armbruster if (!object_property_set_bool(cpuobj, "start-powered-off", true, 686668f62ecSMarkus Armbruster errp)) { 6879e5e54d1SPeter Maydell return; 6889e5e54d1SPeter Maydell } 68991c1e9fcSPeter Maydell } 690a90a862bSPeter Maydell if (!s->cpu_fpu[i]) { 691668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "vfp", false, errp)) { 692a90a862bSPeter Maydell return; 693a90a862bSPeter Maydell } 694a90a862bSPeter Maydell } 695a90a862bSPeter Maydell if (!s->cpu_dsp[i]) { 696668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "dsp", false, errp)) { 697a90a862bSPeter Maydell return; 698a90a862bSPeter Maydell } 699a90a862bSPeter Maydell } 700d847ca51SPeter Maydell 701d847ca51SPeter Maydell if (i > 0) { 702d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 703d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 704d847ca51SPeter Maydell } else { 705d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 706d847ca51SPeter Maydell &s->container, -1); 707d847ca51SPeter Maydell } 7085325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory", 7095325cc34SMarkus Armbruster OBJECT(&s->cpu_container[i]), &error_abort); 7105325cc34SMarkus Armbruster object_property_set_link(cpuobj, "idau", OBJECT(s), &error_abort); 711668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(cpuobj), errp)) { 7129e5e54d1SPeter Maydell return; 7139e5e54d1SPeter Maydell } 7147cd3a2e0SPeter Maydell /* 7157cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 7167cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 7177cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 7187cd3a2e0SPeter Maydell * the cluster is realized. 7197cd3a2e0SPeter Maydell */ 720668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cluster[i]), NULL, errp)) { 7217cd3a2e0SPeter Maydell return; 7227cd3a2e0SPeter Maydell } 7239e5e54d1SPeter Maydell 72491c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 72591c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 72691c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 72733788738SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + NUM_SSE_IRQS); 7289e5e54d1SPeter Maydell } 72991c1e9fcSPeter Maydell if (i == 0) { 73091c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 73191c1e9fcSPeter Maydell } else { 73291c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 73391c1e9fcSPeter Maydell } 73491c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 73591c1e9fcSPeter Maydell s->exp_irqs[i], 73691c1e9fcSPeter Maydell gpioname, s->exp_numirq); 73791c1e9fcSPeter Maydell g_free(gpioname); 73891c1e9fcSPeter Maydell } 73991c1e9fcSPeter Maydell 74091c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 74191c1e9fcSPeter Maydell if (info->num_cpus > 1) { 74291c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 74391c1e9fcSPeter Maydell if (irq_is_common[i]) { 74491c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 74591c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 74691c1e9fcSPeter Maydell int cpunum; 74791c1e9fcSPeter Maydell 748778a2dc5SMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 749668f62ecSMarkus Armbruster info->num_cpus, errp)) { 75091c1e9fcSPeter Maydell return; 75191c1e9fcSPeter Maydell } 752668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 75391c1e9fcSPeter Maydell return; 75491c1e9fcSPeter Maydell } 75591c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 75691c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 75791c1e9fcSPeter Maydell 75891c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 75991c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 76091c1e9fcSPeter Maydell } 76191c1e9fcSPeter Maydell } 76291c1e9fcSPeter Maydell } 76391c1e9fcSPeter Maydell } 7649e5e54d1SPeter Maydell 7659e5e54d1SPeter Maydell /* Set up the big aliases first */ 7663733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 7673733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 7683733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 7693733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 7709e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 7719e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 7729e5e54d1SPeter Maydell * control interfaces for the protection controllers). 7739e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 7743733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 7753733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 7769e5e54d1SPeter Maydell */ 7773733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 7783733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 7793733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 7803733f803SPeter Maydell } 7819e5e54d1SPeter Maydell 7829e5e54d1SPeter Maydell /* Security controller */ 7830eb6b0adSPeter Maydell object_property_set_int(OBJECT(&s->secctl), "sse-version", 7840eb6b0adSPeter Maydell info->sse_version, &error_abort); 785668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->secctl), errp)) { 7869e5e54d1SPeter Maydell return; 7879e5e54d1SPeter Maydell } 7889e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 7899e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 7909e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 7919e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 7929e5e54d1SPeter Maydell 7939e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 7949e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 7959e5e54d1SPeter Maydell 7969e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 79793dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 79893dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 7999e5e54d1SPeter Maydell */ 800778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sec_resp_splitter), 801668f62ecSMarkus Armbruster "num-lines", 3, errp)) { 8029e5e54d1SPeter Maydell return; 8039e5e54d1SPeter Maydell } 804668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, errp)) { 8059e5e54d1SPeter Maydell return; 8069e5e54d1SPeter Maydell } 8079e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 8089e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 8099e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 8109e5e54d1SPeter Maydell 811f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 812f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 813f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 814f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 8154b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 816f0cab7feSPeter Maydell 8174b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 8184b635cf7SPeter Maydell sram_bank_size, &err); 819f0cab7feSPeter Maydell g_free(ramname); 820af60b291SPeter Maydell if (err) { 821af60b291SPeter Maydell error_propagate(errp, err); 822af60b291SPeter Maydell return; 823af60b291SPeter Maydell } 8245325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mpc[i]), "downstream", 8255325cc34SMarkus Armbruster OBJECT(&s->sram[i]), &error_abort); 826668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), errp)) { 827af60b291SPeter Maydell return; 828af60b291SPeter Maydell } 829af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 830f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 8314b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 8324b635cf7SPeter Maydell 0x20000000 + i * sram_bank_size, 833f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 834af60b291SPeter Maydell /* ...and its register interface */ 835f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 836f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 837f0cab7feSPeter Maydell } 838af60b291SPeter Maydell 839bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 840778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->mpc_irq_orgate), "num-lines", 841778a2dc5SMarkus Armbruster IOTS_NUM_EXP_MPC + info->sram_banks, 842668f62ecSMarkus Armbruster errp)) { 843bb75e16dSPeter Maydell return; 844bb75e16dSPeter Maydell } 845668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, errp)) { 846bb75e16dSPeter Maydell return; 847bb75e16dSPeter Maydell } 848bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 84991c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 850bb75e16dSPeter Maydell 8511292b932SPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 8521292b932SPeter Maydell if (!object_property_set_int(OBJECT(&s->nmi_orgate), "num-lines", 2, 8531292b932SPeter Maydell errp)) { 8541292b932SPeter Maydell return; 8551292b932SPeter Maydell } 8561292b932SPeter Maydell if (!qdev_realize(DEVICE(&s->nmi_orgate), NULL, errp)) { 8571292b932SPeter Maydell return; 8581292b932SPeter Maydell } 8591292b932SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 8601292b932SPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 8611292b932SPeter Maydell 8629e5e54d1SPeter Maydell /* Devices behind APB PPC0: 8639e5e54d1SPeter Maydell * 0x40000000: timer0 8649e5e54d1SPeter Maydell * 0x40001000: timer1 8659e5e54d1SPeter Maydell * 0x40002000: dual timer 866f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 867f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 8689e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 8699e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 8709e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 8719e5e54d1SPeter Maydell */ 872e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 873e94d7723SPeter Maydell SysBusDevice *sbd; 874e94d7723SPeter Maydell qemu_irq irq; 8759e5e54d1SPeter Maydell 876e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 877e94d7723SPeter Maydell sbd = SYS_BUS_DEVICE(&s->timer[devinfo->index]); 878e94d7723SPeter Maydell 87999865afcSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "pclk", 88099865afcSPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk); 881e94d7723SPeter Maydell if (!sysbus_realize(sbd, errp)) { 8829e5e54d1SPeter Maydell return; 8839e5e54d1SPeter Maydell } 884e94d7723SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 8857e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 8867e8e25dbSPeter Maydell sbd = SYS_BUS_DEVICE(&s->dualtimer); 8877e8e25dbSPeter Maydell 8887e8e25dbSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "TIMCLK", s->mainclk); 8897e8e25dbSPeter Maydell if (!sysbus_realize(sbd, errp)) { 8907e8e25dbSPeter Maydell return; 8917e8e25dbSPeter Maydell } 8927e8e25dbSPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 8931292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) { 8941292b932SPeter Maydell sbd = SYS_BUS_DEVICE(&s->cmsdk_watchdog[devinfo->index]); 8951292b932SPeter Maydell 8961292b932SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "WDOGCLK", 8971292b932SPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk); 8981292b932SPeter Maydell if (!sysbus_realize(sbd, errp)) { 8991292b932SPeter Maydell return; 9001292b932SPeter Maydell } 9011292b932SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 902*39bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) { 903*39bd0bb1SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysinfo); 904*39bd0bb1SPeter Maydell 905*39bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_VERSION", 906*39bd0bb1SPeter Maydell info->sys_version, &error_abort); 907*39bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_CONFIG", 908*39bd0bb1SPeter Maydell armsse_sys_config_value(s, info), 909*39bd0bb1SPeter Maydell &error_abort); 910*39bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "sse-version", 911*39bd0bb1SPeter Maydell info->sse_version, &error_abort); 912*39bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "IIDR", 913*39bd0bb1SPeter Maydell info->iidr, &error_abort); 914*39bd0bb1SPeter Maydell if (!sysbus_realize(sbd, errp)) { 915*39bd0bb1SPeter Maydell return; 916*39bd0bb1SPeter Maydell } 917*39bd0bb1SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 918e94d7723SPeter Maydell } else { 919e94d7723SPeter Maydell g_assert_not_reached(); 920e94d7723SPeter Maydell } 921e94d7723SPeter Maydell 922e94d7723SPeter Maydell switch (devinfo->irq) { 923e94d7723SPeter Maydell case NO_IRQ: 924e94d7723SPeter Maydell irq = NULL; 925e94d7723SPeter Maydell break; 926e94d7723SPeter Maydell case 0 ... NUM_SSE_IRQS - 1: 927e94d7723SPeter Maydell irq = armsse_get_common_irq_in(s, devinfo->irq); 928e94d7723SPeter Maydell break; 9291292b932SPeter Maydell case NMI_0: 9301292b932SPeter Maydell case NMI_1: 9311292b932SPeter Maydell irq = qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 9321292b932SPeter Maydell devinfo->irq - NMI_0); 9331292b932SPeter Maydell break; 934e94d7723SPeter Maydell default: 935e94d7723SPeter Maydell g_assert_not_reached(); 936e94d7723SPeter Maydell } 937e94d7723SPeter Maydell 938e94d7723SPeter Maydell if (irq) { 939e94d7723SPeter Maydell sysbus_connect_irq(sbd, 0, irq); 940e94d7723SPeter Maydell } 941e94d7723SPeter Maydell 942e94d7723SPeter Maydell /* 943e94d7723SPeter Maydell * Devices connected to a PPC are connected to the port here; 944e94d7723SPeter Maydell * we will map the upstream end of that port to the right address 945e94d7723SPeter Maydell * in the container later after the PPC has been realized. 946e94d7723SPeter Maydell * Devices not connected to a PPC can be mapped immediately. 947e94d7723SPeter Maydell */ 948e94d7723SPeter Maydell if (devinfo->ppc != NO_PPC) { 949e94d7723SPeter Maydell TZPPC *ppc = &s->apb_ppc[devinfo->ppc]; 950e94d7723SPeter Maydell g_autofree char *portname = g_strdup_printf("port[%d]", 951e94d7723SPeter Maydell devinfo->ppc_port); 952e94d7723SPeter Maydell object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), 953c24d9716SMarkus Armbruster &error_abort); 954e94d7723SPeter Maydell } else { 955e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 956e94d7723SPeter Maydell } 957e94d7723SPeter Maydell } 958017d069dSPeter Maydell 959f8574705SPeter Maydell if (info->has_mhus) { 96068d6b36fSPeter Maydell /* 96168d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 96268d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 96368d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 96468d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 96568d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 96668d6b36fSPeter Maydell */ 96768d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 968f8574705SPeter Maydell 96968d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 97068d6b36fSPeter Maydell char *port; 97168d6b36fSPeter Maydell int cpunum; 97268d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 97368d6b36fSPeter Maydell 974668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), errp)) { 975f8574705SPeter Maydell return; 976f8574705SPeter Maydell } 977763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 97868d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 97991eb4f64SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc[0]), port, OBJECT(mr), 9805325cc34SMarkus Armbruster &error_abort); 981763e10f7SPeter Maydell g_free(port); 98268d6b36fSPeter Maydell 98368d6b36fSPeter Maydell /* 98468d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 98568d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 98668d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 98768d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 98868d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 98968d6b36fSPeter Maydell */ 99068d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 99168d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 99268d6b36fSPeter Maydell 99368d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 99468d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 99568d6b36fSPeter Maydell } 996f8574705SPeter Maydell } 997f8574705SPeter Maydell } 998f8574705SPeter Maydell 99991eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[0]), errp)) { 10009e5e54d1SPeter Maydell return; 10019e5e54d1SPeter Maydell } 10029e5e54d1SPeter Maydell 100391eb4f64SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc[0]); 100491eb4f64SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc[0]); 10059e5e54d1SPeter Maydell 1006f8574705SPeter Maydell if (info->has_mhus) { 1007f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 1008f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 1009f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 1010f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 1011f8574705SPeter Maydell } 10129e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 10139e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 10149e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 10159e5e54d1SPeter Maydell "cfg_nonsec", i)); 10169e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 10179e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 10189e5e54d1SPeter Maydell "cfg_ap", i)); 10199e5e54d1SPeter Maydell } 10209e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 10219e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 10229e5e54d1SPeter Maydell "irq_enable", 0)); 10239e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 10249e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 10259e5e54d1SPeter Maydell "irq_clear", 0)); 10269e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 10279e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 10289e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 10299e5e54d1SPeter Maydell 10309e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 10319e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 10329e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 10339e5e54d1SPeter Maydell */ 1034778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->ppc_irq_orgate), 1035668f62ecSMarkus Armbruster "num-lines", NUM_PPCS, errp)) { 10369e5e54d1SPeter Maydell return; 10379e5e54d1SPeter Maydell } 1038668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, errp)) { 10399e5e54d1SPeter Maydell return; 10409e5e54d1SPeter Maydell } 10419e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 104291c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 10439e5e54d1SPeter Maydell 10442357bca5SPeter Maydell /* 10452357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 10462357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 10472357bca5SPeter Maydell * 0x50010000: L1 icache control registers 10482357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 10492357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 10502357bca5SPeter Maydell */ 10512357bca5SPeter Maydell if (info->has_cachectrl) { 10522357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 10532357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 10542357bca5SPeter Maydell MemoryRegion *mr; 10552357bca5SPeter Maydell 10562357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 10572357bca5SPeter Maydell g_free(name); 10582357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 1059668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), errp)) { 10602357bca5SPeter Maydell return; 10612357bca5SPeter Maydell } 10622357bca5SPeter Maydell 10632357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 10642357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 10652357bca5SPeter Maydell } 10662357bca5SPeter Maydell } 1067c1f57257SPeter Maydell if (info->has_cpusecctrl) { 1068c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1069c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 1070c1f57257SPeter Maydell MemoryRegion *mr; 1071c1f57257SPeter Maydell 1072c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 1073c1f57257SPeter Maydell g_free(name); 1074c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 1075668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), errp)) { 1076c1f57257SPeter Maydell return; 1077c1f57257SPeter Maydell } 1078c1f57257SPeter Maydell 1079c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 1080c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 1081c1f57257SPeter Maydell } 1082c1f57257SPeter Maydell } 1083ade67dcdSPeter Maydell if (info->has_cpuid) { 1084ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1085ade67dcdSPeter Maydell MemoryRegion *mr; 1086ade67dcdSPeter Maydell 1087ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 1088668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), errp)) { 1089ade67dcdSPeter Maydell return; 1090ade67dcdSPeter Maydell } 1091ade67dcdSPeter Maydell 1092ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 1093ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 1094ade67dcdSPeter Maydell } 1095ade67dcdSPeter Maydell } 10969e5e54d1SPeter Maydell 109791eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[1]), errp)) { 10989e5e54d1SPeter Maydell return; 10999e5e54d1SPeter Maydell } 11009e5e54d1SPeter Maydell 110191eb4f64SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc[1]); 11029e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 11039e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 11049e5e54d1SPeter Maydell "cfg_nonsec", 0)); 11059e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 11069e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 11079e5e54d1SPeter Maydell "cfg_ap", 0)); 11089e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 11099e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 11109e5e54d1SPeter Maydell "irq_enable", 0)); 11119e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 11129e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 11139e5e54d1SPeter Maydell "irq_clear", 0)); 11149e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 11159e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 11169e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 11179e5e54d1SPeter Maydell 1118e94d7723SPeter Maydell /* 1119e94d7723SPeter Maydell * Now both PPCs are realized we can map the upstream ends of 1120e94d7723SPeter Maydell * ports which correspond to entries in the devinfo array. 1121e94d7723SPeter Maydell * The ports which are connected to non-devinfo devices have 1122e94d7723SPeter Maydell * already been mapped. 1123e94d7723SPeter Maydell */ 1124e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 1125e94d7723SPeter Maydell SysBusDevice *ppc_sbd; 1126e94d7723SPeter Maydell 1127e94d7723SPeter Maydell if (devinfo->ppc == NO_PPC) { 1128e94d7723SPeter Maydell continue; 1129e94d7723SPeter Maydell } 1130e94d7723SPeter Maydell ppc_sbd = SYS_BUS_DEVICE(&s->apb_ppc[devinfo->ppc]); 1131e94d7723SPeter Maydell mr = sysbus_mmio_get_region(ppc_sbd, devinfo->ppc_port); 1132e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 1133e94d7723SPeter Maydell } 1134e94d7723SPeter Maydell 113506e65af3SPeter Maydell /* System control registers */ 1136419a7f80SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "sse-version", 1137419a7f80SPeter Maydell info->sse_version, &error_abort); 11385325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "CPUWAIT_RST", 11395325cc34SMarkus Armbruster info->cpuwait_rst, &error_abort); 11405325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR0_RST", 11415325cc34SMarkus Armbruster s->init_svtor, &error_abort); 11425325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR1_RST", 11435325cc34SMarkus Armbruster s->init_svtor, &error_abort); 1144668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sysctl), errp)) { 114506e65af3SPeter Maydell return; 114606e65af3SPeter Maydell } 114706e65af3SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000); 1148d61e4e1fSPeter Maydell 1149e0b00f1bSPeter Maydell if (info->has_ppus) { 1150e0b00f1bSPeter Maydell /* CPUnCORE_PPU for each CPU */ 1151e0b00f1bSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1152e0b00f1bSPeter Maydell char *name = g_strdup_printf("CPU%dCORE_PPU", i); 1153e0b00f1bSPeter Maydell 1154e0b00f1bSPeter Maydell map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000); 1155e0b00f1bSPeter Maydell /* 1156e0b00f1bSPeter Maydell * We don't support CPU debug so don't create the 1157e0b00f1bSPeter Maydell * CPU0DEBUG_PPU at 0x50024000 and 0x50026000. 1158e0b00f1bSPeter Maydell */ 1159e0b00f1bSPeter Maydell g_free(name); 1160e0b00f1bSPeter Maydell } 1161e0b00f1bSPeter Maydell map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000); 1162e0b00f1bSPeter Maydell 1163e0b00f1bSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 1164e0b00f1bSPeter Maydell char *name = g_strdup_printf("RAM%d_PPU", i); 1165e0b00f1bSPeter Maydell 1166e0b00f1bSPeter Maydell map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000); 1167e0b00f1bSPeter Maydell g_free(name); 1168e0b00f1bSPeter Maydell } 1169e0b00f1bSPeter Maydell } 1170e0b00f1bSPeter Maydell 11719e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 11729e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 11739e5e54d1SPeter Maydell 1174668f62ecSMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 2, errp)) { 11759e5e54d1SPeter Maydell return; 11769e5e54d1SPeter Maydell } 1177668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 11789e5e54d1SPeter Maydell return; 11799e5e54d1SPeter Maydell } 11809e5e54d1SPeter Maydell } 11819e5e54d1SPeter Maydell 11829e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 11839e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 11849e5e54d1SPeter Maydell 118513628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 11869e5e54d1SPeter Maydell g_free(ppcname); 11879e5e54d1SPeter Maydell } 11889e5e54d1SPeter Maydell 11899e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 11909e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 11919e5e54d1SPeter Maydell 119213628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 11939e5e54d1SPeter Maydell g_free(ppcname); 11949e5e54d1SPeter Maydell } 11959e5e54d1SPeter Maydell 11969e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 11979e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 11989e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 11999e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 12009e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 120191eb4f64SPeter Maydell TZPPC *ppc = &s->apb_ppc[i - NUM_EXTERNAL_PPCS]; 12029e5e54d1SPeter Maydell 12039e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 12049e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 12059e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 12069e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 12079e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 12089e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 12097a35383aSPeter Maydell g_free(gpioname); 12109e5e54d1SPeter Maydell } 12119e5e54d1SPeter Maydell 1212bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1213f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1214bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1215bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1216bb75e16dSPeter Maydell 1217778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(splitter), "num-lines", 2, 1218668f62ecSMarkus Armbruster errp)) { 1219bb75e16dSPeter Maydell return; 1220bb75e16dSPeter Maydell } 1221668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 1222bb75e16dSPeter Maydell return; 1223bb75e16dSPeter Maydell } 1224bb75e16dSPeter Maydell 1225bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1226bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1227bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1228bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1229bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1230bb75e16dSPeter Maydell "mpcexp_status", i)); 1231bb75e16dSPeter Maydell } else { 1232bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1233f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1234f0cab7feSPeter Maydell "irq", 0, 1235bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1236bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1237bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1238509602eeSPhilippe Mathieu-Daudé "mpc_status", 1239509602eeSPhilippe Mathieu-Daudé i - IOTS_NUM_EXP_MPC)); 1240bb75e16dSPeter Maydell } 1241bb75e16dSPeter Maydell 1242bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1243bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1244bb75e16dSPeter Maydell } 1245bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1246bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1247bb75e16dSPeter Maydell */ 124813628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1249bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1250bb75e16dSPeter Maydell 125113628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 12529e5e54d1SPeter Maydell 1253132b475aSPeter Maydell /* Forward the MSC related signals */ 1254132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1255132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1256132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1257132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 125891c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1259132b475aSPeter Maydell 1260132b475aSPeter Maydell /* 1261132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1262132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1263132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 126493dbd103SPeter Maydell * devices in the ARMSSE. 1265132b475aSPeter Maydell */ 1266132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1267132b475aSPeter Maydell 12688ee3e26eSPeter Maydell /* Set initial system_clock_scale from MAINCLK */ 12695ee0abedSPeter Maydell armsse_mainclk_update(s, ClockUpdate); 12709e5e54d1SPeter Maydell } 12719e5e54d1SPeter Maydell 127213628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 12739e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 12749e5e54d1SPeter Maydell { 127593dbd103SPeter Maydell /* 127693dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 12779e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 12789e5e54d1SPeter Maydell * NSCCFG register in the security controller. 12799e5e54d1SPeter Maydell */ 12808055340fSEduardo Habkost ARMSSE *s = ARM_SSE(ii); 12819e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 12829e5e54d1SPeter Maydell 12839e5e54d1SPeter Maydell *ns = !(region & 1); 12849e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 12859e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 12869e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 12879e5e54d1SPeter Maydell *iregion = region; 12889e5e54d1SPeter Maydell } 12899e5e54d1SPeter Maydell 129013628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 12919e5e54d1SPeter Maydell .name = "iotkit", 12928fd34dc0SPeter Maydell .version_id = 2, 12938fd34dc0SPeter Maydell .minimum_version_id = 2, 12949e5e54d1SPeter Maydell .fields = (VMStateField[]) { 12958fd34dc0SPeter Maydell VMSTATE_CLOCK(mainclk, ARMSSE), 12968fd34dc0SPeter Maydell VMSTATE_CLOCK(s32kclk, ARMSSE), 129793dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 12989e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 12999e5e54d1SPeter Maydell } 13009e5e54d1SPeter Maydell }; 13019e5e54d1SPeter Maydell 130213628891SPeter Maydell static void armsse_reset(DeviceState *dev) 13039e5e54d1SPeter Maydell { 13048055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 13059e5e54d1SPeter Maydell 13069e5e54d1SPeter Maydell s->nsccfg = 0; 13079e5e54d1SPeter Maydell } 13089e5e54d1SPeter Maydell 130913628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 13109e5e54d1SPeter Maydell { 13119e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 13129e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 13138055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_CLASS(klass); 1314a90a862bSPeter Maydell const ARMSSEInfo *info = data; 13159e5e54d1SPeter Maydell 131613628891SPeter Maydell dc->realize = armsse_realize; 131713628891SPeter Maydell dc->vmsd = &armsse_vmstate; 13184f67d30bSMarc-André Lureau device_class_set_props(dc, info->props); 131913628891SPeter Maydell dc->reset = armsse_reset; 132013628891SPeter Maydell iic->check = armsse_idau_check; 1321a90a862bSPeter Maydell asc->info = info; 13229e5e54d1SPeter Maydell } 13239e5e54d1SPeter Maydell 13244c3690b5SPeter Maydell static const TypeInfo armsse_info = { 13258055340fSEduardo Habkost .name = TYPE_ARM_SSE, 13269e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 132793dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 1328512c65e6SEduardo Habkost .class_size = sizeof(ARMSSEClass), 132913628891SPeter Maydell .instance_init = armsse_init, 13304c3690b5SPeter Maydell .abstract = true, 13319e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 13329e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 13339e5e54d1SPeter Maydell { } 13349e5e54d1SPeter Maydell } 13359e5e54d1SPeter Maydell }; 13369e5e54d1SPeter Maydell 13374c3690b5SPeter Maydell static void armsse_register_types(void) 13389e5e54d1SPeter Maydell { 13394c3690b5SPeter Maydell int i; 13404c3690b5SPeter Maydell 13414c3690b5SPeter Maydell type_register_static(&armsse_info); 13424c3690b5SPeter Maydell 13434c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 13444c3690b5SPeter Maydell TypeInfo ti = { 13454c3690b5SPeter Maydell .name = armsse_variants[i].name, 13468055340fSEduardo Habkost .parent = TYPE_ARM_SSE, 134713628891SPeter Maydell .class_init = armsse_class_init, 13484c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 13494c3690b5SPeter Maydell }; 13504c3690b5SPeter Maydell type_register(&ti); 13514c3690b5SPeter Maydell } 13529e5e54d1SPeter Maydell } 13539e5e54d1SPeter Maydell 13544c3690b5SPeter Maydell type_init(armsse_register_types); 1355