19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15aab7a378SPeter Maydell #include "qemu/bitops.h" 169e5e54d1SPeter Maydell #include "qapi/error.h" 179e5e54d1SPeter Maydell #include "trace.h" 189e5e54d1SPeter Maydell #include "hw/sysbus.h" 19d6454270SMarkus Armbruster #include "migration/vmstate.h" 209e5e54d1SPeter Maydell #include "hw/registerfields.h" 216eee5d24SPeter Maydell #include "hw/arm/armsse.h" 22419a7f80SPeter Maydell #include "hw/arm/armsse-version.h" 2312ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2464552b6bSMarkus Armbruster #include "hw/irq.h" 258fd34dc0SPeter Maydell #include "hw/qdev-clock.h" 269e5e54d1SPeter Maydell 27e94d7723SPeter Maydell /* 28e94d7723SPeter Maydell * The SSE-300 puts some devices in different places to the 29e94d7723SPeter Maydell * SSE-200 (and original IoTKit). We use an array of these structs 30e94d7723SPeter Maydell * to define how each variant lays out these devices. (Parts of the 31e94d7723SPeter Maydell * SoC that are the same for all variants aren't handled via these 32e94d7723SPeter Maydell * data structures.) 33e94d7723SPeter Maydell */ 34e94d7723SPeter Maydell 35e94d7723SPeter Maydell #define NO_IRQ -1 36e94d7723SPeter Maydell #define NO_PPC -1 371292b932SPeter Maydell /* 381292b932SPeter Maydell * Special values for ARMSSEDeviceInfo::irq to indicate that this 391292b932SPeter Maydell * device uses one of the inputs to the OR gate that feeds into the 401292b932SPeter Maydell * CPU NMI input. 411292b932SPeter Maydell */ 421292b932SPeter Maydell #define NMI_0 10000 431292b932SPeter Maydell #define NMI_1 10001 44e94d7723SPeter Maydell 45e94d7723SPeter Maydell typedef struct ARMSSEDeviceInfo { 46e94d7723SPeter Maydell const char *name; /* name to use for the QOM object; NULL terminates list */ 47e94d7723SPeter Maydell const char *type; /* QOM type name */ 48e94d7723SPeter Maydell unsigned int index; /* Which of the N devices of this type is this ? */ 49e94d7723SPeter Maydell hwaddr addr; 50a459e849SPeter Maydell hwaddr size; /* only needed for TYPE_UNIMPLEMENTED_DEVICE */ 51e94d7723SPeter Maydell int ppc; /* Index of APB PPC this device is wired up to, or NO_PPC */ 52e94d7723SPeter Maydell int ppc_port; /* Port number of this device on the PPC */ 531292b932SPeter Maydell int irq; /* NO_IRQ, or 0..NUM_SSE_IRQS-1, or NMI_0 or NMI_1 */ 541292b932SPeter Maydell bool slowclk; /* true if device uses the slow 32KHz clock */ 55e94d7723SPeter Maydell } ARMSSEDeviceInfo; 56e94d7723SPeter Maydell 574c3690b5SPeter Maydell struct ARMSSEInfo { 584c3690b5SPeter Maydell const char *name; 59330ef14eSPeter Maydell const char *cpu_type; 60419a7f80SPeter Maydell uint32_t sse_version; 61f0cab7feSPeter Maydell int sram_banks; 624eb17709SPeter Maydell uint32_t sram_bank_base; 6391c1e9fcSPeter Maydell int num_cpus; 64dde0c491SPeter Maydell uint32_t sys_version; 65446587a9SPeter Maydell uint32_t iidr; 66aab7a378SPeter Maydell uint32_t cpuwait_rst; 67f8574705SPeter Maydell bool has_mhus; 682357bca5SPeter Maydell bool has_cachectrl; 69c1f57257SPeter Maydell bool has_cpusecctrl; 70ade67dcdSPeter Maydell bool has_cpuid; 714668b441SPeter Maydell bool has_cpu_pwrctrl; 729febd175SPeter Maydell bool has_sse_counter; 73a90a862bSPeter Maydell Property *props; 74e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 751aa9e174SPeter Maydell const bool *irq_is_common; 76a90a862bSPeter Maydell }; 77a90a862bSPeter Maydell 78a90a862bSPeter Maydell static Property iotkit_properties[] = { 79a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 80a90a862bSPeter Maydell MemoryRegion *), 81a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 82a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 83a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 84a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 85a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 86a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 87a90a862bSPeter Maydell }; 88a90a862bSPeter Maydell 891df0878cSPeter Maydell static Property sse200_properties[] = { 90a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 91a90a862bSPeter Maydell MemoryRegion *), 92a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 93a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 94a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 95a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), 96a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), 97a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), 98a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), 99a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 1004c3690b5SPeter Maydell }; 1014c3690b5SPeter Maydell 1021df0878cSPeter Maydell static Property sse300_properties[] = { 1031df0878cSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 1041df0878cSPeter Maydell MemoryRegion *), 1051df0878cSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 1064eb17709SPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 18), 1071df0878cSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 1081df0878cSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 1091df0878cSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 1101df0878cSPeter Maydell DEFINE_PROP_END_OF_LIST() 1111df0878cSPeter Maydell }; 1121df0878cSPeter Maydell 113a459e849SPeter Maydell static const ARMSSEDeviceInfo iotkit_devices[] = { 114e94d7723SPeter Maydell { 115e94d7723SPeter Maydell .name = "timer0", 116e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 117e94d7723SPeter Maydell .index = 0, 118e94d7723SPeter Maydell .addr = 0x40000000, 119e94d7723SPeter Maydell .ppc = 0, 120e94d7723SPeter Maydell .ppc_port = 0, 121e94d7723SPeter Maydell .irq = 3, 122e94d7723SPeter Maydell }, 123e94d7723SPeter Maydell { 124e94d7723SPeter Maydell .name = "timer1", 125e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 126e94d7723SPeter Maydell .index = 1, 127e94d7723SPeter Maydell .addr = 0x40001000, 128e94d7723SPeter Maydell .ppc = 0, 129e94d7723SPeter Maydell .ppc_port = 1, 130e94d7723SPeter Maydell .irq = 4, 131e94d7723SPeter Maydell }, 132e94d7723SPeter Maydell { 13399865afcSPeter Maydell .name = "s32ktimer", 13499865afcSPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 13599865afcSPeter Maydell .index = 2, 13699865afcSPeter Maydell .addr = 0x4002f000, 13799865afcSPeter Maydell .ppc = 1, 13899865afcSPeter Maydell .ppc_port = 0, 13999865afcSPeter Maydell .irq = 2, 14099865afcSPeter Maydell .slowclk = true, 14199865afcSPeter Maydell }, 14299865afcSPeter Maydell { 1437e8e25dbSPeter Maydell .name = "dualtimer", 1447e8e25dbSPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER, 1457e8e25dbSPeter Maydell .index = 0, 1467e8e25dbSPeter Maydell .addr = 0x40002000, 1477e8e25dbSPeter Maydell .ppc = 0, 1487e8e25dbSPeter Maydell .ppc_port = 2, 1497e8e25dbSPeter Maydell .irq = 5, 1507e8e25dbSPeter Maydell }, 1517e8e25dbSPeter Maydell { 1521292b932SPeter Maydell .name = "s32kwatchdog", 1531292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1541292b932SPeter Maydell .index = 0, 1551292b932SPeter Maydell .addr = 0x5002e000, 1561292b932SPeter Maydell .ppc = NO_PPC, 1571292b932SPeter Maydell .irq = NMI_0, 1581292b932SPeter Maydell .slowclk = true, 1591292b932SPeter Maydell }, 1601292b932SPeter Maydell { 1611292b932SPeter Maydell .name = "nswatchdog", 1621292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1631292b932SPeter Maydell .index = 1, 1641292b932SPeter Maydell .addr = 0x40081000, 1651292b932SPeter Maydell .ppc = NO_PPC, 1661292b932SPeter Maydell .irq = 1, 1671292b932SPeter Maydell }, 1681292b932SPeter Maydell { 1691292b932SPeter Maydell .name = "swatchdog", 1701292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1711292b932SPeter Maydell .index = 2, 1721292b932SPeter Maydell .addr = 0x50081000, 1731292b932SPeter Maydell .ppc = NO_PPC, 1741292b932SPeter Maydell .irq = NMI_1, 1751292b932SPeter Maydell }, 1761292b932SPeter Maydell { 17739bd0bb1SPeter Maydell .name = "armsse-sysinfo", 17839bd0bb1SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 17939bd0bb1SPeter Maydell .index = 0, 18039bd0bb1SPeter Maydell .addr = 0x40020000, 18139bd0bb1SPeter Maydell .ppc = NO_PPC, 18239bd0bb1SPeter Maydell .irq = NO_IRQ, 18339bd0bb1SPeter Maydell }, 18439bd0bb1SPeter Maydell { 1859de4ddb4SPeter Maydell .name = "armsse-sysctl", 1869de4ddb4SPeter Maydell .type = TYPE_IOTKIT_SYSCTL, 1879de4ddb4SPeter Maydell .index = 0, 1889de4ddb4SPeter Maydell .addr = 0x50021000, 1899de4ddb4SPeter Maydell .ppc = NO_PPC, 1909de4ddb4SPeter Maydell .irq = NO_IRQ, 1919de4ddb4SPeter Maydell }, 1929de4ddb4SPeter Maydell { 193e94d7723SPeter Maydell .name = NULL, 194e94d7723SPeter Maydell } 195e94d7723SPeter Maydell }; 196e94d7723SPeter Maydell 197a459e849SPeter Maydell static const ARMSSEDeviceInfo sse200_devices[] = { 198a459e849SPeter Maydell { 199a459e849SPeter Maydell .name = "timer0", 200a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 201a459e849SPeter Maydell .index = 0, 202a459e849SPeter Maydell .addr = 0x40000000, 203a459e849SPeter Maydell .ppc = 0, 204a459e849SPeter Maydell .ppc_port = 0, 205a459e849SPeter Maydell .irq = 3, 206a459e849SPeter Maydell }, 207a459e849SPeter Maydell { 208a459e849SPeter Maydell .name = "timer1", 209a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 210a459e849SPeter Maydell .index = 1, 211a459e849SPeter Maydell .addr = 0x40001000, 212a459e849SPeter Maydell .ppc = 0, 213a459e849SPeter Maydell .ppc_port = 1, 214a459e849SPeter Maydell .irq = 4, 215a459e849SPeter Maydell }, 216a459e849SPeter Maydell { 217a459e849SPeter Maydell .name = "s32ktimer", 218a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 219a459e849SPeter Maydell .index = 2, 220a459e849SPeter Maydell .addr = 0x4002f000, 221a459e849SPeter Maydell .ppc = 1, 222a459e849SPeter Maydell .ppc_port = 0, 223a459e849SPeter Maydell .irq = 2, 224a459e849SPeter Maydell .slowclk = true, 225a459e849SPeter Maydell }, 226a459e849SPeter Maydell { 227a459e849SPeter Maydell .name = "dualtimer", 228a459e849SPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER, 229a459e849SPeter Maydell .index = 0, 230a459e849SPeter Maydell .addr = 0x40002000, 231a459e849SPeter Maydell .ppc = 0, 232a459e849SPeter Maydell .ppc_port = 2, 233a459e849SPeter Maydell .irq = 5, 234a459e849SPeter Maydell }, 235a459e849SPeter Maydell { 236a459e849SPeter Maydell .name = "s32kwatchdog", 237a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 238a459e849SPeter Maydell .index = 0, 239a459e849SPeter Maydell .addr = 0x5002e000, 240a459e849SPeter Maydell .ppc = NO_PPC, 241a459e849SPeter Maydell .irq = NMI_0, 242a459e849SPeter Maydell .slowclk = true, 243a459e849SPeter Maydell }, 244a459e849SPeter Maydell { 245a459e849SPeter Maydell .name = "nswatchdog", 246a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 247a459e849SPeter Maydell .index = 1, 248a459e849SPeter Maydell .addr = 0x40081000, 249a459e849SPeter Maydell .ppc = NO_PPC, 250a459e849SPeter Maydell .irq = 1, 251a459e849SPeter Maydell }, 252a459e849SPeter Maydell { 253a459e849SPeter Maydell .name = "swatchdog", 254a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 255a459e849SPeter Maydell .index = 2, 256a459e849SPeter Maydell .addr = 0x50081000, 257a459e849SPeter Maydell .ppc = NO_PPC, 258a459e849SPeter Maydell .irq = NMI_1, 259a459e849SPeter Maydell }, 260a459e849SPeter Maydell { 261a459e849SPeter Maydell .name = "armsse-sysinfo", 262a459e849SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 263a459e849SPeter Maydell .index = 0, 264a459e849SPeter Maydell .addr = 0x40020000, 265a459e849SPeter Maydell .ppc = NO_PPC, 266a459e849SPeter Maydell .irq = NO_IRQ, 267a459e849SPeter Maydell }, 268a459e849SPeter Maydell { 269a459e849SPeter Maydell .name = "armsse-sysctl", 270a459e849SPeter Maydell .type = TYPE_IOTKIT_SYSCTL, 271a459e849SPeter Maydell .index = 0, 272a459e849SPeter Maydell .addr = 0x50021000, 273a459e849SPeter Maydell .ppc = NO_PPC, 274a459e849SPeter Maydell .irq = NO_IRQ, 275a459e849SPeter Maydell }, 276a459e849SPeter Maydell { 277a459e849SPeter Maydell .name = "CPU0CORE_PPU", 278a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 279a459e849SPeter Maydell .index = 0, 280a459e849SPeter Maydell .addr = 0x50023000, 281a459e849SPeter Maydell .size = 0x1000, 282a459e849SPeter Maydell .ppc = NO_PPC, 283a459e849SPeter Maydell .irq = NO_IRQ, 284a459e849SPeter Maydell }, 285a459e849SPeter Maydell { 286a459e849SPeter Maydell .name = "CPU1CORE_PPU", 287a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 288a459e849SPeter Maydell .index = 1, 289a459e849SPeter Maydell .addr = 0x50025000, 290a459e849SPeter Maydell .size = 0x1000, 291a459e849SPeter Maydell .ppc = NO_PPC, 292a459e849SPeter Maydell .irq = NO_IRQ, 293a459e849SPeter Maydell }, 294a459e849SPeter Maydell { 295a459e849SPeter Maydell .name = "DBG_PPU", 296a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 297a459e849SPeter Maydell .index = 2, 298a459e849SPeter Maydell .addr = 0x50029000, 299a459e849SPeter Maydell .size = 0x1000, 300a459e849SPeter Maydell .ppc = NO_PPC, 301a459e849SPeter Maydell .irq = NO_IRQ, 302a459e849SPeter Maydell }, 303a459e849SPeter Maydell { 304a459e849SPeter Maydell .name = "RAM0_PPU", 305a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 306a459e849SPeter Maydell .index = 3, 307a459e849SPeter Maydell .addr = 0x5002a000, 308a459e849SPeter Maydell .size = 0x1000, 309a459e849SPeter Maydell .ppc = NO_PPC, 310a459e849SPeter Maydell .irq = NO_IRQ, 311a459e849SPeter Maydell }, 312a459e849SPeter Maydell { 313a459e849SPeter Maydell .name = "RAM1_PPU", 314a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 315a459e849SPeter Maydell .index = 4, 316a459e849SPeter Maydell .addr = 0x5002b000, 317a459e849SPeter Maydell .size = 0x1000, 318a459e849SPeter Maydell .ppc = NO_PPC, 319a459e849SPeter Maydell .irq = NO_IRQ, 320a459e849SPeter Maydell }, 321a459e849SPeter Maydell { 322a459e849SPeter Maydell .name = "RAM2_PPU", 323a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 324a459e849SPeter Maydell .index = 5, 325a459e849SPeter Maydell .addr = 0x5002c000, 326a459e849SPeter Maydell .size = 0x1000, 327a459e849SPeter Maydell .ppc = NO_PPC, 328a459e849SPeter Maydell .irq = NO_IRQ, 329a459e849SPeter Maydell }, 330a459e849SPeter Maydell { 331a459e849SPeter Maydell .name = "RAM3_PPU", 332a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 333a459e849SPeter Maydell .index = 6, 334a459e849SPeter Maydell .addr = 0x5002d000, 335a459e849SPeter Maydell .size = 0x1000, 336a459e849SPeter Maydell .ppc = NO_PPC, 337a459e849SPeter Maydell .irq = NO_IRQ, 338a459e849SPeter Maydell }, 339a459e849SPeter Maydell { 3406fe8acb4SPeter Maydell .name = "SYS_PPU", 3416fe8acb4SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 3426fe8acb4SPeter Maydell .index = 7, 3436fe8acb4SPeter Maydell .addr = 0x50022000, 3446fe8acb4SPeter Maydell .size = 0x1000, 3456fe8acb4SPeter Maydell .ppc = NO_PPC, 3466fe8acb4SPeter Maydell .irq = NO_IRQ, 3476fe8acb4SPeter Maydell }, 3486fe8acb4SPeter Maydell { 349a459e849SPeter Maydell .name = NULL, 350a459e849SPeter Maydell } 351a459e849SPeter Maydell }; 352a459e849SPeter Maydell 3538901bb41SPeter Maydell static const ARMSSEDeviceInfo sse300_devices[] = { 3548901bb41SPeter Maydell { 3558901bb41SPeter Maydell .name = "timer0", 3568901bb41SPeter Maydell .type = TYPE_SSE_TIMER, 3578901bb41SPeter Maydell .index = 0, 3588901bb41SPeter Maydell .addr = 0x48000000, 3598901bb41SPeter Maydell .ppc = 0, 3608901bb41SPeter Maydell .ppc_port = 0, 3618901bb41SPeter Maydell .irq = 3, 3628901bb41SPeter Maydell }, 3638901bb41SPeter Maydell { 3648901bb41SPeter Maydell .name = "timer1", 3658901bb41SPeter Maydell .type = TYPE_SSE_TIMER, 3668901bb41SPeter Maydell .index = 1, 3678901bb41SPeter Maydell .addr = 0x48001000, 3688901bb41SPeter Maydell .ppc = 0, 3698901bb41SPeter Maydell .ppc_port = 1, 3708901bb41SPeter Maydell .irq = 4, 3718901bb41SPeter Maydell }, 3728901bb41SPeter Maydell { 3738901bb41SPeter Maydell .name = "timer2", 3748901bb41SPeter Maydell .type = TYPE_SSE_TIMER, 3758901bb41SPeter Maydell .index = 2, 3768901bb41SPeter Maydell .addr = 0x48002000, 3778901bb41SPeter Maydell .ppc = 0, 3788901bb41SPeter Maydell .ppc_port = 2, 3798901bb41SPeter Maydell .irq = 5, 3808901bb41SPeter Maydell }, 3818901bb41SPeter Maydell { 3828901bb41SPeter Maydell .name = "timer3", 3838901bb41SPeter Maydell .type = TYPE_SSE_TIMER, 3848901bb41SPeter Maydell .index = 3, 3858901bb41SPeter Maydell .addr = 0x48003000, 3868901bb41SPeter Maydell .ppc = 0, 3878901bb41SPeter Maydell .ppc_port = 5, 3888901bb41SPeter Maydell .irq = 27, 3898901bb41SPeter Maydell }, 3908901bb41SPeter Maydell { 3918901bb41SPeter Maydell .name = "s32ktimer", 3928901bb41SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 3938901bb41SPeter Maydell .index = 0, 3948901bb41SPeter Maydell .addr = 0x4802f000, 3958901bb41SPeter Maydell .ppc = 1, 3968901bb41SPeter Maydell .ppc_port = 0, 3978901bb41SPeter Maydell .irq = 2, 3988901bb41SPeter Maydell .slowclk = true, 3998901bb41SPeter Maydell }, 4008901bb41SPeter Maydell { 4018901bb41SPeter Maydell .name = "s32kwatchdog", 4028901bb41SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 4038901bb41SPeter Maydell .index = 0, 4048901bb41SPeter Maydell .addr = 0x4802e000, 4058901bb41SPeter Maydell .ppc = NO_PPC, 4068901bb41SPeter Maydell .irq = NMI_0, 4078901bb41SPeter Maydell .slowclk = true, 4088901bb41SPeter Maydell }, 4098901bb41SPeter Maydell { 4108901bb41SPeter Maydell .name = "watchdog", 4118901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 4128901bb41SPeter Maydell .index = 0, 4138901bb41SPeter Maydell .addr = 0x48040000, 4148901bb41SPeter Maydell .size = 0x2000, 4158901bb41SPeter Maydell .ppc = NO_PPC, 4168901bb41SPeter Maydell .irq = NO_IRQ, 4178901bb41SPeter Maydell }, 4188901bb41SPeter Maydell { 4198901bb41SPeter Maydell .name = "armsse-sysinfo", 4208901bb41SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 4218901bb41SPeter Maydell .index = 0, 4228901bb41SPeter Maydell .addr = 0x48020000, 4238901bb41SPeter Maydell .ppc = NO_PPC, 4248901bb41SPeter Maydell .irq = NO_IRQ, 4258901bb41SPeter Maydell }, 4268901bb41SPeter Maydell { 4278901bb41SPeter Maydell .name = "armsse-sysctl", 4288901bb41SPeter Maydell .type = TYPE_IOTKIT_SYSCTL, 4298901bb41SPeter Maydell .index = 0, 4308901bb41SPeter Maydell .addr = 0x58021000, 4318901bb41SPeter Maydell .ppc = NO_PPC, 4328901bb41SPeter Maydell .irq = NO_IRQ, 4338901bb41SPeter Maydell }, 4348901bb41SPeter Maydell { 4358901bb41SPeter Maydell .name = "SYS_PPU", 4368901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 4378901bb41SPeter Maydell .index = 1, 4388901bb41SPeter Maydell .addr = 0x58022000, 4398901bb41SPeter Maydell .size = 0x1000, 4408901bb41SPeter Maydell .ppc = NO_PPC, 4418901bb41SPeter Maydell .irq = NO_IRQ, 4428901bb41SPeter Maydell }, 4438901bb41SPeter Maydell { 4448901bb41SPeter Maydell .name = "CPU0CORE_PPU", 4458901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 4468901bb41SPeter Maydell .index = 2, 4478901bb41SPeter Maydell .addr = 0x50023000, 4488901bb41SPeter Maydell .size = 0x1000, 4498901bb41SPeter Maydell .ppc = NO_PPC, 4508901bb41SPeter Maydell .irq = NO_IRQ, 4518901bb41SPeter Maydell }, 4528901bb41SPeter Maydell { 4538901bb41SPeter Maydell .name = "MGMT_PPU", 4548901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 4558901bb41SPeter Maydell .index = 3, 4568901bb41SPeter Maydell .addr = 0x50028000, 4578901bb41SPeter Maydell .size = 0x1000, 4588901bb41SPeter Maydell .ppc = NO_PPC, 4598901bb41SPeter Maydell .irq = NO_IRQ, 4608901bb41SPeter Maydell }, 4618901bb41SPeter Maydell { 4628901bb41SPeter Maydell .name = "DEBUG_PPU", 4638901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 4648901bb41SPeter Maydell .index = 4, 4658901bb41SPeter Maydell .addr = 0x50029000, 4668901bb41SPeter Maydell .size = 0x1000, 4678901bb41SPeter Maydell .ppc = NO_PPC, 4688901bb41SPeter Maydell .irq = NO_IRQ, 4698901bb41SPeter Maydell }, 4708901bb41SPeter Maydell { 4718901bb41SPeter Maydell .name = NULL, 4728901bb41SPeter Maydell } 4738901bb41SPeter Maydell }; 4748901bb41SPeter Maydell 4751aa9e174SPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 4761aa9e174SPeter Maydell static const bool sse200_irq_is_common[32] = { 4771aa9e174SPeter Maydell [0 ... 5] = true, 4781aa9e174SPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 4791aa9e174SPeter Maydell [8 ... 12] = true, 4801aa9e174SPeter Maydell /* 13: per-CPU icache interrupt */ 4811aa9e174SPeter Maydell /* 14: reserved */ 4821aa9e174SPeter Maydell [15 ... 20] = true, 4831aa9e174SPeter Maydell /* 21: reserved */ 4841aa9e174SPeter Maydell [22 ... 26] = true, 4851aa9e174SPeter Maydell /* 27: reserved */ 4861aa9e174SPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 4871aa9e174SPeter Maydell /* 30, 31: reserved */ 4881aa9e174SPeter Maydell }; 4891aa9e174SPeter Maydell 4908901bb41SPeter Maydell static const bool sse300_irq_is_common[32] = { 4918901bb41SPeter Maydell [0 ... 5] = true, 4928901bb41SPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 4938901bb41SPeter Maydell [8 ... 12] = true, 4948901bb41SPeter Maydell /* 13: reserved */ 4958901bb41SPeter Maydell [14 ... 16] = true, 4968901bb41SPeter Maydell /* 17-25: reserved */ 4978901bb41SPeter Maydell [26 ... 27] = true, 4988901bb41SPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 4998901bb41SPeter Maydell /* 30, 31: reserved */ 5008901bb41SPeter Maydell }; 5018901bb41SPeter Maydell 5024c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 5034c3690b5SPeter Maydell { 5044c3690b5SPeter Maydell .name = TYPE_IOTKIT, 505419a7f80SPeter Maydell .sse_version = ARMSSE_IOTKIT, 506330ef14eSPeter Maydell .cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"), 507f0cab7feSPeter Maydell .sram_banks = 1, 5084eb17709SPeter Maydell .sram_bank_base = 0x20000000, 50991c1e9fcSPeter Maydell .num_cpus = 1, 510dde0c491SPeter Maydell .sys_version = 0x41743, 511446587a9SPeter Maydell .iidr = 0, 512aab7a378SPeter Maydell .cpuwait_rst = 0, 513f8574705SPeter Maydell .has_mhus = false, 5142357bca5SPeter Maydell .has_cachectrl = false, 515c1f57257SPeter Maydell .has_cpusecctrl = false, 516ade67dcdSPeter Maydell .has_cpuid = false, 5174668b441SPeter Maydell .has_cpu_pwrctrl = false, 5189febd175SPeter Maydell .has_sse_counter = false, 519a90a862bSPeter Maydell .props = iotkit_properties, 520a459e849SPeter Maydell .devinfo = iotkit_devices, 5211aa9e174SPeter Maydell .irq_is_common = sse200_irq_is_common, 5224c3690b5SPeter Maydell }, 5230829d24eSPeter Maydell { 5240829d24eSPeter Maydell .name = TYPE_SSE200, 525419a7f80SPeter Maydell .sse_version = ARMSSE_SSE200, 526330ef14eSPeter Maydell .cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"), 5270829d24eSPeter Maydell .sram_banks = 4, 5284eb17709SPeter Maydell .sram_bank_base = 0x20000000, 5290829d24eSPeter Maydell .num_cpus = 2, 5300829d24eSPeter Maydell .sys_version = 0x22041743, 531446587a9SPeter Maydell .iidr = 0, 532aab7a378SPeter Maydell .cpuwait_rst = 2, 5330829d24eSPeter Maydell .has_mhus = true, 5340829d24eSPeter Maydell .has_cachectrl = true, 5350829d24eSPeter Maydell .has_cpusecctrl = true, 5360829d24eSPeter Maydell .has_cpuid = true, 5374668b441SPeter Maydell .has_cpu_pwrctrl = false, 5389febd175SPeter Maydell .has_sse_counter = false, 5391df0878cSPeter Maydell .props = sse200_properties, 540e94d7723SPeter Maydell .devinfo = sse200_devices, 5411aa9e174SPeter Maydell .irq_is_common = sse200_irq_is_common, 5420829d24eSPeter Maydell }, 5438901bb41SPeter Maydell { 5448901bb41SPeter Maydell .name = TYPE_SSE300, 5458901bb41SPeter Maydell .sse_version = ARMSSE_SSE300, 546330ef14eSPeter Maydell .cpu_type = ARM_CPU_TYPE_NAME("cortex-m55"), 5478901bb41SPeter Maydell .sram_banks = 2, 5484eb17709SPeter Maydell .sram_bank_base = 0x21000000, 5498901bb41SPeter Maydell .num_cpus = 1, 5508901bb41SPeter Maydell .sys_version = 0x7e00043b, 5518901bb41SPeter Maydell .iidr = 0x74a0043b, 5528901bb41SPeter Maydell .cpuwait_rst = 0, 5538901bb41SPeter Maydell .has_mhus = false, 5548901bb41SPeter Maydell .has_cachectrl = false, 5558901bb41SPeter Maydell .has_cpusecctrl = true, 5568901bb41SPeter Maydell .has_cpuid = true, 5578901bb41SPeter Maydell .has_cpu_pwrctrl = true, 5588901bb41SPeter Maydell .has_sse_counter = true, 5591df0878cSPeter Maydell .props = sse300_properties, 5608901bb41SPeter Maydell .devinfo = sse300_devices, 5618901bb41SPeter Maydell .irq_is_common = sse300_irq_is_common, 5628901bb41SPeter Maydell }, 5634c3690b5SPeter Maydell }; 5644c3690b5SPeter Maydell 565dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 566dde0c491SPeter Maydell { 567dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 568dde0c491SPeter Maydell uint32_t sys_config; 569dde0c491SPeter Maydell 570c89cef3aSPeter Maydell switch (info->sse_version) { 571c89cef3aSPeter Maydell case ARMSSE_IOTKIT: 572dde0c491SPeter Maydell sys_config = 0; 573dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 574dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 575dde0c491SPeter Maydell break; 576c89cef3aSPeter Maydell case ARMSSE_SSE200: 577dde0c491SPeter Maydell sys_config = 0; 578dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 579dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 580dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 581dde0c491SPeter Maydell if (info->num_cpus > 1) { 582dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 583dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 584dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 585dde0c491SPeter Maydell } 586dde0c491SPeter Maydell break; 587c89cef3aSPeter Maydell case ARMSSE_SSE300: 588c89cef3aSPeter Maydell sys_config = 0; 589c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 590c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 591c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 16, 3, 3); /* CPU0 = Cortex-M55 */ 592c89cef3aSPeter Maydell break; 593dde0c491SPeter Maydell default: 594dde0c491SPeter Maydell g_assert_not_reached(); 595dde0c491SPeter Maydell } 596dde0c491SPeter Maydell return sys_config; 597dde0c491SPeter Maydell } 598dde0c491SPeter Maydell 599d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 600d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 601d61e4e1fSPeter Maydell 6023733f803SPeter Maydell /* 6033733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 6049e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 6059e5e54d1SPeter Maydell */ 6063733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 6073733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 6089e5e54d1SPeter Maydell { 6093733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 6109e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 6113733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 6129e5e54d1SPeter Maydell } 6139e5e54d1SPeter Maydell 6149e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 6159e5e54d1SPeter Maydell { 6169e5e54d1SPeter Maydell qemu_irq destirq = opaque; 6179e5e54d1SPeter Maydell 6189e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 6199e5e54d1SPeter Maydell } 6209e5e54d1SPeter Maydell 6219e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 6229e5e54d1SPeter Maydell { 6238055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 6249e5e54d1SPeter Maydell 6259e5e54d1SPeter Maydell s->nsccfg = level; 6269e5e54d1SPeter Maydell } 6279e5e54d1SPeter Maydell 62813628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 6299e5e54d1SPeter Maydell { 6309e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 63193dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 6329e5e54d1SPeter Maydell * are provided by the security controller and which we want to 63393dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 63493dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 6359e5e54d1SPeter Maydell */ 6369e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 63713628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 6389e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 6399e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 6409e5e54d1SPeter Maydell char *name; 6419e5e54d1SPeter Maydell 6429e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 64313628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 6449e5e54d1SPeter Maydell g_free(name); 6459e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 64613628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 6479e5e54d1SPeter Maydell g_free(name); 6489e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 64913628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 6509e5e54d1SPeter Maydell g_free(name); 6519e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 65213628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 6539e5e54d1SPeter Maydell g_free(name); 6549e5e54d1SPeter Maydell 6559e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 6569e5e54d1SPeter Maydell * split it so we can send it both to the security controller 6579e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 6589e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 6599e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 6609e5e54d1SPeter Maydell */ 6619e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 6629e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 6639e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 6649e5e54d1SPeter Maydell name, 0)); 6659e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 6669e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 6679e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 66813628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 6699e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 6709e5e54d1SPeter Maydell g_free(name); 6719e5e54d1SPeter Maydell } 6729e5e54d1SPeter Maydell 67313628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 6749e5e54d1SPeter Maydell { 6759e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 67613628891SPeter Maydell * named GPIO output of the armsse object. 6779e5e54d1SPeter Maydell */ 6789e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 6799e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 6809e5e54d1SPeter Maydell 6819e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 6829e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 6839e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 6849e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 6859e5e54d1SPeter Maydell } 6869e5e54d1SPeter Maydell 6875ee0abedSPeter Maydell static void armsse_mainclk_update(void *opaque, ClockEvent event) 6888ee3e26eSPeter Maydell { 6898ee3e26eSPeter Maydell ARMSSE *s = ARM_SSE(opaque); 6905ee0abedSPeter Maydell 6918ee3e26eSPeter Maydell /* 6928ee3e26eSPeter Maydell * Set system_clock_scale from our Clock input; this is what 6938ee3e26eSPeter Maydell * controls the tick rate of the CPU SysTick timer. 6948ee3e26eSPeter Maydell */ 6958ee3e26eSPeter Maydell system_clock_scale = clock_ticks_to_ns(s->mainclk, 1); 6968ee3e26eSPeter Maydell } 6978ee3e26eSPeter Maydell 69813628891SPeter Maydell static void armsse_init(Object *obj) 6999e5e54d1SPeter Maydell { 7008055340fSEduardo Habkost ARMSSE *s = ARM_SSE(obj); 7018055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(obj); 702f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 703e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 7049e5e54d1SPeter Maydell int i; 7059e5e54d1SPeter Maydell 706f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 70791c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 708f0cab7feSPeter Maydell 7098ee3e26eSPeter Maydell s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", 7105ee0abedSPeter Maydell armsse_mainclk_update, s, ClockUpdate); 7115ee0abedSPeter Maydell s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL, 0); 7128fd34dc0SPeter Maydell 71313628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 7149e5e54d1SPeter Maydell 71591c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 7167cd3a2e0SPeter Maydell /* 7177cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 7187cd3a2e0SPeter Maydell * distinct and may be configured differently. 7197cd3a2e0SPeter Maydell */ 7207cd3a2e0SPeter Maydell char *name; 7217cd3a2e0SPeter Maydell 7227cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 7239fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER); 7247cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 7257cd3a2e0SPeter Maydell g_free(name); 7267cd3a2e0SPeter Maydell 7277cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 7285a147c8cSMarkus Armbruster object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i], 729287f4319SMarkus Armbruster TYPE_ARMV7M); 730330ef14eSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", info->cpu_type); 73191c1e9fcSPeter Maydell g_free(name); 732d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 733d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 734d847ca51SPeter Maydell g_free(name); 735d847ca51SPeter Maydell if (i > 0) { 736d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 737d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 738d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 739d847ca51SPeter Maydell g_free(name); 740d847ca51SPeter Maydell } 74191c1e9fcSPeter Maydell } 7429e5e54d1SPeter Maydell 743e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 744e94d7723SPeter Maydell assert(devinfo->ppc == NO_PPC || devinfo->ppc < ARRAY_SIZE(s->apb_ppc)); 745e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 746e94d7723SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->timer)); 747e94d7723SPeter Maydell object_initialize_child(obj, devinfo->name, 748e94d7723SPeter Maydell &s->timer[devinfo->index], 749e94d7723SPeter Maydell TYPE_CMSDK_APB_TIMER); 7507e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 7517e8e25dbSPeter Maydell assert(devinfo->index == 0); 7527e8e25dbSPeter Maydell object_initialize_child(obj, devinfo->name, &s->dualtimer, 7537e8e25dbSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 754f11de231SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_SSE_TIMER)) { 755f11de231SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->sse_timer)); 756f11de231SPeter Maydell object_initialize_child(obj, devinfo->name, 757f11de231SPeter Maydell &s->sse_timer[devinfo->index], 758f11de231SPeter Maydell TYPE_SSE_TIMER); 7591292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) { 7601292b932SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->cmsdk_watchdog)); 7611292b932SPeter Maydell object_initialize_child(obj, devinfo->name, 7621292b932SPeter Maydell &s->cmsdk_watchdog[devinfo->index], 7631292b932SPeter Maydell TYPE_CMSDK_APB_WATCHDOG); 76439bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) { 76539bd0bb1SPeter Maydell assert(devinfo->index == 0); 76639bd0bb1SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysinfo, 76739bd0bb1SPeter Maydell TYPE_IOTKIT_SYSINFO); 7689de4ddb4SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSCTL)) { 7699de4ddb4SPeter Maydell assert(devinfo->index == 0); 7709de4ddb4SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysctl, 7719de4ddb4SPeter Maydell TYPE_IOTKIT_SYSCTL); 772a459e849SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_UNIMPLEMENTED_DEVICE)) { 773a459e849SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->unimp)); 774a459e849SPeter Maydell object_initialize_child(obj, devinfo->name, 775a459e849SPeter Maydell &s->unimp[devinfo->index], 776a459e849SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 777e94d7723SPeter Maydell } else { 778e94d7723SPeter Maydell g_assert_not_reached(); 779e94d7723SPeter Maydell } 780e94d7723SPeter Maydell } 781e94d7723SPeter Maydell 782db873cc5SMarkus Armbruster object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL); 78391eb4f64SPeter Maydell 78491eb4f64SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->apb_ppc); i++) { 78591eb4f64SPeter Maydell g_autofree char *name = g_strdup_printf("apb-ppc%d", i); 78691eb4f64SPeter Maydell object_initialize_child(obj, name, &s->apb_ppc[i], TYPE_TZ_PPC); 78791eb4f64SPeter Maydell } 78891eb4f64SPeter Maydell 789f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 790f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 791db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC); 792f0cab7feSPeter Maydell g_free(name); 793f0cab7feSPeter Maydell } 794955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 7959fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 796955cbc6bSThomas Huth 797f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 798bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 799bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 800bb75e16dSPeter Maydell 8019fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 802bb75e16dSPeter Maydell g_free(name); 803bb75e16dSPeter Maydell } 8041292b932SPeter Maydell 805f8574705SPeter Maydell if (info->has_mhus) { 8065a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU); 8075a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU); 808f8574705SPeter Maydell } 8092357bca5SPeter Maydell if (info->has_cachectrl) { 8102357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 8112357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 8122357bca5SPeter Maydell 813db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cachectrl[i], 8142357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 8152357bca5SPeter Maydell g_free(name); 8162357bca5SPeter Maydell } 8172357bca5SPeter Maydell } 818c1f57257SPeter Maydell if (info->has_cpusecctrl) { 819c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 820c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 821c1f57257SPeter Maydell 822db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpusecctrl[i], 823c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 824c1f57257SPeter Maydell g_free(name); 825c1f57257SPeter Maydell } 826c1f57257SPeter Maydell } 827ade67dcdSPeter Maydell if (info->has_cpuid) { 828ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 829ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 830ade67dcdSPeter Maydell 831db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpuid[i], 832ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 833ade67dcdSPeter Maydell g_free(name); 834ade67dcdSPeter Maydell } 835ade67dcdSPeter Maydell } 8364668b441SPeter Maydell if (info->has_cpu_pwrctrl) { 8374668b441SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 8384668b441SPeter Maydell char *name = g_strdup_printf("cpu_pwrctrl%d", i); 8394668b441SPeter Maydell 8404668b441SPeter Maydell object_initialize_child(obj, name, &s->cpu_pwrctrl[i], 8414668b441SPeter Maydell TYPE_ARMSSE_CPU_PWRCTRL); 8424668b441SPeter Maydell g_free(name); 8434668b441SPeter Maydell } 8444668b441SPeter Maydell } 8459febd175SPeter Maydell if (info->has_sse_counter) { 8469febd175SPeter Maydell object_initialize_child(obj, "sse-counter", &s->sse_counter, 8479febd175SPeter Maydell TYPE_SSE_COUNTER); 8489febd175SPeter Maydell } 8499febd175SPeter Maydell 8509fc7fc4dSMarkus Armbruster object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ); 851955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 8529fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 853955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 8549fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ); 8559e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 8569e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 8579e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 8589e5e54d1SPeter Maydell 8599fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 860955cbc6bSThomas Huth g_free(name); 8619e5e54d1SPeter Maydell } 86291c1e9fcSPeter Maydell if (info->num_cpus > 1) { 86391c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 8641aa9e174SPeter Maydell if (info->irq_is_common[i]) { 86591c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 86691c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 86791c1e9fcSPeter Maydell 8689fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 86991c1e9fcSPeter Maydell g_free(name); 87091c1e9fcSPeter Maydell } 87191c1e9fcSPeter Maydell } 87291c1e9fcSPeter Maydell } 8739e5e54d1SPeter Maydell } 8749e5e54d1SPeter Maydell 87513628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 8769e5e54d1SPeter Maydell { 87791c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 8789e5e54d1SPeter Maydell 87991c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 8809e5e54d1SPeter Maydell } 8819e5e54d1SPeter Maydell 88213628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 883bb75e16dSPeter Maydell { 8848055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 885bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 886bb75e16dSPeter Maydell } 887bb75e16dSPeter Maydell 88891c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 88991c1e9fcSPeter Maydell { 89091c1e9fcSPeter Maydell /* 89191c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 89291c1e9fcSPeter Maydell * all CPUs in the SSE. 89391c1e9fcSPeter Maydell */ 8948055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(s); 89591c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 89691c1e9fcSPeter Maydell 8971aa9e174SPeter Maydell assert(info->irq_is_common[irqno]); 89891c1e9fcSPeter Maydell 89991c1e9fcSPeter Maydell if (info->num_cpus == 1) { 90091c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 90191c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 90291c1e9fcSPeter Maydell } else { 90391c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 90491c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 90591c1e9fcSPeter Maydell } 90691c1e9fcSPeter Maydell } 90791c1e9fcSPeter Maydell 90813628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 9099e5e54d1SPeter Maydell { 9108055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 9118055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(dev); 912f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 913e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 9149e5e54d1SPeter Maydell int i; 9159e5e54d1SPeter Maydell MemoryRegion *mr; 9169e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 9179e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 9189e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 9199e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 9209e5e54d1SPeter Maydell DeviceState *dev_secctl; 9219e5e54d1SPeter Maydell DeviceState *dev_splitter; 9224b635cf7SPeter Maydell uint32_t addr_width_max; 9239e5e54d1SPeter Maydell 924*32962103SPeter Maydell ERRP_GUARD(); 925*32962103SPeter Maydell 9269e5e54d1SPeter Maydell if (!s->board_memory) { 9279e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 9289e5e54d1SPeter Maydell return; 9299e5e54d1SPeter Maydell } 9309e5e54d1SPeter Maydell 9318ee3e26eSPeter Maydell if (!clock_has_source(s->mainclk)) { 9328ee3e26eSPeter Maydell error_setg(errp, "MAINCLK clock was not connected"); 9338ee3e26eSPeter Maydell } 9348ee3e26eSPeter Maydell if (!clock_has_source(s->s32kclk)) { 9358ee3e26eSPeter Maydell error_setg(errp, "S32KCLK clock was not connected"); 9369e5e54d1SPeter Maydell } 9379e5e54d1SPeter Maydell 9383f410039SPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 9393f410039SPeter Maydell 9404b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 9414b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 9424b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 9434b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 9444b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 9454b635cf7SPeter Maydell addr_width_max); 9464b635cf7SPeter Maydell return; 9474b635cf7SPeter Maydell } 9484b635cf7SPeter Maydell 9499e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 9509e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 9519e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 9529e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 9539e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 9549e5e54d1SPeter Maydell * 95593dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 9569e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 95793dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 9589e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 9599e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 9609e5e54d1SPeter Maydell * region, otherwise it is an S region. 9619e5e54d1SPeter Maydell * 9629e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 9639e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 9649e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 9659e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 9669e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 9679e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 9689e5e54d1SPeter Maydell * 9699e5e54d1SPeter Maydell * (The other place that guest software can configure security 9709e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 9719e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 9729e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 9739e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 9749e5e54d1SPeter Maydell * 9759e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 9769e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 9779e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 9789e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 97993dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 9809e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 9819e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 9829e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 9839e5e54d1SPeter Maydell */ 9849e5e54d1SPeter Maydell 985d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 9869e5e54d1SPeter Maydell 98791c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 98891c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 98991c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 99091c1e9fcSPeter Maydell int j; 99191c1e9fcSPeter Maydell char *gpioname; 99291c1e9fcSPeter Maydell 99333788738SPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + NUM_SSE_IRQS); 99491c1e9fcSPeter Maydell /* 995aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR* 996aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU 997aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the 998aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property. 999aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the 1000aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property 1001aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset). 1002aab7a378SPeter Maydell * 1003aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system 1004aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR* 1005aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate 100691c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 1007aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code 1008aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match 1009aab7a378SPeter Maydell * whatever its firmware does. 10109e5e54d1SPeter Maydell */ 101132187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 101291c1e9fcSPeter Maydell /* 1013aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT 1014aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is 1015aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and 1016aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about 1017aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in 1018aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this 101991c1e9fcSPeter Maydell * later if necessary. 102091c1e9fcSPeter Maydell */ 1021aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) { 1022778a2dc5SMarkus Armbruster if (!object_property_set_bool(cpuobj, "start-powered-off", true, 1023668f62ecSMarkus Armbruster errp)) { 10249e5e54d1SPeter Maydell return; 10259e5e54d1SPeter Maydell } 102691c1e9fcSPeter Maydell } 1027a90a862bSPeter Maydell if (!s->cpu_fpu[i]) { 1028668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "vfp", false, errp)) { 1029a90a862bSPeter Maydell return; 1030a90a862bSPeter Maydell } 1031a90a862bSPeter Maydell } 1032a90a862bSPeter Maydell if (!s->cpu_dsp[i]) { 1033668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "dsp", false, errp)) { 1034a90a862bSPeter Maydell return; 1035a90a862bSPeter Maydell } 1036a90a862bSPeter Maydell } 1037d847ca51SPeter Maydell 1038d847ca51SPeter Maydell if (i > 0) { 1039d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 1040d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 1041d847ca51SPeter Maydell } else { 1042d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 1043d847ca51SPeter Maydell &s->container, -1); 1044d847ca51SPeter Maydell } 10455325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory", 10465325cc34SMarkus Armbruster OBJECT(&s->cpu_container[i]), &error_abort); 10475325cc34SMarkus Armbruster object_property_set_link(cpuobj, "idau", OBJECT(s), &error_abort); 1048668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(cpuobj), errp)) { 10499e5e54d1SPeter Maydell return; 10509e5e54d1SPeter Maydell } 10517cd3a2e0SPeter Maydell /* 10527cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 10537cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 10547cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 10557cd3a2e0SPeter Maydell * the cluster is realized. 10567cd3a2e0SPeter Maydell */ 1057668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cluster[i]), NULL, errp)) { 10587cd3a2e0SPeter Maydell return; 10597cd3a2e0SPeter Maydell } 10609e5e54d1SPeter Maydell 106191c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 106291c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 106391c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 106433788738SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + NUM_SSE_IRQS); 10659e5e54d1SPeter Maydell } 106691c1e9fcSPeter Maydell if (i == 0) { 106791c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 106891c1e9fcSPeter Maydell } else { 106991c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 107091c1e9fcSPeter Maydell } 107191c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 107291c1e9fcSPeter Maydell s->exp_irqs[i], 107391c1e9fcSPeter Maydell gpioname, s->exp_numirq); 107491c1e9fcSPeter Maydell g_free(gpioname); 107591c1e9fcSPeter Maydell } 107691c1e9fcSPeter Maydell 107791c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 107891c1e9fcSPeter Maydell if (info->num_cpus > 1) { 107991c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 10801aa9e174SPeter Maydell if (info->irq_is_common[i]) { 108191c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 108291c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 108391c1e9fcSPeter Maydell int cpunum; 108491c1e9fcSPeter Maydell 1085778a2dc5SMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 1086668f62ecSMarkus Armbruster info->num_cpus, errp)) { 108791c1e9fcSPeter Maydell return; 108891c1e9fcSPeter Maydell } 1089668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 109091c1e9fcSPeter Maydell return; 109191c1e9fcSPeter Maydell } 109291c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 109391c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 109491c1e9fcSPeter Maydell 109591c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 109691c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 109791c1e9fcSPeter Maydell } 109891c1e9fcSPeter Maydell } 109991c1e9fcSPeter Maydell } 110091c1e9fcSPeter Maydell } 11019e5e54d1SPeter Maydell 11029e5e54d1SPeter Maydell /* Set up the big aliases first */ 11033733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 11043733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 11053733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 11063733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 11079e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 11089e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 11099e5e54d1SPeter Maydell * control interfaces for the protection controllers). 11109e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 11113733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 11123733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 11139e5e54d1SPeter Maydell */ 11143733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 11153733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 11163733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 11173733f803SPeter Maydell } 11189e5e54d1SPeter Maydell 11199e5e54d1SPeter Maydell /* Security controller */ 11200eb6b0adSPeter Maydell object_property_set_int(OBJECT(&s->secctl), "sse-version", 11210eb6b0adSPeter Maydell info->sse_version, &error_abort); 1122668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->secctl), errp)) { 11239e5e54d1SPeter Maydell return; 11249e5e54d1SPeter Maydell } 11259e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 11269e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 11279e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 11289e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 11299e5e54d1SPeter Maydell 11309e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 11319e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 11329e5e54d1SPeter Maydell 11339e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 113493dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 113593dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 11369e5e54d1SPeter Maydell */ 1137778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sec_resp_splitter), 1138668f62ecSMarkus Armbruster "num-lines", 3, errp)) { 11399e5e54d1SPeter Maydell return; 11409e5e54d1SPeter Maydell } 1141668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, errp)) { 11429e5e54d1SPeter Maydell return; 11439e5e54d1SPeter Maydell } 11449e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 11459e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 11469e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 11479e5e54d1SPeter Maydell 1148f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 1149f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 1150f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 1151f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 11524b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 1153f0cab7feSPeter Maydell 11544b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 1155*32962103SPeter Maydell sram_bank_size, errp); 1156f0cab7feSPeter Maydell g_free(ramname); 1157*32962103SPeter Maydell if (*errp) { 1158af60b291SPeter Maydell return; 1159af60b291SPeter Maydell } 11605325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mpc[i]), "downstream", 11615325cc34SMarkus Armbruster OBJECT(&s->sram[i]), &error_abort); 1162668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), errp)) { 1163af60b291SPeter Maydell return; 1164af60b291SPeter Maydell } 1165af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 1166f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 11674b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 11684eb17709SPeter Maydell info->sram_bank_base + i * sram_bank_size, 1169f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 1170af60b291SPeter Maydell /* ...and its register interface */ 1171f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 1172f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 1173f0cab7feSPeter Maydell } 1174af60b291SPeter Maydell 1175bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 1176778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->mpc_irq_orgate), "num-lines", 1177778a2dc5SMarkus Armbruster IOTS_NUM_EXP_MPC + info->sram_banks, 1178668f62ecSMarkus Armbruster errp)) { 1179bb75e16dSPeter Maydell return; 1180bb75e16dSPeter Maydell } 1181668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, errp)) { 1182bb75e16dSPeter Maydell return; 1183bb75e16dSPeter Maydell } 1184bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 118591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 1186bb75e16dSPeter Maydell 11871292b932SPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 11881292b932SPeter Maydell if (!object_property_set_int(OBJECT(&s->nmi_orgate), "num-lines", 2, 11891292b932SPeter Maydell errp)) { 11901292b932SPeter Maydell return; 11911292b932SPeter Maydell } 11921292b932SPeter Maydell if (!qdev_realize(DEVICE(&s->nmi_orgate), NULL, errp)) { 11931292b932SPeter Maydell return; 11941292b932SPeter Maydell } 11951292b932SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 11961292b932SPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 11971292b932SPeter Maydell 11989febd175SPeter Maydell /* The SSE-300 has a System Counter / System Timestamp Generator */ 11999febd175SPeter Maydell if (info->has_sse_counter) { 12009febd175SPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sse_counter); 12019febd175SPeter Maydell 12029febd175SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "CLK", s->mainclk); 12039febd175SPeter Maydell if (!sysbus_realize(sbd, errp)) { 12049febd175SPeter Maydell return; 12059febd175SPeter Maydell } 12069febd175SPeter Maydell /* 12079febd175SPeter Maydell * The control frame is only in the Secure region; 12089febd175SPeter Maydell * the status frame is in the NS region (and visible in the 12099febd175SPeter Maydell * S region via the alias mapping). 12109febd175SPeter Maydell */ 12119febd175SPeter Maydell memory_region_add_subregion(&s->container, 0x58100000, 12129febd175SPeter Maydell sysbus_mmio_get_region(sbd, 0)); 12139febd175SPeter Maydell memory_region_add_subregion(&s->container, 0x48101000, 12149febd175SPeter Maydell sysbus_mmio_get_region(sbd, 1)); 12159febd175SPeter Maydell } 12169febd175SPeter Maydell 12179e5e54d1SPeter Maydell /* Devices behind APB PPC0: 12189e5e54d1SPeter Maydell * 0x40000000: timer0 12199e5e54d1SPeter Maydell * 0x40001000: timer1 12209e5e54d1SPeter Maydell * 0x40002000: dual timer 1221f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 1222f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 12239e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 12249e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 12259e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 12269e5e54d1SPeter Maydell */ 1227e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 1228e94d7723SPeter Maydell SysBusDevice *sbd; 1229e94d7723SPeter Maydell qemu_irq irq; 12309e5e54d1SPeter Maydell 1231e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 1232e94d7723SPeter Maydell sbd = SYS_BUS_DEVICE(&s->timer[devinfo->index]); 1233e94d7723SPeter Maydell 123499865afcSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "pclk", 123599865afcSPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk); 1236e94d7723SPeter Maydell if (!sysbus_realize(sbd, errp)) { 12379e5e54d1SPeter Maydell return; 12389e5e54d1SPeter Maydell } 1239e94d7723SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 12407e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 12417e8e25dbSPeter Maydell sbd = SYS_BUS_DEVICE(&s->dualtimer); 12427e8e25dbSPeter Maydell 12437e8e25dbSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "TIMCLK", s->mainclk); 12447e8e25dbSPeter Maydell if (!sysbus_realize(sbd, errp)) { 12457e8e25dbSPeter Maydell return; 12467e8e25dbSPeter Maydell } 12477e8e25dbSPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 1248f11de231SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_SSE_TIMER)) { 1249f11de231SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sse_timer[devinfo->index]); 1250f11de231SPeter Maydell 1251f11de231SPeter Maydell assert(info->has_sse_counter); 1252f11de231SPeter Maydell object_property_set_link(OBJECT(sbd), "counter", 1253f11de231SPeter Maydell OBJECT(&s->sse_counter), &error_abort); 1254f11de231SPeter Maydell if (!sysbus_realize(sbd, errp)) { 1255f11de231SPeter Maydell return; 1256f11de231SPeter Maydell } 1257f11de231SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 12581292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) { 12591292b932SPeter Maydell sbd = SYS_BUS_DEVICE(&s->cmsdk_watchdog[devinfo->index]); 12601292b932SPeter Maydell 12611292b932SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "WDOGCLK", 12621292b932SPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk); 12631292b932SPeter Maydell if (!sysbus_realize(sbd, errp)) { 12641292b932SPeter Maydell return; 12651292b932SPeter Maydell } 12661292b932SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 126739bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) { 126839bd0bb1SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysinfo); 126939bd0bb1SPeter Maydell 127039bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_VERSION", 127139bd0bb1SPeter Maydell info->sys_version, &error_abort); 127239bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_CONFIG", 127339bd0bb1SPeter Maydell armsse_sys_config_value(s, info), 127439bd0bb1SPeter Maydell &error_abort); 127539bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "sse-version", 127639bd0bb1SPeter Maydell info->sse_version, &error_abort); 127739bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "IIDR", 127839bd0bb1SPeter Maydell info->iidr, &error_abort); 127939bd0bb1SPeter Maydell if (!sysbus_realize(sbd, errp)) { 128039bd0bb1SPeter Maydell return; 128139bd0bb1SPeter Maydell } 128239bd0bb1SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 12839de4ddb4SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSCTL)) { 12849de4ddb4SPeter Maydell /* System control registers */ 12859de4ddb4SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysctl); 12869de4ddb4SPeter Maydell 12879de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "sse-version", 12889de4ddb4SPeter Maydell info->sse_version, &error_abort); 12899de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "CPUWAIT_RST", 12909de4ddb4SPeter Maydell info->cpuwait_rst, &error_abort); 12919de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR0_RST", 12929de4ddb4SPeter Maydell s->init_svtor, &error_abort); 12939de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR1_RST", 12949de4ddb4SPeter Maydell s->init_svtor, &error_abort); 12959de4ddb4SPeter Maydell if (!sysbus_realize(sbd, errp)) { 12969de4ddb4SPeter Maydell return; 12979de4ddb4SPeter Maydell } 12989de4ddb4SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 1299a459e849SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_UNIMPLEMENTED_DEVICE)) { 1300a459e849SPeter Maydell sbd = SYS_BUS_DEVICE(&s->unimp[devinfo->index]); 1301a459e849SPeter Maydell 1302a459e849SPeter Maydell qdev_prop_set_string(DEVICE(sbd), "name", devinfo->name); 1303a459e849SPeter Maydell qdev_prop_set_uint64(DEVICE(sbd), "size", devinfo->size); 1304a459e849SPeter Maydell if (!sysbus_realize(sbd, errp)) { 1305a459e849SPeter Maydell return; 1306a459e849SPeter Maydell } 1307a459e849SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 1308e94d7723SPeter Maydell } else { 1309e94d7723SPeter Maydell g_assert_not_reached(); 1310e94d7723SPeter Maydell } 1311e94d7723SPeter Maydell 1312e94d7723SPeter Maydell switch (devinfo->irq) { 1313e94d7723SPeter Maydell case NO_IRQ: 1314e94d7723SPeter Maydell irq = NULL; 1315e94d7723SPeter Maydell break; 1316e94d7723SPeter Maydell case 0 ... NUM_SSE_IRQS - 1: 1317e94d7723SPeter Maydell irq = armsse_get_common_irq_in(s, devinfo->irq); 1318e94d7723SPeter Maydell break; 13191292b932SPeter Maydell case NMI_0: 13201292b932SPeter Maydell case NMI_1: 13211292b932SPeter Maydell irq = qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 13221292b932SPeter Maydell devinfo->irq - NMI_0); 13231292b932SPeter Maydell break; 1324e94d7723SPeter Maydell default: 1325e94d7723SPeter Maydell g_assert_not_reached(); 1326e94d7723SPeter Maydell } 1327e94d7723SPeter Maydell 1328e94d7723SPeter Maydell if (irq) { 1329e94d7723SPeter Maydell sysbus_connect_irq(sbd, 0, irq); 1330e94d7723SPeter Maydell } 1331e94d7723SPeter Maydell 1332e94d7723SPeter Maydell /* 1333e94d7723SPeter Maydell * Devices connected to a PPC are connected to the port here; 1334e94d7723SPeter Maydell * we will map the upstream end of that port to the right address 1335e94d7723SPeter Maydell * in the container later after the PPC has been realized. 1336e94d7723SPeter Maydell * Devices not connected to a PPC can be mapped immediately. 1337e94d7723SPeter Maydell */ 1338e94d7723SPeter Maydell if (devinfo->ppc != NO_PPC) { 1339e94d7723SPeter Maydell TZPPC *ppc = &s->apb_ppc[devinfo->ppc]; 1340e94d7723SPeter Maydell g_autofree char *portname = g_strdup_printf("port[%d]", 1341e94d7723SPeter Maydell devinfo->ppc_port); 1342e94d7723SPeter Maydell object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), 1343c24d9716SMarkus Armbruster &error_abort); 1344e94d7723SPeter Maydell } else { 1345e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 1346e94d7723SPeter Maydell } 1347e94d7723SPeter Maydell } 1348017d069dSPeter Maydell 1349f8574705SPeter Maydell if (info->has_mhus) { 135068d6b36fSPeter Maydell /* 135168d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 135268d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 135368d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 135468d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 135568d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 135668d6b36fSPeter Maydell */ 135768d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 1358f8574705SPeter Maydell 135968d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 136068d6b36fSPeter Maydell char *port; 136168d6b36fSPeter Maydell int cpunum; 136268d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 136368d6b36fSPeter Maydell 1364668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), errp)) { 1365f8574705SPeter Maydell return; 1366f8574705SPeter Maydell } 1367763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 136868d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 136991eb4f64SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc[0]), port, OBJECT(mr), 13705325cc34SMarkus Armbruster &error_abort); 1371763e10f7SPeter Maydell g_free(port); 137268d6b36fSPeter Maydell 137368d6b36fSPeter Maydell /* 137468d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 137568d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 137668d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 137768d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 137868d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 137968d6b36fSPeter Maydell */ 138068d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 138168d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 138268d6b36fSPeter Maydell 138368d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 138468d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 138568d6b36fSPeter Maydell } 1386f8574705SPeter Maydell } 1387f8574705SPeter Maydell } 1388f8574705SPeter Maydell 138991eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[0]), errp)) { 13909e5e54d1SPeter Maydell return; 13919e5e54d1SPeter Maydell } 13929e5e54d1SPeter Maydell 139391eb4f64SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc[0]); 139491eb4f64SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc[0]); 13959e5e54d1SPeter Maydell 1396f8574705SPeter Maydell if (info->has_mhus) { 1397f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 1398f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 1399f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 1400f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 1401f8574705SPeter Maydell } 14029e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 14039e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 14049e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 14059e5e54d1SPeter Maydell "cfg_nonsec", i)); 14069e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 14079e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 14089e5e54d1SPeter Maydell "cfg_ap", i)); 14099e5e54d1SPeter Maydell } 14109e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 14119e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 14129e5e54d1SPeter Maydell "irq_enable", 0)); 14139e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 14149e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 14159e5e54d1SPeter Maydell "irq_clear", 0)); 14169e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 14179e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 14189e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 14199e5e54d1SPeter Maydell 14209e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 14219e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 14229e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 14239e5e54d1SPeter Maydell */ 1424778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->ppc_irq_orgate), 1425668f62ecSMarkus Armbruster "num-lines", NUM_PPCS, errp)) { 14269e5e54d1SPeter Maydell return; 14279e5e54d1SPeter Maydell } 1428668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, errp)) { 14299e5e54d1SPeter Maydell return; 14309e5e54d1SPeter Maydell } 14319e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 143291c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 14339e5e54d1SPeter Maydell 14342357bca5SPeter Maydell /* 14352357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 14362357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 14372357bca5SPeter Maydell * 0x50010000: L1 icache control registers 14382357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 14392357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 14404668b441SPeter Maydell * The SSE-300 has an extra: 14414668b441SPeter Maydell * 0x40012000 and 0x50012000: CPU_PWRCTRL register block 14422357bca5SPeter Maydell */ 14432357bca5SPeter Maydell if (info->has_cachectrl) { 14442357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 14452357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 14462357bca5SPeter Maydell MemoryRegion *mr; 14472357bca5SPeter Maydell 14482357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 14492357bca5SPeter Maydell g_free(name); 14502357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 1451668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), errp)) { 14522357bca5SPeter Maydell return; 14532357bca5SPeter Maydell } 14542357bca5SPeter Maydell 14552357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 14562357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 14572357bca5SPeter Maydell } 14582357bca5SPeter Maydell } 1459c1f57257SPeter Maydell if (info->has_cpusecctrl) { 1460c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1461c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 1462c1f57257SPeter Maydell MemoryRegion *mr; 1463c1f57257SPeter Maydell 1464c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 1465c1f57257SPeter Maydell g_free(name); 1466c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 1467668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), errp)) { 1468c1f57257SPeter Maydell return; 1469c1f57257SPeter Maydell } 1470c1f57257SPeter Maydell 1471c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 1472c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 1473c1f57257SPeter Maydell } 1474c1f57257SPeter Maydell } 1475ade67dcdSPeter Maydell if (info->has_cpuid) { 1476ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1477ade67dcdSPeter Maydell MemoryRegion *mr; 1478ade67dcdSPeter Maydell 1479ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 1480668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), errp)) { 1481ade67dcdSPeter Maydell return; 1482ade67dcdSPeter Maydell } 1483ade67dcdSPeter Maydell 1484ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 1485ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 1486ade67dcdSPeter Maydell } 1487ade67dcdSPeter Maydell } 14884668b441SPeter Maydell if (info->has_cpu_pwrctrl) { 14894668b441SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 14904668b441SPeter Maydell MemoryRegion *mr; 14914668b441SPeter Maydell 14924668b441SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpu_pwrctrl[i]), errp)) { 14934668b441SPeter Maydell return; 14944668b441SPeter Maydell } 14954668b441SPeter Maydell 14964668b441SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpu_pwrctrl[i]), 0); 14974668b441SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x40012000, mr); 14984668b441SPeter Maydell } 14994668b441SPeter Maydell } 15009e5e54d1SPeter Maydell 150191eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[1]), errp)) { 15029e5e54d1SPeter Maydell return; 15039e5e54d1SPeter Maydell } 15049e5e54d1SPeter Maydell 150591eb4f64SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc[1]); 15069e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 15079e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 15089e5e54d1SPeter Maydell "cfg_nonsec", 0)); 15099e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 15109e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 15119e5e54d1SPeter Maydell "cfg_ap", 0)); 15129e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 15139e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 15149e5e54d1SPeter Maydell "irq_enable", 0)); 15159e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 15169e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 15179e5e54d1SPeter Maydell "irq_clear", 0)); 15189e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 15199e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 15209e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 15219e5e54d1SPeter Maydell 1522e94d7723SPeter Maydell /* 1523e94d7723SPeter Maydell * Now both PPCs are realized we can map the upstream ends of 1524e94d7723SPeter Maydell * ports which correspond to entries in the devinfo array. 1525e94d7723SPeter Maydell * The ports which are connected to non-devinfo devices have 1526e94d7723SPeter Maydell * already been mapped. 1527e94d7723SPeter Maydell */ 1528e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 1529e94d7723SPeter Maydell SysBusDevice *ppc_sbd; 1530e94d7723SPeter Maydell 1531e94d7723SPeter Maydell if (devinfo->ppc == NO_PPC) { 1532e94d7723SPeter Maydell continue; 1533e94d7723SPeter Maydell } 1534e94d7723SPeter Maydell ppc_sbd = SYS_BUS_DEVICE(&s->apb_ppc[devinfo->ppc]); 1535e94d7723SPeter Maydell mr = sysbus_mmio_get_region(ppc_sbd, devinfo->ppc_port); 1536e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 1537e94d7723SPeter Maydell } 1538e94d7723SPeter Maydell 15399e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 15409e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 15419e5e54d1SPeter Maydell 1542668f62ecSMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 2, errp)) { 15439e5e54d1SPeter Maydell return; 15449e5e54d1SPeter Maydell } 1545668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 15469e5e54d1SPeter Maydell return; 15479e5e54d1SPeter Maydell } 15489e5e54d1SPeter Maydell } 15499e5e54d1SPeter Maydell 15509e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 15519e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 15529e5e54d1SPeter Maydell 155313628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 15549e5e54d1SPeter Maydell g_free(ppcname); 15559e5e54d1SPeter Maydell } 15569e5e54d1SPeter Maydell 15579e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 15589e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 15599e5e54d1SPeter Maydell 156013628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 15619e5e54d1SPeter Maydell g_free(ppcname); 15629e5e54d1SPeter Maydell } 15639e5e54d1SPeter Maydell 15649e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 15659e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 15669e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 15679e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 15689e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 156991eb4f64SPeter Maydell TZPPC *ppc = &s->apb_ppc[i - NUM_EXTERNAL_PPCS]; 15709e5e54d1SPeter Maydell 15719e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 15729e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 15739e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 15749e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 15759e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 15769e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 15777a35383aSPeter Maydell g_free(gpioname); 15789e5e54d1SPeter Maydell } 15799e5e54d1SPeter Maydell 1580bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1581f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1582bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1583bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1584bb75e16dSPeter Maydell 1585778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(splitter), "num-lines", 2, 1586668f62ecSMarkus Armbruster errp)) { 1587bb75e16dSPeter Maydell return; 1588bb75e16dSPeter Maydell } 1589668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 1590bb75e16dSPeter Maydell return; 1591bb75e16dSPeter Maydell } 1592bb75e16dSPeter Maydell 1593bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1594bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1595bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1596bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1597bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1598bb75e16dSPeter Maydell "mpcexp_status", i)); 1599bb75e16dSPeter Maydell } else { 1600bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1601f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1602f0cab7feSPeter Maydell "irq", 0, 1603bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1604bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1605bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1606509602eeSPhilippe Mathieu-Daudé "mpc_status", 1607509602eeSPhilippe Mathieu-Daudé i - IOTS_NUM_EXP_MPC)); 1608bb75e16dSPeter Maydell } 1609bb75e16dSPeter Maydell 1610bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1611bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1612bb75e16dSPeter Maydell } 1613bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1614bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1615bb75e16dSPeter Maydell */ 161613628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1617bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1618bb75e16dSPeter Maydell 161913628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 16209e5e54d1SPeter Maydell 1621132b475aSPeter Maydell /* Forward the MSC related signals */ 1622132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1623132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1624132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1625132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 162691c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1627132b475aSPeter Maydell 1628132b475aSPeter Maydell /* 1629132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1630132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1631132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 163293dbd103SPeter Maydell * devices in the ARMSSE. 1633132b475aSPeter Maydell */ 1634132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 1635132b475aSPeter Maydell 16368ee3e26eSPeter Maydell /* Set initial system_clock_scale from MAINCLK */ 16375ee0abedSPeter Maydell armsse_mainclk_update(s, ClockUpdate); 16389e5e54d1SPeter Maydell } 16399e5e54d1SPeter Maydell 164013628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 16419e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 16429e5e54d1SPeter Maydell { 164393dbd103SPeter Maydell /* 164493dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 16459e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 16469e5e54d1SPeter Maydell * NSCCFG register in the security controller. 16479e5e54d1SPeter Maydell */ 16488055340fSEduardo Habkost ARMSSE *s = ARM_SSE(ii); 16499e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 16509e5e54d1SPeter Maydell 16519e5e54d1SPeter Maydell *ns = !(region & 1); 16529e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 16539e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 16549e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 16559e5e54d1SPeter Maydell *iregion = region; 16569e5e54d1SPeter Maydell } 16579e5e54d1SPeter Maydell 165813628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 16599e5e54d1SPeter Maydell .name = "iotkit", 16608fd34dc0SPeter Maydell .version_id = 2, 16618fd34dc0SPeter Maydell .minimum_version_id = 2, 16629e5e54d1SPeter Maydell .fields = (VMStateField[]) { 16638fd34dc0SPeter Maydell VMSTATE_CLOCK(mainclk, ARMSSE), 16648fd34dc0SPeter Maydell VMSTATE_CLOCK(s32kclk, ARMSSE), 166593dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 16669e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 16679e5e54d1SPeter Maydell } 16689e5e54d1SPeter Maydell }; 16699e5e54d1SPeter Maydell 167013628891SPeter Maydell static void armsse_reset(DeviceState *dev) 16719e5e54d1SPeter Maydell { 16728055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 16739e5e54d1SPeter Maydell 16749e5e54d1SPeter Maydell s->nsccfg = 0; 16759e5e54d1SPeter Maydell } 16769e5e54d1SPeter Maydell 167713628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 16789e5e54d1SPeter Maydell { 16799e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 16809e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 16818055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_CLASS(klass); 1682a90a862bSPeter Maydell const ARMSSEInfo *info = data; 16839e5e54d1SPeter Maydell 168413628891SPeter Maydell dc->realize = armsse_realize; 168513628891SPeter Maydell dc->vmsd = &armsse_vmstate; 16864f67d30bSMarc-André Lureau device_class_set_props(dc, info->props); 168713628891SPeter Maydell dc->reset = armsse_reset; 168813628891SPeter Maydell iic->check = armsse_idau_check; 1689a90a862bSPeter Maydell asc->info = info; 16909e5e54d1SPeter Maydell } 16919e5e54d1SPeter Maydell 16924c3690b5SPeter Maydell static const TypeInfo armsse_info = { 16938055340fSEduardo Habkost .name = TYPE_ARM_SSE, 16949e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 169593dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 1696512c65e6SEduardo Habkost .class_size = sizeof(ARMSSEClass), 169713628891SPeter Maydell .instance_init = armsse_init, 16984c3690b5SPeter Maydell .abstract = true, 16999e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 17009e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 17019e5e54d1SPeter Maydell { } 17029e5e54d1SPeter Maydell } 17039e5e54d1SPeter Maydell }; 17049e5e54d1SPeter Maydell 17054c3690b5SPeter Maydell static void armsse_register_types(void) 17069e5e54d1SPeter Maydell { 17074c3690b5SPeter Maydell int i; 17084c3690b5SPeter Maydell 17094c3690b5SPeter Maydell type_register_static(&armsse_info); 17104c3690b5SPeter Maydell 17114c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 17124c3690b5SPeter Maydell TypeInfo ti = { 17134c3690b5SPeter Maydell .name = armsse_variants[i].name, 17148055340fSEduardo Habkost .parent = TYPE_ARM_SSE, 171513628891SPeter Maydell .class_init = armsse_class_init, 17164c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 17174c3690b5SPeter Maydell }; 17184c3690b5SPeter Maydell type_register(&ti); 17194c3690b5SPeter Maydell } 17209e5e54d1SPeter Maydell } 17219e5e54d1SPeter Maydell 17224c3690b5SPeter Maydell type_init(armsse_register_types); 1723