xref: /qemu/hw/arm/armsse.c (revision 13059a3a101f9deb415100286e8b62cc2f4561a3)
19e5e54d1SPeter Maydell /*
293dbd103SPeter Maydell  * Arm SSE (Subsystems for Embedded): IoTKit
39e5e54d1SPeter Maydell  *
49e5e54d1SPeter Maydell  * Copyright (c) 2018 Linaro Limited
59e5e54d1SPeter Maydell  * Written by Peter Maydell
69e5e54d1SPeter Maydell  *
79e5e54d1SPeter Maydell  * This program is free software; you can redistribute it and/or modify
89e5e54d1SPeter Maydell  * it under the terms of the GNU General Public License version 2 or
99e5e54d1SPeter Maydell  * (at your option) any later version.
109e5e54d1SPeter Maydell  */
119e5e54d1SPeter Maydell 
129e5e54d1SPeter Maydell #include "qemu/osdep.h"
139e5e54d1SPeter Maydell #include "qemu/log.h"
140b8fa32fSMarkus Armbruster #include "qemu/module.h"
15aab7a378SPeter Maydell #include "qemu/bitops.h"
169e5e54d1SPeter Maydell #include "qapi/error.h"
179e5e54d1SPeter Maydell #include "trace.h"
189e5e54d1SPeter Maydell #include "hw/sysbus.h"
19d6454270SMarkus Armbruster #include "migration/vmstate.h"
209e5e54d1SPeter Maydell #include "hw/registerfields.h"
216eee5d24SPeter Maydell #include "hw/arm/armsse.h"
2212ec8bd5SPeter Maydell #include "hw/arm/boot.h"
2364552b6bSMarkus Armbruster #include "hw/irq.h"
249e5e54d1SPeter Maydell 
25dde0c491SPeter Maydell /* Format of the System Information block SYS_CONFIG register */
26dde0c491SPeter Maydell typedef enum SysConfigFormat {
27dde0c491SPeter Maydell     IoTKitFormat,
28dde0c491SPeter Maydell     SSE200Format,
29dde0c491SPeter Maydell } SysConfigFormat;
30dde0c491SPeter Maydell 
314c3690b5SPeter Maydell struct ARMSSEInfo {
324c3690b5SPeter Maydell     const char *name;
33f0cab7feSPeter Maydell     int sram_banks;
3491c1e9fcSPeter Maydell     int num_cpus;
35dde0c491SPeter Maydell     uint32_t sys_version;
36aab7a378SPeter Maydell     uint32_t cpuwait_rst;
37dde0c491SPeter Maydell     SysConfigFormat sys_config_format;
38f8574705SPeter Maydell     bool has_mhus;
39e0b00f1bSPeter Maydell     bool has_ppus;
402357bca5SPeter Maydell     bool has_cachectrl;
41c1f57257SPeter Maydell     bool has_cpusecctrl;
42ade67dcdSPeter Maydell     bool has_cpuid;
43a90a862bSPeter Maydell     Property *props;
44a90a862bSPeter Maydell };
45a90a862bSPeter Maydell 
46a90a862bSPeter Maydell static Property iotkit_properties[] = {
47a90a862bSPeter Maydell     DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
48a90a862bSPeter Maydell                      MemoryRegion *),
49a90a862bSPeter Maydell     DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
50*13059a3aSPeter Maydell     DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0),
51a90a862bSPeter Maydell     DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15),
52a90a862bSPeter Maydell     DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
53a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true),
54a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true),
55a90a862bSPeter Maydell     DEFINE_PROP_END_OF_LIST()
56a90a862bSPeter Maydell };
57a90a862bSPeter Maydell 
58a90a862bSPeter Maydell static Property armsse_properties[] = {
59a90a862bSPeter Maydell     DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
60a90a862bSPeter Maydell                      MemoryRegion *),
61a90a862bSPeter Maydell     DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
62*13059a3aSPeter Maydell     DEFINE_PROP_UINT32("MAINCLK_FRQ", ARMSSE, mainclk_frq, 0),
63a90a862bSPeter Maydell     DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15),
64a90a862bSPeter Maydell     DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
65a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false),
66a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false),
67a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true),
68a90a862bSPeter Maydell     DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true),
69a90a862bSPeter Maydell     DEFINE_PROP_END_OF_LIST()
704c3690b5SPeter Maydell };
714c3690b5SPeter Maydell 
724c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = {
734c3690b5SPeter Maydell     {
744c3690b5SPeter Maydell         .name = TYPE_IOTKIT,
75f0cab7feSPeter Maydell         .sram_banks = 1,
7691c1e9fcSPeter Maydell         .num_cpus = 1,
77dde0c491SPeter Maydell         .sys_version = 0x41743,
78aab7a378SPeter Maydell         .cpuwait_rst = 0,
79dde0c491SPeter Maydell         .sys_config_format = IoTKitFormat,
80f8574705SPeter Maydell         .has_mhus = false,
81e0b00f1bSPeter Maydell         .has_ppus = false,
822357bca5SPeter Maydell         .has_cachectrl = false,
83c1f57257SPeter Maydell         .has_cpusecctrl = false,
84ade67dcdSPeter Maydell         .has_cpuid = false,
85a90a862bSPeter Maydell         .props = iotkit_properties,
864c3690b5SPeter Maydell     },
870829d24eSPeter Maydell     {
880829d24eSPeter Maydell         .name = TYPE_SSE200,
890829d24eSPeter Maydell         .sram_banks = 4,
900829d24eSPeter Maydell         .num_cpus = 2,
910829d24eSPeter Maydell         .sys_version = 0x22041743,
92aab7a378SPeter Maydell         .cpuwait_rst = 2,
930829d24eSPeter Maydell         .sys_config_format = SSE200Format,
940829d24eSPeter Maydell         .has_mhus = true,
950829d24eSPeter Maydell         .has_ppus = true,
960829d24eSPeter Maydell         .has_cachectrl = true,
970829d24eSPeter Maydell         .has_cpusecctrl = true,
980829d24eSPeter Maydell         .has_cpuid = true,
99a90a862bSPeter Maydell         .props = armsse_properties,
1000829d24eSPeter Maydell     },
1014c3690b5SPeter Maydell };
1024c3690b5SPeter Maydell 
103dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info)
104dde0c491SPeter Maydell {
105dde0c491SPeter Maydell     /* Return the SYS_CONFIG value for this SSE */
106dde0c491SPeter Maydell     uint32_t sys_config;
107dde0c491SPeter Maydell 
108dde0c491SPeter Maydell     switch (info->sys_config_format) {
109dde0c491SPeter Maydell     case IoTKitFormat:
110dde0c491SPeter Maydell         sys_config = 0;
111dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 0, 4, info->sram_banks);
112dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12);
113dde0c491SPeter Maydell         break;
114dde0c491SPeter Maydell     case SSE200Format:
115dde0c491SPeter Maydell         sys_config = 0;
116dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 0, 4, info->sram_banks);
117dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width);
118dde0c491SPeter Maydell         sys_config = deposit32(sys_config, 24, 4, 2);
119dde0c491SPeter Maydell         if (info->num_cpus > 1) {
120dde0c491SPeter Maydell             sys_config = deposit32(sys_config, 10, 1, 1);
121dde0c491SPeter Maydell             sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1);
122dde0c491SPeter Maydell             sys_config = deposit32(sys_config, 28, 4, 2);
123dde0c491SPeter Maydell         }
124dde0c491SPeter Maydell         break;
125dde0c491SPeter Maydell     default:
126dde0c491SPeter Maydell         g_assert_not_reached();
127dde0c491SPeter Maydell     }
128dde0c491SPeter Maydell     return sys_config;
129dde0c491SPeter Maydell }
130dde0c491SPeter Maydell 
131d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */
132d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000)
133d61e4e1fSPeter Maydell 
13491c1e9fcSPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */
13591c1e9fcSPeter Maydell static bool irq_is_common[32] = {
13691c1e9fcSPeter Maydell     [0 ... 5] = true,
13791c1e9fcSPeter Maydell     /* 6, 7: per-CPU MHU interrupts */
13891c1e9fcSPeter Maydell     [8 ... 12] = true,
13991c1e9fcSPeter Maydell     /* 13: per-CPU icache interrupt */
14091c1e9fcSPeter Maydell     /* 14: reserved */
14191c1e9fcSPeter Maydell     [15 ... 20] = true,
14291c1e9fcSPeter Maydell     /* 21: reserved */
14391c1e9fcSPeter Maydell     [22 ... 26] = true,
14491c1e9fcSPeter Maydell     /* 27: reserved */
14591c1e9fcSPeter Maydell     /* 28, 29: per-CPU CTI interrupts */
14691c1e9fcSPeter Maydell     /* 30, 31: reserved */
14791c1e9fcSPeter Maydell };
14891c1e9fcSPeter Maydell 
1493733f803SPeter Maydell /*
1503733f803SPeter Maydell  * Create an alias region in @container of @size bytes starting at @base
1519e5e54d1SPeter Maydell  * which mirrors the memory starting at @orig.
1529e5e54d1SPeter Maydell  */
1533733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container,
1543733f803SPeter Maydell                        const char *name, hwaddr base, hwaddr size, hwaddr orig)
1559e5e54d1SPeter Maydell {
1563733f803SPeter Maydell     memory_region_init_alias(mr, NULL, name, container, orig, size);
1579e5e54d1SPeter Maydell     /* The alias is even lower priority than unimplemented_device regions */
1583733f803SPeter Maydell     memory_region_add_subregion_overlap(container, base, mr, -1500);
1599e5e54d1SPeter Maydell }
1609e5e54d1SPeter Maydell 
1619e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level)
1629e5e54d1SPeter Maydell {
1639e5e54d1SPeter Maydell     qemu_irq destirq = opaque;
1649e5e54d1SPeter Maydell 
1659e5e54d1SPeter Maydell     qemu_set_irq(destirq, level);
1669e5e54d1SPeter Maydell }
1679e5e54d1SPeter Maydell 
1689e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level)
1699e5e54d1SPeter Maydell {
1708055340fSEduardo Habkost     ARMSSE *s = ARM_SSE(opaque);
1719e5e54d1SPeter Maydell 
1729e5e54d1SPeter Maydell     s->nsccfg = level;
1739e5e54d1SPeter Maydell }
1749e5e54d1SPeter Maydell 
17513628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum)
1769e5e54d1SPeter Maydell {
1779e5e54d1SPeter Maydell     /* Each of the 4 AHB and 4 APB PPCs that might be present in a
17893dbd103SPeter Maydell      * system using the ARMSSE has a collection of control lines which
1799e5e54d1SPeter Maydell      * are provided by the security controller and which we want to
18093dbd103SPeter Maydell      * expose as control lines on the ARMSSE device itself, so the
18193dbd103SPeter Maydell      * code using the ARMSSE can wire them up to the PPCs.
1829e5e54d1SPeter Maydell      */
1839e5e54d1SPeter Maydell     SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum];
18413628891SPeter Maydell     DeviceState *armssedev = DEVICE(s);
1859e5e54d1SPeter Maydell     DeviceState *dev_secctl = DEVICE(&s->secctl);
1869e5e54d1SPeter Maydell     DeviceState *dev_splitter = DEVICE(splitter);
1879e5e54d1SPeter Maydell     char *name;
1889e5e54d1SPeter Maydell 
1899e5e54d1SPeter Maydell     name = g_strdup_printf("%s_nonsec", ppcname);
19013628891SPeter Maydell     qdev_pass_gpios(dev_secctl, armssedev, name);
1919e5e54d1SPeter Maydell     g_free(name);
1929e5e54d1SPeter Maydell     name = g_strdup_printf("%s_ap", ppcname);
19313628891SPeter Maydell     qdev_pass_gpios(dev_secctl, armssedev, name);
1949e5e54d1SPeter Maydell     g_free(name);
1959e5e54d1SPeter Maydell     name = g_strdup_printf("%s_irq_enable", ppcname);
19613628891SPeter Maydell     qdev_pass_gpios(dev_secctl, armssedev, name);
1979e5e54d1SPeter Maydell     g_free(name);
1989e5e54d1SPeter Maydell     name = g_strdup_printf("%s_irq_clear", ppcname);
19913628891SPeter Maydell     qdev_pass_gpios(dev_secctl, armssedev, name);
2009e5e54d1SPeter Maydell     g_free(name);
2019e5e54d1SPeter Maydell 
2029e5e54d1SPeter Maydell     /* irq_status is a little more tricky, because we need to
2039e5e54d1SPeter Maydell      * split it so we can send it both to the security controller
2049e5e54d1SPeter Maydell      * and to our OR gate for the NVIC interrupt line.
2059e5e54d1SPeter Maydell      * Connect up the splitter's outputs, and create a GPIO input
2069e5e54d1SPeter Maydell      * which will pass the line state to the input splitter.
2079e5e54d1SPeter Maydell      */
2089e5e54d1SPeter Maydell     name = g_strdup_printf("%s_irq_status", ppcname);
2099e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 0,
2109e5e54d1SPeter Maydell                           qdev_get_gpio_in_named(dev_secctl,
2119e5e54d1SPeter Maydell                                                  name, 0));
2129e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 1,
2139e5e54d1SPeter Maydell                           qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum));
2149e5e54d1SPeter Maydell     s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0);
21513628891SPeter Maydell     qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder,
2169e5e54d1SPeter Maydell                                         s->irq_status_in[ppcnum], name, 1);
2179e5e54d1SPeter Maydell     g_free(name);
2189e5e54d1SPeter Maydell }
2199e5e54d1SPeter Maydell 
22013628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s)
2219e5e54d1SPeter Maydell {
2229e5e54d1SPeter Maydell     /* Forward the 3rd output from the splitter device as a
22313628891SPeter Maydell      * named GPIO output of the armsse object.
2249e5e54d1SPeter Maydell      */
2259e5e54d1SPeter Maydell     DeviceState *dev = DEVICE(s);
2269e5e54d1SPeter Maydell     DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter);
2279e5e54d1SPeter Maydell 
2289e5e54d1SPeter Maydell     qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1);
2299e5e54d1SPeter Maydell     s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder,
2309e5e54d1SPeter Maydell                                            s->sec_resp_cfg, 1);
2319e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in);
2329e5e54d1SPeter Maydell }
2339e5e54d1SPeter Maydell 
23413628891SPeter Maydell static void armsse_init(Object *obj)
2359e5e54d1SPeter Maydell {
2368055340fSEduardo Habkost     ARMSSE *s = ARM_SSE(obj);
2378055340fSEduardo Habkost     ARMSSEClass *asc = ARM_SSE_GET_CLASS(obj);
238f0cab7feSPeter Maydell     const ARMSSEInfo *info = asc->info;
2399e5e54d1SPeter Maydell     int i;
2409e5e54d1SPeter Maydell 
241f0cab7feSPeter Maydell     assert(info->sram_banks <= MAX_SRAM_BANKS);
24291c1e9fcSPeter Maydell     assert(info->num_cpus <= SSE_MAX_CPUS);
243f0cab7feSPeter Maydell 
24413628891SPeter Maydell     memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX);
2459e5e54d1SPeter Maydell 
24691c1e9fcSPeter Maydell     for (i = 0; i < info->num_cpus; i++) {
2477cd3a2e0SPeter Maydell         /*
2487cd3a2e0SPeter Maydell          * We put each CPU in its own cluster as they are logically
2497cd3a2e0SPeter Maydell          * distinct and may be configured differently.
2507cd3a2e0SPeter Maydell          */
2517cd3a2e0SPeter Maydell         char *name;
2527cd3a2e0SPeter Maydell 
2537cd3a2e0SPeter Maydell         name = g_strdup_printf("cluster%d", i);
2549fc7fc4dSMarkus Armbruster         object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER);
2557cd3a2e0SPeter Maydell         qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i);
2567cd3a2e0SPeter Maydell         g_free(name);
2577cd3a2e0SPeter Maydell 
2587cd3a2e0SPeter Maydell         name = g_strdup_printf("armv7m%d", i);
2595a147c8cSMarkus Armbruster         object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i],
260287f4319SMarkus Armbruster                                 TYPE_ARMV7M);
26191c1e9fcSPeter Maydell         qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type",
2629e5e54d1SPeter Maydell                              ARM_CPU_TYPE_NAME("cortex-m33"));
26391c1e9fcSPeter Maydell         g_free(name);
264d847ca51SPeter Maydell         name = g_strdup_printf("arm-sse-cpu-container%d", i);
265d847ca51SPeter Maydell         memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX);
266d847ca51SPeter Maydell         g_free(name);
267d847ca51SPeter Maydell         if (i > 0) {
268d847ca51SPeter Maydell             name = g_strdup_printf("arm-sse-container-alias%d", i);
269d847ca51SPeter Maydell             memory_region_init_alias(&s->container_alias[i - 1], obj,
270d847ca51SPeter Maydell                                      name, &s->container, 0, UINT64_MAX);
271d847ca51SPeter Maydell             g_free(name);
272d847ca51SPeter Maydell         }
27391c1e9fcSPeter Maydell     }
2749e5e54d1SPeter Maydell 
275db873cc5SMarkus Armbruster     object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL);
276db873cc5SMarkus Armbruster     object_initialize_child(obj, "apb-ppc0", &s->apb_ppc0, TYPE_TZ_PPC);
277db873cc5SMarkus Armbruster     object_initialize_child(obj, "apb-ppc1", &s->apb_ppc1, TYPE_TZ_PPC);
278f0cab7feSPeter Maydell     for (i = 0; i < info->sram_banks; i++) {
279f0cab7feSPeter Maydell         char *name = g_strdup_printf("mpc%d", i);
280db873cc5SMarkus Armbruster         object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC);
281f0cab7feSPeter Maydell         g_free(name);
282f0cab7feSPeter Maydell     }
283955cbc6bSThomas Huth     object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate,
2849fc7fc4dSMarkus Armbruster                             TYPE_OR_IRQ);
285955cbc6bSThomas Huth 
286f0cab7feSPeter Maydell     for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) {
287bb75e16dSPeter Maydell         char *name = g_strdup_printf("mpc-irq-splitter-%d", i);
288bb75e16dSPeter Maydell         SplitIRQ *splitter = &s->mpc_irq_splitter[i];
289bb75e16dSPeter Maydell 
2909fc7fc4dSMarkus Armbruster         object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ);
291bb75e16dSPeter Maydell         g_free(name);
292bb75e16dSPeter Maydell     }
293db873cc5SMarkus Armbruster     object_initialize_child(obj, "timer0", &s->timer0, TYPE_CMSDK_APB_TIMER);
294db873cc5SMarkus Armbruster     object_initialize_child(obj, "timer1", &s->timer1, TYPE_CMSDK_APB_TIMER);
295db873cc5SMarkus Armbruster     object_initialize_child(obj, "s32ktimer", &s->s32ktimer,
2969e5e54d1SPeter Maydell                             TYPE_CMSDK_APB_TIMER);
297db873cc5SMarkus Armbruster     object_initialize_child(obj, "dualtimer", &s->dualtimer,
298017d069dSPeter Maydell                             TYPE_CMSDK_APB_DUALTIMER);
299db873cc5SMarkus Armbruster     object_initialize_child(obj, "s32kwatchdog", &s->s32kwatchdog,
300db873cc5SMarkus Armbruster                             TYPE_CMSDK_APB_WATCHDOG);
301db873cc5SMarkus Armbruster     object_initialize_child(obj, "nswatchdog", &s->nswatchdog,
302db873cc5SMarkus Armbruster                             TYPE_CMSDK_APB_WATCHDOG);
303db873cc5SMarkus Armbruster     object_initialize_child(obj, "swatchdog", &s->swatchdog,
304db873cc5SMarkus Armbruster                             TYPE_CMSDK_APB_WATCHDOG);
305db873cc5SMarkus Armbruster     object_initialize_child(obj, "armsse-sysctl", &s->sysctl,
306db873cc5SMarkus Armbruster                             TYPE_IOTKIT_SYSCTL);
307db873cc5SMarkus Armbruster     object_initialize_child(obj, "armsse-sysinfo", &s->sysinfo,
308db873cc5SMarkus Armbruster                             TYPE_IOTKIT_SYSINFO);
309f8574705SPeter Maydell     if (info->has_mhus) {
3105a147c8cSMarkus Armbruster         object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU);
3115a147c8cSMarkus Armbruster         object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU);
312f8574705SPeter Maydell     }
313e0b00f1bSPeter Maydell     if (info->has_ppus) {
314e0b00f1bSPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
315e0b00f1bSPeter Maydell             char *name = g_strdup_printf("CPU%dCORE_PPU", i);
316e0b00f1bSPeter Maydell             int ppuidx = CPU0CORE_PPU + i;
317e0b00f1bSPeter Maydell 
3185a147c8cSMarkus Armbruster             object_initialize_child(obj, name, &s->ppu[ppuidx],
319e0b00f1bSPeter Maydell                                     TYPE_UNIMPLEMENTED_DEVICE);
320e0b00f1bSPeter Maydell             g_free(name);
321e0b00f1bSPeter Maydell         }
3225a147c8cSMarkus Armbruster         object_initialize_child(obj, "DBG_PPU", &s->ppu[DBG_PPU],
323e0b00f1bSPeter Maydell                                 TYPE_UNIMPLEMENTED_DEVICE);
324e0b00f1bSPeter Maydell         for (i = 0; i < info->sram_banks; i++) {
325e0b00f1bSPeter Maydell             char *name = g_strdup_printf("RAM%d_PPU", i);
326e0b00f1bSPeter Maydell             int ppuidx = RAM0_PPU + i;
327e0b00f1bSPeter Maydell 
3285a147c8cSMarkus Armbruster             object_initialize_child(obj, name, &s->ppu[ppuidx],
329e0b00f1bSPeter Maydell                                     TYPE_UNIMPLEMENTED_DEVICE);
330e0b00f1bSPeter Maydell             g_free(name);
331e0b00f1bSPeter Maydell         }
332e0b00f1bSPeter Maydell     }
3332357bca5SPeter Maydell     if (info->has_cachectrl) {
3342357bca5SPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
3352357bca5SPeter Maydell             char *name = g_strdup_printf("cachectrl%d", i);
3362357bca5SPeter Maydell 
337db873cc5SMarkus Armbruster             object_initialize_child(obj, name, &s->cachectrl[i],
3382357bca5SPeter Maydell                                     TYPE_UNIMPLEMENTED_DEVICE);
3392357bca5SPeter Maydell             g_free(name);
3402357bca5SPeter Maydell         }
3412357bca5SPeter Maydell     }
342c1f57257SPeter Maydell     if (info->has_cpusecctrl) {
343c1f57257SPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
344c1f57257SPeter Maydell             char *name = g_strdup_printf("cpusecctrl%d", i);
345c1f57257SPeter Maydell 
346db873cc5SMarkus Armbruster             object_initialize_child(obj, name, &s->cpusecctrl[i],
347c1f57257SPeter Maydell                                     TYPE_UNIMPLEMENTED_DEVICE);
348c1f57257SPeter Maydell             g_free(name);
349c1f57257SPeter Maydell         }
350c1f57257SPeter Maydell     }
351ade67dcdSPeter Maydell     if (info->has_cpuid) {
352ade67dcdSPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
353ade67dcdSPeter Maydell             char *name = g_strdup_printf("cpuid%d", i);
354ade67dcdSPeter Maydell 
355db873cc5SMarkus Armbruster             object_initialize_child(obj, name, &s->cpuid[i],
356ade67dcdSPeter Maydell                                     TYPE_ARMSSE_CPUID);
357ade67dcdSPeter Maydell             g_free(name);
358ade67dcdSPeter Maydell         }
359ade67dcdSPeter Maydell     }
3609fc7fc4dSMarkus Armbruster     object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ);
361955cbc6bSThomas Huth     object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate,
3629fc7fc4dSMarkus Armbruster                             TYPE_OR_IRQ);
363955cbc6bSThomas Huth     object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter,
3649fc7fc4dSMarkus Armbruster                             TYPE_SPLIT_IRQ);
3659e5e54d1SPeter Maydell     for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) {
3669e5e54d1SPeter Maydell         char *name = g_strdup_printf("ppc-irq-splitter-%d", i);
3679e5e54d1SPeter Maydell         SplitIRQ *splitter = &s->ppc_irq_splitter[i];
3689e5e54d1SPeter Maydell 
3699fc7fc4dSMarkus Armbruster         object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ);
370955cbc6bSThomas Huth         g_free(name);
3719e5e54d1SPeter Maydell     }
37291c1e9fcSPeter Maydell     if (info->num_cpus > 1) {
37391c1e9fcSPeter Maydell         for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) {
37491c1e9fcSPeter Maydell             if (irq_is_common[i]) {
37591c1e9fcSPeter Maydell                 char *name = g_strdup_printf("cpu-irq-splitter%d", i);
37691c1e9fcSPeter Maydell                 SplitIRQ *splitter = &s->cpu_irq_splitter[i];
37791c1e9fcSPeter Maydell 
3789fc7fc4dSMarkus Armbruster                 object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ);
37991c1e9fcSPeter Maydell                 g_free(name);
38091c1e9fcSPeter Maydell             }
38191c1e9fcSPeter Maydell         }
38291c1e9fcSPeter Maydell     }
3839e5e54d1SPeter Maydell }
3849e5e54d1SPeter Maydell 
38513628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level)
3869e5e54d1SPeter Maydell {
38791c1e9fcSPeter Maydell     qemu_irq *irqarray = opaque;
3889e5e54d1SPeter Maydell 
38991c1e9fcSPeter Maydell     qemu_set_irq(irqarray[n], level);
3909e5e54d1SPeter Maydell }
3919e5e54d1SPeter Maydell 
39213628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level)
393bb75e16dSPeter Maydell {
3948055340fSEduardo Habkost     ARMSSE *s = ARM_SSE(opaque);
395bb75e16dSPeter Maydell     qemu_set_irq(s->mpcexp_status_in[n], level);
396bb75e16dSPeter Maydell }
397bb75e16dSPeter Maydell 
39891c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno)
39991c1e9fcSPeter Maydell {
40091c1e9fcSPeter Maydell     /*
40191c1e9fcSPeter Maydell      * Return a qemu_irq which can be used to signal IRQ n to
40291c1e9fcSPeter Maydell      * all CPUs in the SSE.
40391c1e9fcSPeter Maydell      */
4048055340fSEduardo Habkost     ARMSSEClass *asc = ARM_SSE_GET_CLASS(s);
40591c1e9fcSPeter Maydell     const ARMSSEInfo *info = asc->info;
40691c1e9fcSPeter Maydell 
40791c1e9fcSPeter Maydell     assert(irq_is_common[irqno]);
40891c1e9fcSPeter Maydell 
40991c1e9fcSPeter Maydell     if (info->num_cpus == 1) {
41091c1e9fcSPeter Maydell         /* Only one CPU -- just connect directly to it */
41191c1e9fcSPeter Maydell         return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno);
41291c1e9fcSPeter Maydell     } else {
41391c1e9fcSPeter Maydell         /* Connect to the splitter which feeds all CPUs */
41491c1e9fcSPeter Maydell         return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0);
41591c1e9fcSPeter Maydell     }
41691c1e9fcSPeter Maydell }
41791c1e9fcSPeter Maydell 
418e0b00f1bSPeter Maydell static void map_ppu(ARMSSE *s, int ppuidx, const char *name, hwaddr addr)
419e0b00f1bSPeter Maydell {
420e0b00f1bSPeter Maydell     /* Map a PPU unimplemented device stub */
421e0b00f1bSPeter Maydell     DeviceState *dev = DEVICE(&s->ppu[ppuidx]);
422e0b00f1bSPeter Maydell 
423e0b00f1bSPeter Maydell     qdev_prop_set_string(dev, "name", name);
424e0b00f1bSPeter Maydell     qdev_prop_set_uint64(dev, "size", 0x1000);
4255a147c8cSMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(dev), &error_fatal);
426e0b00f1bSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->ppu[ppuidx]), 0, addr);
427e0b00f1bSPeter Maydell }
428e0b00f1bSPeter Maydell 
42913628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp)
4309e5e54d1SPeter Maydell {
4318055340fSEduardo Habkost     ARMSSE *s = ARM_SSE(dev);
4328055340fSEduardo Habkost     ARMSSEClass *asc = ARM_SSE_GET_CLASS(dev);
433f0cab7feSPeter Maydell     const ARMSSEInfo *info = asc->info;
4349e5e54d1SPeter Maydell     int i;
4359e5e54d1SPeter Maydell     MemoryRegion *mr;
4369e5e54d1SPeter Maydell     Error *err = NULL;
4379e5e54d1SPeter Maydell     SysBusDevice *sbd_apb_ppc0;
4389e5e54d1SPeter Maydell     SysBusDevice *sbd_secctl;
4399e5e54d1SPeter Maydell     DeviceState *dev_apb_ppc0;
4409e5e54d1SPeter Maydell     DeviceState *dev_apb_ppc1;
4419e5e54d1SPeter Maydell     DeviceState *dev_secctl;
4429e5e54d1SPeter Maydell     DeviceState *dev_splitter;
4434b635cf7SPeter Maydell     uint32_t addr_width_max;
4449e5e54d1SPeter Maydell 
4459e5e54d1SPeter Maydell     if (!s->board_memory) {
4469e5e54d1SPeter Maydell         error_setg(errp, "memory property was not set");
4479e5e54d1SPeter Maydell         return;
4489e5e54d1SPeter Maydell     }
4499e5e54d1SPeter Maydell 
4509e5e54d1SPeter Maydell     if (!s->mainclk_frq) {
451*13059a3aSPeter Maydell         error_setg(errp, "MAINCLK_FRQ property was not set");
4529e5e54d1SPeter Maydell         return;
4539e5e54d1SPeter Maydell     }
4549e5e54d1SPeter Maydell 
4553f410039SPeter Maydell     assert(info->num_cpus <= SSE_MAX_CPUS);
4563f410039SPeter Maydell 
4574b635cf7SPeter Maydell     /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */
4584b635cf7SPeter Maydell     assert(is_power_of_2(info->sram_banks));
4594b635cf7SPeter Maydell     addr_width_max = 24 - ctz32(info->sram_banks);
4604b635cf7SPeter Maydell     if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) {
4614b635cf7SPeter Maydell         error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d",
4624b635cf7SPeter Maydell                    addr_width_max);
4634b635cf7SPeter Maydell         return;
4644b635cf7SPeter Maydell     }
4654b635cf7SPeter Maydell 
4669e5e54d1SPeter Maydell     /* Handling of which devices should be available only to secure
4679e5e54d1SPeter Maydell      * code is usually done differently for M profile than for A profile.
4689e5e54d1SPeter Maydell      * Instead of putting some devices only into the secure address space,
4699e5e54d1SPeter Maydell      * devices exist in both address spaces but with hard-wired security
4709e5e54d1SPeter Maydell      * permissions that will cause the CPU to fault for non-secure accesses.
4719e5e54d1SPeter Maydell      *
47293dbd103SPeter Maydell      * The ARMSSE has an IDAU (Implementation Defined Access Unit),
4739e5e54d1SPeter Maydell      * which specifies hard-wired security permissions for different
47493dbd103SPeter Maydell      * areas of the physical address space. For the ARMSSE IDAU, the
4759e5e54d1SPeter Maydell      * top 4 bits of the physical address are the IDAU region ID, and
4769e5e54d1SPeter Maydell      * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS
4779e5e54d1SPeter Maydell      * region, otherwise it is an S region.
4789e5e54d1SPeter Maydell      *
4799e5e54d1SPeter Maydell      * The various devices and RAMs are generally all mapped twice,
4809e5e54d1SPeter Maydell      * once into a region that the IDAU defines as secure and once
4819e5e54d1SPeter Maydell      * into a non-secure region. They sit behind either a Memory
4829e5e54d1SPeter Maydell      * Protection Controller (for RAM) or a Peripheral Protection
4839e5e54d1SPeter Maydell      * Controller (for devices), which allow a more fine grained
4849e5e54d1SPeter Maydell      * configuration of whether non-secure accesses are permitted.
4859e5e54d1SPeter Maydell      *
4869e5e54d1SPeter Maydell      * (The other place that guest software can configure security
4879e5e54d1SPeter Maydell      * permissions is in the architected SAU (Security Attribution
4889e5e54d1SPeter Maydell      * Unit), which is entirely inside the CPU. The IDAU can upgrade
4899e5e54d1SPeter Maydell      * the security attributes for a region to more restrictive than
4909e5e54d1SPeter Maydell      * the SAU specifies, but cannot downgrade them.)
4919e5e54d1SPeter Maydell      *
4929e5e54d1SPeter Maydell      * 0x10000000..0x1fffffff  alias of 0x00000000..0x0fffffff
4939e5e54d1SPeter Maydell      * 0x20000000..0x2007ffff  32KB FPGA block RAM
4949e5e54d1SPeter Maydell      * 0x30000000..0x3fffffff  alias of 0x20000000..0x2fffffff
4959e5e54d1SPeter Maydell      * 0x40000000..0x4000ffff  base peripheral region 1
49693dbd103SPeter Maydell      * 0x40010000..0x4001ffff  CPU peripherals (none for ARMSSE)
4979e5e54d1SPeter Maydell      * 0x40020000..0x4002ffff  system control element peripherals
4989e5e54d1SPeter Maydell      * 0x40080000..0x400fffff  base peripheral region 2
4999e5e54d1SPeter Maydell      * 0x50000000..0x5fffffff  alias of 0x40000000..0x4fffffff
5009e5e54d1SPeter Maydell      */
5019e5e54d1SPeter Maydell 
502d847ca51SPeter Maydell     memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2);
5039e5e54d1SPeter Maydell 
50491c1e9fcSPeter Maydell     for (i = 0; i < info->num_cpus; i++) {
50591c1e9fcSPeter Maydell         DeviceState *cpudev = DEVICE(&s->armv7m[i]);
50691c1e9fcSPeter Maydell         Object *cpuobj = OBJECT(&s->armv7m[i]);
50791c1e9fcSPeter Maydell         int j;
50891c1e9fcSPeter Maydell         char *gpioname;
50991c1e9fcSPeter Maydell 
51091c1e9fcSPeter Maydell         qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + 32);
51191c1e9fcSPeter Maydell         /*
512aab7a378SPeter Maydell          * In real hardware the initial Secure VTOR is set from the INITSVTOR*
513aab7a378SPeter Maydell          * registers in the IoT Kit System Control Register block. In QEMU
514aab7a378SPeter Maydell          * we set the initial value here, and also the reset value of the
515aab7a378SPeter Maydell          * sysctl register, from this object's QOM init-svtor property.
516aab7a378SPeter Maydell          * If the guest changes the INITSVTOR* registers at runtime then the
517aab7a378SPeter Maydell          * code in iotkit-sysctl.c will update the CPU init-svtor property
518aab7a378SPeter Maydell          * (which will then take effect on the next CPU warm-reset).
519aab7a378SPeter Maydell          *
520aab7a378SPeter Maydell          * Note that typically a board using the SSE-200 will have a system
521aab7a378SPeter Maydell          * control processor whose boot firmware initializes the INITSVTOR*
522aab7a378SPeter Maydell          * registers before powering up the CPUs. QEMU doesn't emulate
52391c1e9fcSPeter Maydell          * the control processor, so instead we behave in the way that the
524aab7a378SPeter Maydell          * firmware does: the initial value should be set by the board code
525aab7a378SPeter Maydell          * (using the init-svtor property on the ARMSSE object) to match
526aab7a378SPeter Maydell          * whatever its firmware does.
5279e5e54d1SPeter Maydell          */
52832187419SPeter Maydell         qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor);
52991c1e9fcSPeter Maydell         /*
530aab7a378SPeter Maydell          * CPUs start powered down if the corresponding bit in the CPUWAIT
531aab7a378SPeter Maydell          * register is 1. In real hardware the CPUWAIT register reset value is
532aab7a378SPeter Maydell          * a configurable property of the SSE-200 (via the CPUWAIT0_RST and
533aab7a378SPeter Maydell          * CPUWAIT1_RST parameters), but since all the boards we care about
534aab7a378SPeter Maydell          * start CPU0 and leave CPU1 powered off, we hard-code that in
535aab7a378SPeter Maydell          * info->cpuwait_rst for now. We can add QOM properties for this
53691c1e9fcSPeter Maydell          * later if necessary.
53791c1e9fcSPeter Maydell          */
538aab7a378SPeter Maydell         if (extract32(info->cpuwait_rst, i, 1)) {
539778a2dc5SMarkus Armbruster             if (!object_property_set_bool(cpuobj, "start-powered-off", true,
540668f62ecSMarkus Armbruster                                           errp)) {
5419e5e54d1SPeter Maydell                 return;
5429e5e54d1SPeter Maydell             }
54391c1e9fcSPeter Maydell         }
544a90a862bSPeter Maydell         if (!s->cpu_fpu[i]) {
545668f62ecSMarkus Armbruster             if (!object_property_set_bool(cpuobj, "vfp", false, errp)) {
546a90a862bSPeter Maydell                 return;
547a90a862bSPeter Maydell             }
548a90a862bSPeter Maydell         }
549a90a862bSPeter Maydell         if (!s->cpu_dsp[i]) {
550668f62ecSMarkus Armbruster             if (!object_property_set_bool(cpuobj, "dsp", false, errp)) {
551a90a862bSPeter Maydell                 return;
552a90a862bSPeter Maydell             }
553a90a862bSPeter Maydell         }
554d847ca51SPeter Maydell 
555d847ca51SPeter Maydell         if (i > 0) {
556d847ca51SPeter Maydell             memory_region_add_subregion_overlap(&s->cpu_container[i], 0,
557d847ca51SPeter Maydell                                                 &s->container_alias[i - 1], -1);
558d847ca51SPeter Maydell         } else {
559d847ca51SPeter Maydell             memory_region_add_subregion_overlap(&s->cpu_container[i], 0,
560d847ca51SPeter Maydell                                                 &s->container, -1);
561d847ca51SPeter Maydell         }
5625325cc34SMarkus Armbruster         object_property_set_link(cpuobj, "memory",
5635325cc34SMarkus Armbruster                                  OBJECT(&s->cpu_container[i]), &error_abort);
5645325cc34SMarkus Armbruster         object_property_set_link(cpuobj, "idau", OBJECT(s), &error_abort);
565668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(cpuobj), errp)) {
5669e5e54d1SPeter Maydell             return;
5679e5e54d1SPeter Maydell         }
5687cd3a2e0SPeter Maydell         /*
5697cd3a2e0SPeter Maydell          * The cluster must be realized after the armv7m container, as
5707cd3a2e0SPeter Maydell          * the container's CPU object is only created on realize, and the
5717cd3a2e0SPeter Maydell          * CPU must exist and have been parented into the cluster before
5727cd3a2e0SPeter Maydell          * the cluster is realized.
5737cd3a2e0SPeter Maydell          */
574668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(&s->cluster[i]), NULL, errp)) {
5757cd3a2e0SPeter Maydell             return;
5767cd3a2e0SPeter Maydell         }
5779e5e54d1SPeter Maydell 
57891c1e9fcSPeter Maydell         /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */
57991c1e9fcSPeter Maydell         s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq);
58091c1e9fcSPeter Maydell         for (j = 0; j < s->exp_numirq; j++) {
5815007c904SPeter Maydell             s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + 32);
5829e5e54d1SPeter Maydell         }
58391c1e9fcSPeter Maydell         if (i == 0) {
58491c1e9fcSPeter Maydell             gpioname = g_strdup("EXP_IRQ");
58591c1e9fcSPeter Maydell         } else {
58691c1e9fcSPeter Maydell             gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i);
58791c1e9fcSPeter Maydell         }
58891c1e9fcSPeter Maydell         qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq,
58991c1e9fcSPeter Maydell                                             s->exp_irqs[i],
59091c1e9fcSPeter Maydell                                             gpioname, s->exp_numirq);
59191c1e9fcSPeter Maydell         g_free(gpioname);
59291c1e9fcSPeter Maydell     }
59391c1e9fcSPeter Maydell 
59491c1e9fcSPeter Maydell     /* Wire up the splitters that connect common IRQs to all CPUs */
59591c1e9fcSPeter Maydell     if (info->num_cpus > 1) {
59691c1e9fcSPeter Maydell         for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) {
59791c1e9fcSPeter Maydell             if (irq_is_common[i]) {
59891c1e9fcSPeter Maydell                 Object *splitter = OBJECT(&s->cpu_irq_splitter[i]);
59991c1e9fcSPeter Maydell                 DeviceState *devs = DEVICE(splitter);
60091c1e9fcSPeter Maydell                 int cpunum;
60191c1e9fcSPeter Maydell 
602778a2dc5SMarkus Armbruster                 if (!object_property_set_int(splitter, "num-lines",
603668f62ecSMarkus Armbruster                                              info->num_cpus, errp)) {
60491c1e9fcSPeter Maydell                     return;
60591c1e9fcSPeter Maydell                 }
606668f62ecSMarkus Armbruster                 if (!qdev_realize(DEVICE(splitter), NULL, errp)) {
60791c1e9fcSPeter Maydell                     return;
60891c1e9fcSPeter Maydell                 }
60991c1e9fcSPeter Maydell                 for (cpunum = 0; cpunum < info->num_cpus; cpunum++) {
61091c1e9fcSPeter Maydell                     DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]);
61191c1e9fcSPeter Maydell 
61291c1e9fcSPeter Maydell                     qdev_connect_gpio_out(devs, cpunum,
61391c1e9fcSPeter Maydell                                           qdev_get_gpio_in(cpudev, i));
61491c1e9fcSPeter Maydell                 }
61591c1e9fcSPeter Maydell             }
61691c1e9fcSPeter Maydell         }
61791c1e9fcSPeter Maydell     }
6189e5e54d1SPeter Maydell 
6199e5e54d1SPeter Maydell     /* Set up the big aliases first */
6203733f803SPeter Maydell     make_alias(s, &s->alias1, &s->container, "alias 1",
6213733f803SPeter Maydell                0x10000000, 0x10000000, 0x00000000);
6223733f803SPeter Maydell     make_alias(s, &s->alias2, &s->container,
6233733f803SPeter Maydell                "alias 2", 0x30000000, 0x10000000, 0x20000000);
6249e5e54d1SPeter Maydell     /* The 0x50000000..0x5fffffff region is not a pure alias: it has
6259e5e54d1SPeter Maydell      * a few extra devices that only appear there (generally the
6269e5e54d1SPeter Maydell      * control interfaces for the protection controllers).
6279e5e54d1SPeter Maydell      * We implement this by mapping those devices over the top of this
6283733f803SPeter Maydell      * alias MR at a higher priority. Some of the devices in this range
6293733f803SPeter Maydell      * are per-CPU, so we must put this alias in the per-cpu containers.
6309e5e54d1SPeter Maydell      */
6313733f803SPeter Maydell     for (i = 0; i < info->num_cpus; i++) {
6323733f803SPeter Maydell         make_alias(s, &s->alias3[i], &s->cpu_container[i],
6333733f803SPeter Maydell                    "alias 3", 0x50000000, 0x10000000, 0x40000000);
6343733f803SPeter Maydell     }
6359e5e54d1SPeter Maydell 
6369e5e54d1SPeter Maydell     /* Security controller */
637668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->secctl), errp)) {
6389e5e54d1SPeter Maydell         return;
6399e5e54d1SPeter Maydell     }
6409e5e54d1SPeter Maydell     sbd_secctl = SYS_BUS_DEVICE(&s->secctl);
6419e5e54d1SPeter Maydell     dev_secctl = DEVICE(&s->secctl);
6429e5e54d1SPeter Maydell     sysbus_mmio_map(sbd_secctl, 0, 0x50080000);
6439e5e54d1SPeter Maydell     sysbus_mmio_map(sbd_secctl, 1, 0x40080000);
6449e5e54d1SPeter Maydell 
6459e5e54d1SPeter Maydell     s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1);
6469e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in);
6479e5e54d1SPeter Maydell 
6489e5e54d1SPeter Maydell     /* The sec_resp_cfg output from the security controller must be split into
64993dbd103SPeter Maydell      * multiple lines, one for each of the PPCs within the ARMSSE and one
65093dbd103SPeter Maydell      * that will be an output from the ARMSSE to the system.
6519e5e54d1SPeter Maydell      */
652778a2dc5SMarkus Armbruster     if (!object_property_set_int(OBJECT(&s->sec_resp_splitter),
653668f62ecSMarkus Armbruster                                  "num-lines", 3, errp)) {
6549e5e54d1SPeter Maydell         return;
6559e5e54d1SPeter Maydell     }
656668f62ecSMarkus Armbruster     if (!qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, errp)) {
6579e5e54d1SPeter Maydell         return;
6589e5e54d1SPeter Maydell     }
6599e5e54d1SPeter Maydell     dev_splitter = DEVICE(&s->sec_resp_splitter);
6609e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0,
6619e5e54d1SPeter Maydell                                 qdev_get_gpio_in(dev_splitter, 0));
6629e5e54d1SPeter Maydell 
663f0cab7feSPeter Maydell     /* Each SRAM bank lives behind its own Memory Protection Controller */
664f0cab7feSPeter Maydell     for (i = 0; i < info->sram_banks; i++) {
665f0cab7feSPeter Maydell         char *ramname = g_strdup_printf("armsse.sram%d", i);
666f0cab7feSPeter Maydell         SysBusDevice *sbd_mpc;
6674b635cf7SPeter Maydell         uint32_t sram_bank_size = 1 << s->sram_addr_width;
668f0cab7feSPeter Maydell 
6694b635cf7SPeter Maydell         memory_region_init_ram(&s->sram[i], NULL, ramname,
6704b635cf7SPeter Maydell                                sram_bank_size, &err);
671f0cab7feSPeter Maydell         g_free(ramname);
672af60b291SPeter Maydell         if (err) {
673af60b291SPeter Maydell             error_propagate(errp, err);
674af60b291SPeter Maydell             return;
675af60b291SPeter Maydell         }
6765325cc34SMarkus Armbruster         object_property_set_link(OBJECT(&s->mpc[i]), "downstream",
6775325cc34SMarkus Armbruster                                  OBJECT(&s->sram[i]), &error_abort);
678668f62ecSMarkus Armbruster         if (!sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), errp)) {
679af60b291SPeter Maydell             return;
680af60b291SPeter Maydell         }
681af60b291SPeter Maydell         /* Map the upstream end of the MPC into the right place... */
682f0cab7feSPeter Maydell         sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]);
6834b635cf7SPeter Maydell         memory_region_add_subregion(&s->container,
6844b635cf7SPeter Maydell                                     0x20000000 + i * sram_bank_size,
685f0cab7feSPeter Maydell                                     sysbus_mmio_get_region(sbd_mpc, 1));
686af60b291SPeter Maydell         /* ...and its register interface */
687f0cab7feSPeter Maydell         memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000,
688f0cab7feSPeter Maydell                                     sysbus_mmio_get_region(sbd_mpc, 0));
689f0cab7feSPeter Maydell     }
690af60b291SPeter Maydell 
691bb75e16dSPeter Maydell     /* We must OR together lines from the MPC splitters to go to the NVIC */
692778a2dc5SMarkus Armbruster     if (!object_property_set_int(OBJECT(&s->mpc_irq_orgate), "num-lines",
693778a2dc5SMarkus Armbruster                                  IOTS_NUM_EXP_MPC + info->sram_banks,
694668f62ecSMarkus Armbruster                                  errp)) {
695bb75e16dSPeter Maydell         return;
696bb75e16dSPeter Maydell     }
697668f62ecSMarkus Armbruster     if (!qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, errp)) {
698bb75e16dSPeter Maydell         return;
699bb75e16dSPeter Maydell     }
700bb75e16dSPeter Maydell     qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0,
70191c1e9fcSPeter Maydell                           armsse_get_common_irq_in(s, 9));
702bb75e16dSPeter Maydell 
7039e5e54d1SPeter Maydell     /* Devices behind APB PPC0:
7049e5e54d1SPeter Maydell      *   0x40000000: timer0
7059e5e54d1SPeter Maydell      *   0x40001000: timer1
7069e5e54d1SPeter Maydell      *   0x40002000: dual timer
707f8574705SPeter Maydell      *   0x40003000: MHU0 (SSE-200 only)
708f8574705SPeter Maydell      *   0x40004000: MHU1 (SSE-200 only)
7099e5e54d1SPeter Maydell      * We must configure and realize each downstream device and connect
7109e5e54d1SPeter Maydell      * it to the appropriate PPC port; then we can realize the PPC and
7119e5e54d1SPeter Maydell      * map its upstream ends to the right place in the container.
7129e5e54d1SPeter Maydell      */
7139e5e54d1SPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->timer0), "pclk-frq", s->mainclk_frq);
714668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer0), errp)) {
7159e5e54d1SPeter Maydell         return;
7169e5e54d1SPeter Maydell     }
7179e5e54d1SPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer0), 0,
71891c1e9fcSPeter Maydell                        armsse_get_common_irq_in(s, 3));
7199e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer0), 0);
7205325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&s->apb_ppc0), "port[0]", OBJECT(mr),
721c24d9716SMarkus Armbruster                              &error_abort);
7229e5e54d1SPeter Maydell 
7239e5e54d1SPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->timer1), "pclk-frq", s->mainclk_frq);
724668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer1), errp)) {
7259e5e54d1SPeter Maydell         return;
7269e5e54d1SPeter Maydell     }
7279e5e54d1SPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer1), 0,
72891c1e9fcSPeter Maydell                        armsse_get_common_irq_in(s, 4));
7299e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->timer1), 0);
7305325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&s->apb_ppc0), "port[1]", OBJECT(mr),
731c24d9716SMarkus Armbruster                              &error_abort);
732017d069dSPeter Maydell 
733017d069dSPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->dualtimer), "pclk-frq", s->mainclk_frq);
734668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->dualtimer), errp)) {
7359e5e54d1SPeter Maydell         return;
7369e5e54d1SPeter Maydell     }
737017d069dSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->dualtimer), 0,
73891c1e9fcSPeter Maydell                        armsse_get_common_irq_in(s, 5));
7399e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dualtimer), 0);
7405325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&s->apb_ppc0), "port[2]", OBJECT(mr),
741c24d9716SMarkus Armbruster                              &error_abort);
7429e5e54d1SPeter Maydell 
743f8574705SPeter Maydell     if (info->has_mhus) {
74468d6b36fSPeter Maydell         /*
74568d6b36fSPeter Maydell          * An SSE-200 with only one CPU should have only one MHU created,
74668d6b36fSPeter Maydell          * with the region where the second MHU usually is being RAZ/WI.
74768d6b36fSPeter Maydell          * We don't implement that SSE-200 config; if we want to support
74868d6b36fSPeter Maydell          * it then this code needs to be enhanced to handle creating the
74968d6b36fSPeter Maydell          * RAZ/WI region instead of the second MHU.
75068d6b36fSPeter Maydell          */
75168d6b36fSPeter Maydell         assert(info->num_cpus == ARRAY_SIZE(s->mhu));
752f8574705SPeter Maydell 
75368d6b36fSPeter Maydell         for (i = 0; i < ARRAY_SIZE(s->mhu); i++) {
75468d6b36fSPeter Maydell             char *port;
75568d6b36fSPeter Maydell             int cpunum;
75668d6b36fSPeter Maydell             SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]);
75768d6b36fSPeter Maydell 
758668f62ecSMarkus Armbruster             if (!sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), errp)) {
759f8574705SPeter Maydell                 return;
760f8574705SPeter Maydell             }
761763e10f7SPeter Maydell             port = g_strdup_printf("port[%d]", i + 3);
76268d6b36fSPeter Maydell             mr = sysbus_mmio_get_region(mhu_sbd, 0);
7635325cc34SMarkus Armbruster             object_property_set_link(OBJECT(&s->apb_ppc0), port, OBJECT(mr),
7645325cc34SMarkus Armbruster                                      &error_abort);
765763e10f7SPeter Maydell             g_free(port);
76668d6b36fSPeter Maydell 
76768d6b36fSPeter Maydell             /*
76868d6b36fSPeter Maydell              * Each MHU has an irq line for each CPU:
76968d6b36fSPeter Maydell              *  MHU 0 irq line 0 -> CPU 0 IRQ 6
77068d6b36fSPeter Maydell              *  MHU 0 irq line 1 -> CPU 1 IRQ 6
77168d6b36fSPeter Maydell              *  MHU 1 irq line 0 -> CPU 0 IRQ 7
77268d6b36fSPeter Maydell              *  MHU 1 irq line 1 -> CPU 1 IRQ 7
77368d6b36fSPeter Maydell              */
77468d6b36fSPeter Maydell             for (cpunum = 0; cpunum < info->num_cpus; cpunum++) {
77568d6b36fSPeter Maydell                 DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]);
77668d6b36fSPeter Maydell 
77768d6b36fSPeter Maydell                 sysbus_connect_irq(mhu_sbd, cpunum,
77868d6b36fSPeter Maydell                                    qdev_get_gpio_in(cpudev, 6 + i));
77968d6b36fSPeter Maydell             }
780f8574705SPeter Maydell         }
781f8574705SPeter Maydell     }
782f8574705SPeter Maydell 
783668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc0), errp)) {
7849e5e54d1SPeter Maydell         return;
7859e5e54d1SPeter Maydell     }
7869e5e54d1SPeter Maydell 
7879e5e54d1SPeter Maydell     sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc0);
7889e5e54d1SPeter Maydell     dev_apb_ppc0 = DEVICE(&s->apb_ppc0);
7899e5e54d1SPeter Maydell 
7909e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(sbd_apb_ppc0, 0);
7919e5e54d1SPeter Maydell     memory_region_add_subregion(&s->container, 0x40000000, mr);
7929e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(sbd_apb_ppc0, 1);
7939e5e54d1SPeter Maydell     memory_region_add_subregion(&s->container, 0x40001000, mr);
7949e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(sbd_apb_ppc0, 2);
7959e5e54d1SPeter Maydell     memory_region_add_subregion(&s->container, 0x40002000, mr);
796f8574705SPeter Maydell     if (info->has_mhus) {
797f8574705SPeter Maydell         mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3);
798f8574705SPeter Maydell         memory_region_add_subregion(&s->container, 0x40003000, mr);
799f8574705SPeter Maydell         mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4);
800f8574705SPeter Maydell         memory_region_add_subregion(&s->container, 0x40004000, mr);
801f8574705SPeter Maydell     }
8029e5e54d1SPeter Maydell     for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) {
8039e5e54d1SPeter Maydell         qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i,
8049e5e54d1SPeter Maydell                                     qdev_get_gpio_in_named(dev_apb_ppc0,
8059e5e54d1SPeter Maydell                                                            "cfg_nonsec", i));
8069e5e54d1SPeter Maydell         qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i,
8079e5e54d1SPeter Maydell                                     qdev_get_gpio_in_named(dev_apb_ppc0,
8089e5e54d1SPeter Maydell                                                            "cfg_ap", i));
8099e5e54d1SPeter Maydell     }
8109e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0,
8119e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc0,
8129e5e54d1SPeter Maydell                                                        "irq_enable", 0));
8139e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0,
8149e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc0,
8159e5e54d1SPeter Maydell                                                        "irq_clear", 0));
8169e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 0,
8179e5e54d1SPeter Maydell                           qdev_get_gpio_in_named(dev_apb_ppc0,
8189e5e54d1SPeter Maydell                                                  "cfg_sec_resp", 0));
8199e5e54d1SPeter Maydell 
8209e5e54d1SPeter Maydell     /* All the PPC irq lines (from the 2 internal PPCs and the 8 external
8219e5e54d1SPeter Maydell      * ones) are sent individually to the security controller, and also
8229e5e54d1SPeter Maydell      * ORed together to give a single combined PPC interrupt to the NVIC.
8239e5e54d1SPeter Maydell      */
824778a2dc5SMarkus Armbruster     if (!object_property_set_int(OBJECT(&s->ppc_irq_orgate),
825668f62ecSMarkus Armbruster                                  "num-lines", NUM_PPCS, errp)) {
8269e5e54d1SPeter Maydell         return;
8279e5e54d1SPeter Maydell     }
828668f62ecSMarkus Armbruster     if (!qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, errp)) {
8299e5e54d1SPeter Maydell         return;
8309e5e54d1SPeter Maydell     }
8319e5e54d1SPeter Maydell     qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0,
83291c1e9fcSPeter Maydell                           armsse_get_common_irq_in(s, 10));
8339e5e54d1SPeter Maydell 
8342357bca5SPeter Maydell     /*
8352357bca5SPeter Maydell      * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias):
8362357bca5SPeter Maydell      * private per-CPU region (all these devices are SSE-200 only):
8372357bca5SPeter Maydell      *  0x50010000: L1 icache control registers
8382357bca5SPeter Maydell      *  0x50011000: CPUSECCTRL (CPU local security control registers)
8392357bca5SPeter Maydell      *  0x4001f000 and 0x5001f000: CPU_IDENTITY register block
8402357bca5SPeter Maydell      */
8412357bca5SPeter Maydell     if (info->has_cachectrl) {
8422357bca5SPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
8432357bca5SPeter Maydell             char *name = g_strdup_printf("cachectrl%d", i);
8442357bca5SPeter Maydell             MemoryRegion *mr;
8452357bca5SPeter Maydell 
8462357bca5SPeter Maydell             qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name);
8472357bca5SPeter Maydell             g_free(name);
8482357bca5SPeter Maydell             qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000);
849668f62ecSMarkus Armbruster             if (!sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), errp)) {
8502357bca5SPeter Maydell                 return;
8512357bca5SPeter Maydell             }
8522357bca5SPeter Maydell 
8532357bca5SPeter Maydell             mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0);
8542357bca5SPeter Maydell             memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr);
8552357bca5SPeter Maydell         }
8562357bca5SPeter Maydell     }
857c1f57257SPeter Maydell     if (info->has_cpusecctrl) {
858c1f57257SPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
859c1f57257SPeter Maydell             char *name = g_strdup_printf("CPUSECCTRL%d", i);
860c1f57257SPeter Maydell             MemoryRegion *mr;
861c1f57257SPeter Maydell 
862c1f57257SPeter Maydell             qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name);
863c1f57257SPeter Maydell             g_free(name);
864c1f57257SPeter Maydell             qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000);
865668f62ecSMarkus Armbruster             if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), errp)) {
866c1f57257SPeter Maydell                 return;
867c1f57257SPeter Maydell             }
868c1f57257SPeter Maydell 
869c1f57257SPeter Maydell             mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0);
870c1f57257SPeter Maydell             memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr);
871c1f57257SPeter Maydell         }
872c1f57257SPeter Maydell     }
873ade67dcdSPeter Maydell     if (info->has_cpuid) {
874ade67dcdSPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
875ade67dcdSPeter Maydell             MemoryRegion *mr;
876ade67dcdSPeter Maydell 
877ade67dcdSPeter Maydell             qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i);
878668f62ecSMarkus Armbruster             if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), errp)) {
879ade67dcdSPeter Maydell                 return;
880ade67dcdSPeter Maydell             }
881ade67dcdSPeter Maydell 
882ade67dcdSPeter Maydell             mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0);
883ade67dcdSPeter Maydell             memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr);
884ade67dcdSPeter Maydell         }
885ade67dcdSPeter Maydell     }
8869e5e54d1SPeter Maydell 
88793dbd103SPeter Maydell     /* 0x40020000 .. 0x4002ffff : ARMSSE system control peripheral region */
8889e5e54d1SPeter Maydell     /* Devices behind APB PPC1:
8899e5e54d1SPeter Maydell      *   0x4002f000: S32K timer
8909e5e54d1SPeter Maydell      */
891e2d203baSPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->s32ktimer), "pclk-frq", S32KCLK);
892668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32ktimer), errp)) {
8939e5e54d1SPeter Maydell         return;
8949e5e54d1SPeter Maydell     }
895e2d203baSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32ktimer), 0,
89691c1e9fcSPeter Maydell                        armsse_get_common_irq_in(s, 2));
8979e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->s32ktimer), 0);
8985325cc34SMarkus Armbruster     object_property_set_link(OBJECT(&s->apb_ppc1), "port[0]", OBJECT(mr),
899c24d9716SMarkus Armbruster                              &error_abort);
9009e5e54d1SPeter Maydell 
901668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc1), errp)) {
9029e5e54d1SPeter Maydell         return;
9039e5e54d1SPeter Maydell     }
9049e5e54d1SPeter Maydell     mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->apb_ppc1), 0);
9059e5e54d1SPeter Maydell     memory_region_add_subregion(&s->container, 0x4002f000, mr);
9069e5e54d1SPeter Maydell 
9079e5e54d1SPeter Maydell     dev_apb_ppc1 = DEVICE(&s->apb_ppc1);
9089e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0,
9099e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc1,
9109e5e54d1SPeter Maydell                                                        "cfg_nonsec", 0));
9119e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0,
9129e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc1,
9139e5e54d1SPeter Maydell                                                        "cfg_ap", 0));
9149e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0,
9159e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc1,
9169e5e54d1SPeter Maydell                                                        "irq_enable", 0));
9179e5e54d1SPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0,
9189e5e54d1SPeter Maydell                                 qdev_get_gpio_in_named(dev_apb_ppc1,
9199e5e54d1SPeter Maydell                                                        "irq_clear", 0));
9209e5e54d1SPeter Maydell     qdev_connect_gpio_out(dev_splitter, 1,
9219e5e54d1SPeter Maydell                           qdev_get_gpio_in_named(dev_apb_ppc1,
9229e5e54d1SPeter Maydell                                                  "cfg_sec_resp", 0));
9239e5e54d1SPeter Maydell 
924778a2dc5SMarkus Armbruster     if (!object_property_set_int(OBJECT(&s->sysinfo), "SYS_VERSION",
925668f62ecSMarkus Armbruster                                  info->sys_version, errp)) {
926dde0c491SPeter Maydell         return;
927dde0c491SPeter Maydell     }
928778a2dc5SMarkus Armbruster     if (!object_property_set_int(OBJECT(&s->sysinfo), "SYS_CONFIG",
929668f62ecSMarkus Armbruster                                  armsse_sys_config_value(s, info), errp)) {
930dde0c491SPeter Maydell         return;
931dde0c491SPeter Maydell     }
932668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sysinfo), errp)) {
93306e65af3SPeter Maydell         return;
93406e65af3SPeter Maydell     }
93506e65af3SPeter Maydell     /* System information registers */
93606e65af3SPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysinfo), 0, 0x40020000);
93706e65af3SPeter Maydell     /* System control registers */
9385325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->sysctl), "SYS_VERSION",
9395325cc34SMarkus Armbruster                             info->sys_version, &error_abort);
9405325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->sysctl), "CPUWAIT_RST",
9415325cc34SMarkus Armbruster                             info->cpuwait_rst, &error_abort);
9425325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR0_RST",
9435325cc34SMarkus Armbruster                             s->init_svtor, &error_abort);
9445325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR1_RST",
9455325cc34SMarkus Armbruster                             s->init_svtor, &error_abort);
946668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sysctl), errp)) {
94706e65af3SPeter Maydell         return;
94806e65af3SPeter Maydell     }
94906e65af3SPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sysctl), 0, 0x50021000);
950d61e4e1fSPeter Maydell 
951e0b00f1bSPeter Maydell     if (info->has_ppus) {
952e0b00f1bSPeter Maydell         /* CPUnCORE_PPU for each CPU */
953e0b00f1bSPeter Maydell         for (i = 0; i < info->num_cpus; i++) {
954e0b00f1bSPeter Maydell             char *name = g_strdup_printf("CPU%dCORE_PPU", i);
955e0b00f1bSPeter Maydell 
956e0b00f1bSPeter Maydell             map_ppu(s, CPU0CORE_PPU + i, name, 0x50023000 + i * 0x2000);
957e0b00f1bSPeter Maydell             /*
958e0b00f1bSPeter Maydell              * We don't support CPU debug so don't create the
959e0b00f1bSPeter Maydell              * CPU0DEBUG_PPU at 0x50024000 and 0x50026000.
960e0b00f1bSPeter Maydell              */
961e0b00f1bSPeter Maydell             g_free(name);
962e0b00f1bSPeter Maydell         }
963e0b00f1bSPeter Maydell         map_ppu(s, DBG_PPU, "DBG_PPU", 0x50029000);
964e0b00f1bSPeter Maydell 
965e0b00f1bSPeter Maydell         for (i = 0; i < info->sram_banks; i++) {
966e0b00f1bSPeter Maydell             char *name = g_strdup_printf("RAM%d_PPU", i);
967e0b00f1bSPeter Maydell 
968e0b00f1bSPeter Maydell             map_ppu(s, RAM0_PPU + i, name, 0x5002a000 + i * 0x1000);
969e0b00f1bSPeter Maydell             g_free(name);
970e0b00f1bSPeter Maydell         }
971e0b00f1bSPeter Maydell     }
972e0b00f1bSPeter Maydell 
973d61e4e1fSPeter Maydell     /* This OR gate wires together outputs from the secure watchdogs to NMI */
974778a2dc5SMarkus Armbruster     if (!object_property_set_int(OBJECT(&s->nmi_orgate), "num-lines", 2,
975668f62ecSMarkus Armbruster                                  errp)) {
976d61e4e1fSPeter Maydell         return;
977d61e4e1fSPeter Maydell     }
978668f62ecSMarkus Armbruster     if (!qdev_realize(DEVICE(&s->nmi_orgate), NULL, errp)) {
979d61e4e1fSPeter Maydell         return;
980d61e4e1fSPeter Maydell     }
981d61e4e1fSPeter Maydell     qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0,
982d61e4e1fSPeter Maydell                           qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0));
983d61e4e1fSPeter Maydell 
984d61e4e1fSPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->s32kwatchdog), "wdogclk-frq", S32KCLK);
985668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->s32kwatchdog), errp)) {
986d61e4e1fSPeter Maydell         return;
987d61e4e1fSPeter Maydell     }
988d61e4e1fSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->s32kwatchdog), 0,
989d61e4e1fSPeter Maydell                        qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 0));
990d61e4e1fSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->s32kwatchdog), 0, 0x5002e000);
9919e5e54d1SPeter Maydell 
99293dbd103SPeter Maydell     /* 0x40080000 .. 0x4008ffff : ARMSSE second Base peripheral region */
9939e5e54d1SPeter Maydell 
994d61e4e1fSPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->nswatchdog), "wdogclk-frq", s->mainclk_frq);
995668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->nswatchdog), errp)) {
996d61e4e1fSPeter Maydell         return;
997d61e4e1fSPeter Maydell     }
998d61e4e1fSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->nswatchdog), 0,
99991c1e9fcSPeter Maydell                        armsse_get_common_irq_in(s, 1));
1000d61e4e1fSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->nswatchdog), 0, 0x40081000);
1001d61e4e1fSPeter Maydell 
1002d61e4e1fSPeter Maydell     qdev_prop_set_uint32(DEVICE(&s->swatchdog), "wdogclk-frq", s->mainclk_frq);
1003668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->swatchdog), errp)) {
1004d61e4e1fSPeter Maydell         return;
1005d61e4e1fSPeter Maydell     }
1006d61e4e1fSPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(&s->swatchdog), 0,
1007d61e4e1fSPeter Maydell                        qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 1));
1008d61e4e1fSPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(&s->swatchdog), 0, 0x50081000);
10099e5e54d1SPeter Maydell 
10109e5e54d1SPeter Maydell     for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) {
10119e5e54d1SPeter Maydell         Object *splitter = OBJECT(&s->ppc_irq_splitter[i]);
10129e5e54d1SPeter Maydell 
1013668f62ecSMarkus Armbruster         if (!object_property_set_int(splitter, "num-lines", 2, errp)) {
10149e5e54d1SPeter Maydell             return;
10159e5e54d1SPeter Maydell         }
1016668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(splitter), NULL, errp)) {
10179e5e54d1SPeter Maydell             return;
10189e5e54d1SPeter Maydell         }
10199e5e54d1SPeter Maydell     }
10209e5e54d1SPeter Maydell 
10219e5e54d1SPeter Maydell     for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) {
10229e5e54d1SPeter Maydell         char *ppcname = g_strdup_printf("ahb_ppcexp%d", i);
10239e5e54d1SPeter Maydell 
102413628891SPeter Maydell         armsse_forward_ppc(s, ppcname, i);
10259e5e54d1SPeter Maydell         g_free(ppcname);
10269e5e54d1SPeter Maydell     }
10279e5e54d1SPeter Maydell 
10289e5e54d1SPeter Maydell     for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) {
10299e5e54d1SPeter Maydell         char *ppcname = g_strdup_printf("apb_ppcexp%d", i);
10309e5e54d1SPeter Maydell 
103113628891SPeter Maydell         armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC);
10329e5e54d1SPeter Maydell         g_free(ppcname);
10339e5e54d1SPeter Maydell     }
10349e5e54d1SPeter Maydell 
10359e5e54d1SPeter Maydell     for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) {
10369e5e54d1SPeter Maydell         /* Wire up IRQ splitter for internal PPCs */
10379e5e54d1SPeter Maydell         DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]);
10389e5e54d1SPeter Maydell         char *gpioname = g_strdup_printf("apb_ppc%d_irq_status",
10399e5e54d1SPeter Maydell                                          i - NUM_EXTERNAL_PPCS);
10409e5e54d1SPeter Maydell         TZPPC *ppc = (i == NUM_EXTERNAL_PPCS) ? &s->apb_ppc0 : &s->apb_ppc1;
10419e5e54d1SPeter Maydell 
10429e5e54d1SPeter Maydell         qdev_connect_gpio_out(devs, 0,
10439e5e54d1SPeter Maydell                               qdev_get_gpio_in_named(dev_secctl, gpioname, 0));
10449e5e54d1SPeter Maydell         qdev_connect_gpio_out(devs, 1,
10459e5e54d1SPeter Maydell                               qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i));
10469e5e54d1SPeter Maydell         qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0,
10479e5e54d1SPeter Maydell                                     qdev_get_gpio_in(devs, 0));
10487a35383aSPeter Maydell         g_free(gpioname);
10499e5e54d1SPeter Maydell     }
10509e5e54d1SPeter Maydell 
1051bb75e16dSPeter Maydell     /* Wire up the splitters for the MPC IRQs */
1052f0cab7feSPeter Maydell     for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) {
1053bb75e16dSPeter Maydell         SplitIRQ *splitter = &s->mpc_irq_splitter[i];
1054bb75e16dSPeter Maydell         DeviceState *dev_splitter = DEVICE(splitter);
1055bb75e16dSPeter Maydell 
1056778a2dc5SMarkus Armbruster         if (!object_property_set_int(OBJECT(splitter), "num-lines", 2,
1057668f62ecSMarkus Armbruster                                      errp)) {
1058bb75e16dSPeter Maydell             return;
1059bb75e16dSPeter Maydell         }
1060668f62ecSMarkus Armbruster         if (!qdev_realize(DEVICE(splitter), NULL, errp)) {
1061bb75e16dSPeter Maydell             return;
1062bb75e16dSPeter Maydell         }
1063bb75e16dSPeter Maydell 
1064bb75e16dSPeter Maydell         if (i < IOTS_NUM_EXP_MPC) {
1065bb75e16dSPeter Maydell             /* Splitter input is from GPIO input line */
1066bb75e16dSPeter Maydell             s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0);
1067bb75e16dSPeter Maydell             qdev_connect_gpio_out(dev_splitter, 0,
1068bb75e16dSPeter Maydell                                   qdev_get_gpio_in_named(dev_secctl,
1069bb75e16dSPeter Maydell                                                          "mpcexp_status", i));
1070bb75e16dSPeter Maydell         } else {
1071bb75e16dSPeter Maydell             /* Splitter input is from our own MPC */
1072f0cab7feSPeter Maydell             qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]),
1073f0cab7feSPeter Maydell                                         "irq", 0,
1074bb75e16dSPeter Maydell                                         qdev_get_gpio_in(dev_splitter, 0));
1075bb75e16dSPeter Maydell             qdev_connect_gpio_out(dev_splitter, 0,
1076bb75e16dSPeter Maydell                                   qdev_get_gpio_in_named(dev_secctl,
1077509602eeSPhilippe Mathieu-Daudé                                                          "mpc_status",
1078509602eeSPhilippe Mathieu-Daudé                                                          i - IOTS_NUM_EXP_MPC));
1079bb75e16dSPeter Maydell         }
1080bb75e16dSPeter Maydell 
1081bb75e16dSPeter Maydell         qdev_connect_gpio_out(dev_splitter, 1,
1082bb75e16dSPeter Maydell                               qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i));
1083bb75e16dSPeter Maydell     }
1084bb75e16dSPeter Maydell     /* Create GPIO inputs which will pass the line state for our
1085bb75e16dSPeter Maydell      * mpcexp_irq inputs to the correct splitter devices.
1086bb75e16dSPeter Maydell      */
108713628891SPeter Maydell     qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status",
1088bb75e16dSPeter Maydell                             IOTS_NUM_EXP_MPC);
1089bb75e16dSPeter Maydell 
109013628891SPeter Maydell     armsse_forward_sec_resp_cfg(s);
10919e5e54d1SPeter Maydell 
1092132b475aSPeter Maydell     /* Forward the MSC related signals */
1093132b475aSPeter Maydell     qdev_pass_gpios(dev_secctl, dev, "mscexp_status");
1094132b475aSPeter Maydell     qdev_pass_gpios(dev_secctl, dev, "mscexp_clear");
1095132b475aSPeter Maydell     qdev_pass_gpios(dev_secctl, dev, "mscexp_ns");
1096132b475aSPeter Maydell     qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0,
109791c1e9fcSPeter Maydell                                 armsse_get_common_irq_in(s, 11));
1098132b475aSPeter Maydell 
1099132b475aSPeter Maydell     /*
1100132b475aSPeter Maydell      * Expose our container region to the board model; this corresponds
1101132b475aSPeter Maydell      * to the AHB Slave Expansion ports which allow bus master devices
1102132b475aSPeter Maydell      * (eg DMA controllers) in the board model to make transactions into
110393dbd103SPeter Maydell      * devices in the ARMSSE.
1104132b475aSPeter Maydell      */
1105132b475aSPeter Maydell     sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container);
1106132b475aSPeter Maydell 
11079e5e54d1SPeter Maydell     system_clock_scale = NANOSECONDS_PER_SECOND / s->mainclk_frq;
11089e5e54d1SPeter Maydell }
11099e5e54d1SPeter Maydell 
111013628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address,
11119e5e54d1SPeter Maydell                               int *iregion, bool *exempt, bool *ns, bool *nsc)
11129e5e54d1SPeter Maydell {
111393dbd103SPeter Maydell     /*
111493dbd103SPeter Maydell      * For ARMSSE systems the IDAU responses are simple logical functions
11159e5e54d1SPeter Maydell      * of the address bits. The NSC attribute is guest-adjustable via the
11169e5e54d1SPeter Maydell      * NSCCFG register in the security controller.
11179e5e54d1SPeter Maydell      */
11188055340fSEduardo Habkost     ARMSSE *s = ARM_SSE(ii);
11199e5e54d1SPeter Maydell     int region = extract32(address, 28, 4);
11209e5e54d1SPeter Maydell 
11219e5e54d1SPeter Maydell     *ns = !(region & 1);
11229e5e54d1SPeter Maydell     *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2));
11239e5e54d1SPeter Maydell     /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */
11249e5e54d1SPeter Maydell     *exempt = (address & 0xeff00000) == 0xe0000000;
11259e5e54d1SPeter Maydell     *iregion = region;
11269e5e54d1SPeter Maydell }
11279e5e54d1SPeter Maydell 
112813628891SPeter Maydell static const VMStateDescription armsse_vmstate = {
11299e5e54d1SPeter Maydell     .name = "iotkit",
11309e5e54d1SPeter Maydell     .version_id = 1,
11319e5e54d1SPeter Maydell     .minimum_version_id = 1,
11329e5e54d1SPeter Maydell     .fields = (VMStateField[]) {
113393dbd103SPeter Maydell         VMSTATE_UINT32(nsccfg, ARMSSE),
11349e5e54d1SPeter Maydell         VMSTATE_END_OF_LIST()
11359e5e54d1SPeter Maydell     }
11369e5e54d1SPeter Maydell };
11379e5e54d1SPeter Maydell 
113813628891SPeter Maydell static void armsse_reset(DeviceState *dev)
11399e5e54d1SPeter Maydell {
11408055340fSEduardo Habkost     ARMSSE *s = ARM_SSE(dev);
11419e5e54d1SPeter Maydell 
11429e5e54d1SPeter Maydell     s->nsccfg = 0;
11439e5e54d1SPeter Maydell }
11449e5e54d1SPeter Maydell 
114513628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data)
11469e5e54d1SPeter Maydell {
11479e5e54d1SPeter Maydell     DeviceClass *dc = DEVICE_CLASS(klass);
11489e5e54d1SPeter Maydell     IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass);
11498055340fSEduardo Habkost     ARMSSEClass *asc = ARM_SSE_CLASS(klass);
1150a90a862bSPeter Maydell     const ARMSSEInfo *info = data;
11519e5e54d1SPeter Maydell 
115213628891SPeter Maydell     dc->realize = armsse_realize;
115313628891SPeter Maydell     dc->vmsd = &armsse_vmstate;
11544f67d30bSMarc-André Lureau     device_class_set_props(dc, info->props);
115513628891SPeter Maydell     dc->reset = armsse_reset;
115613628891SPeter Maydell     iic->check = armsse_idau_check;
1157a90a862bSPeter Maydell     asc->info = info;
11589e5e54d1SPeter Maydell }
11599e5e54d1SPeter Maydell 
11604c3690b5SPeter Maydell static const TypeInfo armsse_info = {
11618055340fSEduardo Habkost     .name = TYPE_ARM_SSE,
11629e5e54d1SPeter Maydell     .parent = TYPE_SYS_BUS_DEVICE,
116393dbd103SPeter Maydell     .instance_size = sizeof(ARMSSE),
1164512c65e6SEduardo Habkost     .class_size = sizeof(ARMSSEClass),
116513628891SPeter Maydell     .instance_init = armsse_init,
11664c3690b5SPeter Maydell     .abstract = true,
11679e5e54d1SPeter Maydell     .interfaces = (InterfaceInfo[]) {
11689e5e54d1SPeter Maydell         { TYPE_IDAU_INTERFACE },
11699e5e54d1SPeter Maydell         { }
11709e5e54d1SPeter Maydell     }
11719e5e54d1SPeter Maydell };
11729e5e54d1SPeter Maydell 
11734c3690b5SPeter Maydell static void armsse_register_types(void)
11749e5e54d1SPeter Maydell {
11754c3690b5SPeter Maydell     int i;
11764c3690b5SPeter Maydell 
11774c3690b5SPeter Maydell     type_register_static(&armsse_info);
11784c3690b5SPeter Maydell 
11794c3690b5SPeter Maydell     for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) {
11804c3690b5SPeter Maydell         TypeInfo ti = {
11814c3690b5SPeter Maydell             .name = armsse_variants[i].name,
11828055340fSEduardo Habkost             .parent = TYPE_ARM_SSE,
118313628891SPeter Maydell             .class_init = armsse_class_init,
11844c3690b5SPeter Maydell             .class_data = (void *)&armsse_variants[i],
11854c3690b5SPeter Maydell         };
11864c3690b5SPeter Maydell         type_register(&ti);
11874c3690b5SPeter Maydell     }
11889e5e54d1SPeter Maydell }
11899e5e54d1SPeter Maydell 
11904c3690b5SPeter Maydell type_init(armsse_register_types);
1191