19e5e54d1SPeter Maydell /* 293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit 39e5e54d1SPeter Maydell * 49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited 59e5e54d1SPeter Maydell * Written by Peter Maydell 69e5e54d1SPeter Maydell * 79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify 89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or 99e5e54d1SPeter Maydell * (at your option) any later version. 109e5e54d1SPeter Maydell */ 119e5e54d1SPeter Maydell 129e5e54d1SPeter Maydell #include "qemu/osdep.h" 139e5e54d1SPeter Maydell #include "qemu/log.h" 140b8fa32fSMarkus Armbruster #include "qemu/module.h" 15aab7a378SPeter Maydell #include "qemu/bitops.h" 16cbb56388SPeter Maydell #include "qemu/units.h" 179e5e54d1SPeter Maydell #include "qapi/error.h" 189e5e54d1SPeter Maydell #include "trace.h" 199e5e54d1SPeter Maydell #include "hw/sysbus.h" 20d6454270SMarkus Armbruster #include "migration/vmstate.h" 219e5e54d1SPeter Maydell #include "hw/registerfields.h" 226eee5d24SPeter Maydell #include "hw/arm/armsse.h" 23419a7f80SPeter Maydell #include "hw/arm/armsse-version.h" 2412ec8bd5SPeter Maydell #include "hw/arm/boot.h" 2564552b6bSMarkus Armbruster #include "hw/irq.h" 268fd34dc0SPeter Maydell #include "hw/qdev-clock.h" 279e5e54d1SPeter Maydell 28e94d7723SPeter Maydell /* 29e94d7723SPeter Maydell * The SSE-300 puts some devices in different places to the 30e94d7723SPeter Maydell * SSE-200 (and original IoTKit). We use an array of these structs 31e94d7723SPeter Maydell * to define how each variant lays out these devices. (Parts of the 32e94d7723SPeter Maydell * SoC that are the same for all variants aren't handled via these 33e94d7723SPeter Maydell * data structures.) 34e94d7723SPeter Maydell */ 35e94d7723SPeter Maydell 36e94d7723SPeter Maydell #define NO_IRQ -1 37e94d7723SPeter Maydell #define NO_PPC -1 381292b932SPeter Maydell /* 391292b932SPeter Maydell * Special values for ARMSSEDeviceInfo::irq to indicate that this 401292b932SPeter Maydell * device uses one of the inputs to the OR gate that feeds into the 411292b932SPeter Maydell * CPU NMI input. 421292b932SPeter Maydell */ 431292b932SPeter Maydell #define NMI_0 10000 441292b932SPeter Maydell #define NMI_1 10001 45e94d7723SPeter Maydell 46e94d7723SPeter Maydell typedef struct ARMSSEDeviceInfo { 47e94d7723SPeter Maydell const char *name; /* name to use for the QOM object; NULL terminates list */ 48e94d7723SPeter Maydell const char *type; /* QOM type name */ 49e94d7723SPeter Maydell unsigned int index; /* Which of the N devices of this type is this ? */ 50e94d7723SPeter Maydell hwaddr addr; 51a459e849SPeter Maydell hwaddr size; /* only needed for TYPE_UNIMPLEMENTED_DEVICE */ 52e94d7723SPeter Maydell int ppc; /* Index of APB PPC this device is wired up to, or NO_PPC */ 53e94d7723SPeter Maydell int ppc_port; /* Port number of this device on the PPC */ 541292b932SPeter Maydell int irq; /* NO_IRQ, or 0..NUM_SSE_IRQS-1, or NMI_0 or NMI_1 */ 551292b932SPeter Maydell bool slowclk; /* true if device uses the slow 32KHz clock */ 56e94d7723SPeter Maydell } ARMSSEDeviceInfo; 57e94d7723SPeter Maydell 584c3690b5SPeter Maydell struct ARMSSEInfo { 594c3690b5SPeter Maydell const char *name; 60330ef14eSPeter Maydell const char *cpu_type; 61419a7f80SPeter Maydell uint32_t sse_version; 62f0cab7feSPeter Maydell int sram_banks; 634eb17709SPeter Maydell uint32_t sram_bank_base; 6491c1e9fcSPeter Maydell int num_cpus; 65dde0c491SPeter Maydell uint32_t sys_version; 66446587a9SPeter Maydell uint32_t iidr; 67aab7a378SPeter Maydell uint32_t cpuwait_rst; 68f8574705SPeter Maydell bool has_mhus; 692357bca5SPeter Maydell bool has_cachectrl; 70c1f57257SPeter Maydell bool has_cpusecctrl; 71ade67dcdSPeter Maydell bool has_cpuid; 724668b441SPeter Maydell bool has_cpu_pwrctrl; 739febd175SPeter Maydell bool has_sse_counter; 74cbb56388SPeter Maydell bool has_tcms; 75a90a862bSPeter Maydell Property *props; 76e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 771aa9e174SPeter Maydell const bool *irq_is_common; 78a90a862bSPeter Maydell }; 79a90a862bSPeter Maydell 80a90a862bSPeter Maydell static Property iotkit_properties[] = { 81a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 82a90a862bSPeter Maydell MemoryRegion *), 83a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 84a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 85a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 86a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 87a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 88a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 89a90a862bSPeter Maydell }; 90a90a862bSPeter Maydell 911df0878cSPeter Maydell static Property sse200_properties[] = { 92a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 93a90a862bSPeter Maydell MemoryRegion *), 94a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 95a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15), 96a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 97a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false), 98a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false), 99a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true), 100a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true), 101a90a862bSPeter Maydell DEFINE_PROP_END_OF_LIST() 1024c3690b5SPeter Maydell }; 1034c3690b5SPeter Maydell 1041df0878cSPeter Maydell static Property sse300_properties[] = { 1051df0878cSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION, 1061df0878cSPeter Maydell MemoryRegion *), 1071df0878cSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64), 1084eb17709SPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 18), 1091df0878cSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000), 1101df0878cSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true), 1111df0878cSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true), 1121df0878cSPeter Maydell DEFINE_PROP_END_OF_LIST() 1131df0878cSPeter Maydell }; 1141df0878cSPeter Maydell 115a459e849SPeter Maydell static const ARMSSEDeviceInfo iotkit_devices[] = { 116e94d7723SPeter Maydell { 117e94d7723SPeter Maydell .name = "timer0", 118e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 119e94d7723SPeter Maydell .index = 0, 120e94d7723SPeter Maydell .addr = 0x40000000, 121e94d7723SPeter Maydell .ppc = 0, 122e94d7723SPeter Maydell .ppc_port = 0, 123e94d7723SPeter Maydell .irq = 3, 124e94d7723SPeter Maydell }, 125e94d7723SPeter Maydell { 126e94d7723SPeter Maydell .name = "timer1", 127e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 128e94d7723SPeter Maydell .index = 1, 129e94d7723SPeter Maydell .addr = 0x40001000, 130e94d7723SPeter Maydell .ppc = 0, 131e94d7723SPeter Maydell .ppc_port = 1, 132e94d7723SPeter Maydell .irq = 4, 133e94d7723SPeter Maydell }, 134e94d7723SPeter Maydell { 13599865afcSPeter Maydell .name = "s32ktimer", 13699865afcSPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 13799865afcSPeter Maydell .index = 2, 13899865afcSPeter Maydell .addr = 0x4002f000, 13999865afcSPeter Maydell .ppc = 1, 14099865afcSPeter Maydell .ppc_port = 0, 14199865afcSPeter Maydell .irq = 2, 14299865afcSPeter Maydell .slowclk = true, 14399865afcSPeter Maydell }, 14499865afcSPeter Maydell { 1457e8e25dbSPeter Maydell .name = "dualtimer", 1467e8e25dbSPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER, 1477e8e25dbSPeter Maydell .index = 0, 1487e8e25dbSPeter Maydell .addr = 0x40002000, 1497e8e25dbSPeter Maydell .ppc = 0, 1507e8e25dbSPeter Maydell .ppc_port = 2, 1517e8e25dbSPeter Maydell .irq = 5, 1527e8e25dbSPeter Maydell }, 1537e8e25dbSPeter Maydell { 1541292b932SPeter Maydell .name = "s32kwatchdog", 1551292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1561292b932SPeter Maydell .index = 0, 1571292b932SPeter Maydell .addr = 0x5002e000, 1581292b932SPeter Maydell .ppc = NO_PPC, 1591292b932SPeter Maydell .irq = NMI_0, 1601292b932SPeter Maydell .slowclk = true, 1611292b932SPeter Maydell }, 1621292b932SPeter Maydell { 1631292b932SPeter Maydell .name = "nswatchdog", 1641292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1651292b932SPeter Maydell .index = 1, 1661292b932SPeter Maydell .addr = 0x40081000, 1671292b932SPeter Maydell .ppc = NO_PPC, 1681292b932SPeter Maydell .irq = 1, 1691292b932SPeter Maydell }, 1701292b932SPeter Maydell { 1711292b932SPeter Maydell .name = "swatchdog", 1721292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 1731292b932SPeter Maydell .index = 2, 1741292b932SPeter Maydell .addr = 0x50081000, 1751292b932SPeter Maydell .ppc = NO_PPC, 1761292b932SPeter Maydell .irq = NMI_1, 1771292b932SPeter Maydell }, 1781292b932SPeter Maydell { 17939bd0bb1SPeter Maydell .name = "armsse-sysinfo", 18039bd0bb1SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 18139bd0bb1SPeter Maydell .index = 0, 18239bd0bb1SPeter Maydell .addr = 0x40020000, 18339bd0bb1SPeter Maydell .ppc = NO_PPC, 18439bd0bb1SPeter Maydell .irq = NO_IRQ, 18539bd0bb1SPeter Maydell }, 18639bd0bb1SPeter Maydell { 1879de4ddb4SPeter Maydell .name = "armsse-sysctl", 1889de4ddb4SPeter Maydell .type = TYPE_IOTKIT_SYSCTL, 1899de4ddb4SPeter Maydell .index = 0, 1909de4ddb4SPeter Maydell .addr = 0x50021000, 1919de4ddb4SPeter Maydell .ppc = NO_PPC, 1929de4ddb4SPeter Maydell .irq = NO_IRQ, 1939de4ddb4SPeter Maydell }, 1949de4ddb4SPeter Maydell { 195e94d7723SPeter Maydell .name = NULL, 196e94d7723SPeter Maydell } 197e94d7723SPeter Maydell }; 198e94d7723SPeter Maydell 199a459e849SPeter Maydell static const ARMSSEDeviceInfo sse200_devices[] = { 200a459e849SPeter Maydell { 201a459e849SPeter Maydell .name = "timer0", 202a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 203a459e849SPeter Maydell .index = 0, 204a459e849SPeter Maydell .addr = 0x40000000, 205a459e849SPeter Maydell .ppc = 0, 206a459e849SPeter Maydell .ppc_port = 0, 207a459e849SPeter Maydell .irq = 3, 208a459e849SPeter Maydell }, 209a459e849SPeter Maydell { 210a459e849SPeter Maydell .name = "timer1", 211a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 212a459e849SPeter Maydell .index = 1, 213a459e849SPeter Maydell .addr = 0x40001000, 214a459e849SPeter Maydell .ppc = 0, 215a459e849SPeter Maydell .ppc_port = 1, 216a459e849SPeter Maydell .irq = 4, 217a459e849SPeter Maydell }, 218a459e849SPeter Maydell { 219a459e849SPeter Maydell .name = "s32ktimer", 220a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 221a459e849SPeter Maydell .index = 2, 222a459e849SPeter Maydell .addr = 0x4002f000, 223a459e849SPeter Maydell .ppc = 1, 224a459e849SPeter Maydell .ppc_port = 0, 225a459e849SPeter Maydell .irq = 2, 226a459e849SPeter Maydell .slowclk = true, 227a459e849SPeter Maydell }, 228a459e849SPeter Maydell { 229a459e849SPeter Maydell .name = "dualtimer", 230a459e849SPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER, 231a459e849SPeter Maydell .index = 0, 232a459e849SPeter Maydell .addr = 0x40002000, 233a459e849SPeter Maydell .ppc = 0, 234a459e849SPeter Maydell .ppc_port = 2, 235a459e849SPeter Maydell .irq = 5, 236a459e849SPeter Maydell }, 237a459e849SPeter Maydell { 238a459e849SPeter Maydell .name = "s32kwatchdog", 239a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 240a459e849SPeter Maydell .index = 0, 241a459e849SPeter Maydell .addr = 0x5002e000, 242a459e849SPeter Maydell .ppc = NO_PPC, 243a459e849SPeter Maydell .irq = NMI_0, 244a459e849SPeter Maydell .slowclk = true, 245a459e849SPeter Maydell }, 246a459e849SPeter Maydell { 247a459e849SPeter Maydell .name = "nswatchdog", 248a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 249a459e849SPeter Maydell .index = 1, 250a459e849SPeter Maydell .addr = 0x40081000, 251a459e849SPeter Maydell .ppc = NO_PPC, 252a459e849SPeter Maydell .irq = 1, 253a459e849SPeter Maydell }, 254a459e849SPeter Maydell { 255a459e849SPeter Maydell .name = "swatchdog", 256a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 257a459e849SPeter Maydell .index = 2, 258a459e849SPeter Maydell .addr = 0x50081000, 259a459e849SPeter Maydell .ppc = NO_PPC, 260a459e849SPeter Maydell .irq = NMI_1, 261a459e849SPeter Maydell }, 262a459e849SPeter Maydell { 263a459e849SPeter Maydell .name = "armsse-sysinfo", 264a459e849SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 265a459e849SPeter Maydell .index = 0, 266a459e849SPeter Maydell .addr = 0x40020000, 267a459e849SPeter Maydell .ppc = NO_PPC, 268a459e849SPeter Maydell .irq = NO_IRQ, 269a459e849SPeter Maydell }, 270a459e849SPeter Maydell { 271a459e849SPeter Maydell .name = "armsse-sysctl", 272a459e849SPeter Maydell .type = TYPE_IOTKIT_SYSCTL, 273a459e849SPeter Maydell .index = 0, 274a459e849SPeter Maydell .addr = 0x50021000, 275a459e849SPeter Maydell .ppc = NO_PPC, 276a459e849SPeter Maydell .irq = NO_IRQ, 277a459e849SPeter Maydell }, 278a459e849SPeter Maydell { 279a459e849SPeter Maydell .name = "CPU0CORE_PPU", 280a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 281a459e849SPeter Maydell .index = 0, 282a459e849SPeter Maydell .addr = 0x50023000, 283a459e849SPeter Maydell .size = 0x1000, 284a459e849SPeter Maydell .ppc = NO_PPC, 285a459e849SPeter Maydell .irq = NO_IRQ, 286a459e849SPeter Maydell }, 287a459e849SPeter Maydell { 288a459e849SPeter Maydell .name = "CPU1CORE_PPU", 289a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 290a459e849SPeter Maydell .index = 1, 291a459e849SPeter Maydell .addr = 0x50025000, 292a459e849SPeter Maydell .size = 0x1000, 293a459e849SPeter Maydell .ppc = NO_PPC, 294a459e849SPeter Maydell .irq = NO_IRQ, 295a459e849SPeter Maydell }, 296a459e849SPeter Maydell { 297a459e849SPeter Maydell .name = "DBG_PPU", 298a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 299a459e849SPeter Maydell .index = 2, 300a459e849SPeter Maydell .addr = 0x50029000, 301a459e849SPeter Maydell .size = 0x1000, 302a459e849SPeter Maydell .ppc = NO_PPC, 303a459e849SPeter Maydell .irq = NO_IRQ, 304a459e849SPeter Maydell }, 305a459e849SPeter Maydell { 306a459e849SPeter Maydell .name = "RAM0_PPU", 307a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 308a459e849SPeter Maydell .index = 3, 309a459e849SPeter Maydell .addr = 0x5002a000, 310a459e849SPeter Maydell .size = 0x1000, 311a459e849SPeter Maydell .ppc = NO_PPC, 312a459e849SPeter Maydell .irq = NO_IRQ, 313a459e849SPeter Maydell }, 314a459e849SPeter Maydell { 315a459e849SPeter Maydell .name = "RAM1_PPU", 316a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 317a459e849SPeter Maydell .index = 4, 318a459e849SPeter Maydell .addr = 0x5002b000, 319a459e849SPeter Maydell .size = 0x1000, 320a459e849SPeter Maydell .ppc = NO_PPC, 321a459e849SPeter Maydell .irq = NO_IRQ, 322a459e849SPeter Maydell }, 323a459e849SPeter Maydell { 324a459e849SPeter Maydell .name = "RAM2_PPU", 325a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 326a459e849SPeter Maydell .index = 5, 327a459e849SPeter Maydell .addr = 0x5002c000, 328a459e849SPeter Maydell .size = 0x1000, 329a459e849SPeter Maydell .ppc = NO_PPC, 330a459e849SPeter Maydell .irq = NO_IRQ, 331a459e849SPeter Maydell }, 332a459e849SPeter Maydell { 333a459e849SPeter Maydell .name = "RAM3_PPU", 334a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 335a459e849SPeter Maydell .index = 6, 336a459e849SPeter Maydell .addr = 0x5002d000, 337a459e849SPeter Maydell .size = 0x1000, 338a459e849SPeter Maydell .ppc = NO_PPC, 339a459e849SPeter Maydell .irq = NO_IRQ, 340a459e849SPeter Maydell }, 341a459e849SPeter Maydell { 3426fe8acb4SPeter Maydell .name = "SYS_PPU", 3436fe8acb4SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 3446fe8acb4SPeter Maydell .index = 7, 3456fe8acb4SPeter Maydell .addr = 0x50022000, 3466fe8acb4SPeter Maydell .size = 0x1000, 3476fe8acb4SPeter Maydell .ppc = NO_PPC, 3486fe8acb4SPeter Maydell .irq = NO_IRQ, 3496fe8acb4SPeter Maydell }, 3506fe8acb4SPeter Maydell { 351a459e849SPeter Maydell .name = NULL, 352a459e849SPeter Maydell } 353a459e849SPeter Maydell }; 354a459e849SPeter Maydell 3558901bb41SPeter Maydell static const ARMSSEDeviceInfo sse300_devices[] = { 3568901bb41SPeter Maydell { 3578901bb41SPeter Maydell .name = "timer0", 3588901bb41SPeter Maydell .type = TYPE_SSE_TIMER, 3598901bb41SPeter Maydell .index = 0, 3608901bb41SPeter Maydell .addr = 0x48000000, 3618901bb41SPeter Maydell .ppc = 0, 3628901bb41SPeter Maydell .ppc_port = 0, 3638901bb41SPeter Maydell .irq = 3, 3648901bb41SPeter Maydell }, 3658901bb41SPeter Maydell { 3668901bb41SPeter Maydell .name = "timer1", 3678901bb41SPeter Maydell .type = TYPE_SSE_TIMER, 3688901bb41SPeter Maydell .index = 1, 3698901bb41SPeter Maydell .addr = 0x48001000, 3708901bb41SPeter Maydell .ppc = 0, 3718901bb41SPeter Maydell .ppc_port = 1, 3728901bb41SPeter Maydell .irq = 4, 3738901bb41SPeter Maydell }, 3748901bb41SPeter Maydell { 3758901bb41SPeter Maydell .name = "timer2", 3768901bb41SPeter Maydell .type = TYPE_SSE_TIMER, 3778901bb41SPeter Maydell .index = 2, 3788901bb41SPeter Maydell .addr = 0x48002000, 3798901bb41SPeter Maydell .ppc = 0, 3808901bb41SPeter Maydell .ppc_port = 2, 3818901bb41SPeter Maydell .irq = 5, 3828901bb41SPeter Maydell }, 3838901bb41SPeter Maydell { 3848901bb41SPeter Maydell .name = "timer3", 3858901bb41SPeter Maydell .type = TYPE_SSE_TIMER, 3868901bb41SPeter Maydell .index = 3, 3878901bb41SPeter Maydell .addr = 0x48003000, 3888901bb41SPeter Maydell .ppc = 0, 3898901bb41SPeter Maydell .ppc_port = 5, 3908901bb41SPeter Maydell .irq = 27, 3918901bb41SPeter Maydell }, 3928901bb41SPeter Maydell { 3938901bb41SPeter Maydell .name = "s32ktimer", 3948901bb41SPeter Maydell .type = TYPE_CMSDK_APB_TIMER, 3958901bb41SPeter Maydell .index = 0, 3968901bb41SPeter Maydell .addr = 0x4802f000, 3978901bb41SPeter Maydell .ppc = 1, 3988901bb41SPeter Maydell .ppc_port = 0, 3998901bb41SPeter Maydell .irq = 2, 4008901bb41SPeter Maydell .slowclk = true, 4018901bb41SPeter Maydell }, 4028901bb41SPeter Maydell { 4038901bb41SPeter Maydell .name = "s32kwatchdog", 4048901bb41SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG, 4058901bb41SPeter Maydell .index = 0, 4068901bb41SPeter Maydell .addr = 0x4802e000, 4078901bb41SPeter Maydell .ppc = NO_PPC, 4088901bb41SPeter Maydell .irq = NMI_0, 4098901bb41SPeter Maydell .slowclk = true, 4108901bb41SPeter Maydell }, 4118901bb41SPeter Maydell { 4128901bb41SPeter Maydell .name = "watchdog", 4138901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 4148901bb41SPeter Maydell .index = 0, 4158901bb41SPeter Maydell .addr = 0x48040000, 4168901bb41SPeter Maydell .size = 0x2000, 4178901bb41SPeter Maydell .ppc = NO_PPC, 4188901bb41SPeter Maydell .irq = NO_IRQ, 4198901bb41SPeter Maydell }, 4208901bb41SPeter Maydell { 4218901bb41SPeter Maydell .name = "armsse-sysinfo", 4228901bb41SPeter Maydell .type = TYPE_IOTKIT_SYSINFO, 4238901bb41SPeter Maydell .index = 0, 4248901bb41SPeter Maydell .addr = 0x48020000, 4258901bb41SPeter Maydell .ppc = NO_PPC, 4268901bb41SPeter Maydell .irq = NO_IRQ, 4278901bb41SPeter Maydell }, 4288901bb41SPeter Maydell { 4298901bb41SPeter Maydell .name = "armsse-sysctl", 4308901bb41SPeter Maydell .type = TYPE_IOTKIT_SYSCTL, 4318901bb41SPeter Maydell .index = 0, 4328901bb41SPeter Maydell .addr = 0x58021000, 4338901bb41SPeter Maydell .ppc = NO_PPC, 4348901bb41SPeter Maydell .irq = NO_IRQ, 4358901bb41SPeter Maydell }, 4368901bb41SPeter Maydell { 4378901bb41SPeter Maydell .name = "SYS_PPU", 4388901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 4398901bb41SPeter Maydell .index = 1, 4408901bb41SPeter Maydell .addr = 0x58022000, 4418901bb41SPeter Maydell .size = 0x1000, 4428901bb41SPeter Maydell .ppc = NO_PPC, 4438901bb41SPeter Maydell .irq = NO_IRQ, 4448901bb41SPeter Maydell }, 4458901bb41SPeter Maydell { 4468901bb41SPeter Maydell .name = "CPU0CORE_PPU", 4478901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 4488901bb41SPeter Maydell .index = 2, 4498901bb41SPeter Maydell .addr = 0x50023000, 4508901bb41SPeter Maydell .size = 0x1000, 4518901bb41SPeter Maydell .ppc = NO_PPC, 4528901bb41SPeter Maydell .irq = NO_IRQ, 4538901bb41SPeter Maydell }, 4548901bb41SPeter Maydell { 4558901bb41SPeter Maydell .name = "MGMT_PPU", 4568901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 4578901bb41SPeter Maydell .index = 3, 4588901bb41SPeter Maydell .addr = 0x50028000, 4598901bb41SPeter Maydell .size = 0x1000, 4608901bb41SPeter Maydell .ppc = NO_PPC, 4618901bb41SPeter Maydell .irq = NO_IRQ, 4628901bb41SPeter Maydell }, 4638901bb41SPeter Maydell { 4648901bb41SPeter Maydell .name = "DEBUG_PPU", 4658901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE, 4668901bb41SPeter Maydell .index = 4, 4678901bb41SPeter Maydell .addr = 0x50029000, 4688901bb41SPeter Maydell .size = 0x1000, 4698901bb41SPeter Maydell .ppc = NO_PPC, 4708901bb41SPeter Maydell .irq = NO_IRQ, 4718901bb41SPeter Maydell }, 4728901bb41SPeter Maydell { 4738901bb41SPeter Maydell .name = NULL, 4748901bb41SPeter Maydell } 4758901bb41SPeter Maydell }; 4768901bb41SPeter Maydell 4771aa9e174SPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */ 4781aa9e174SPeter Maydell static const bool sse200_irq_is_common[32] = { 4791aa9e174SPeter Maydell [0 ... 5] = true, 4801aa9e174SPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 4811aa9e174SPeter Maydell [8 ... 12] = true, 4821aa9e174SPeter Maydell /* 13: per-CPU icache interrupt */ 4831aa9e174SPeter Maydell /* 14: reserved */ 4841aa9e174SPeter Maydell [15 ... 20] = true, 4851aa9e174SPeter Maydell /* 21: reserved */ 4861aa9e174SPeter Maydell [22 ... 26] = true, 4871aa9e174SPeter Maydell /* 27: reserved */ 4881aa9e174SPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 4891aa9e174SPeter Maydell /* 30, 31: reserved */ 4901aa9e174SPeter Maydell }; 4911aa9e174SPeter Maydell 4928901bb41SPeter Maydell static const bool sse300_irq_is_common[32] = { 4938901bb41SPeter Maydell [0 ... 5] = true, 4948901bb41SPeter Maydell /* 6, 7: per-CPU MHU interrupts */ 4958901bb41SPeter Maydell [8 ... 12] = true, 4968901bb41SPeter Maydell /* 13: reserved */ 4978901bb41SPeter Maydell [14 ... 16] = true, 4988901bb41SPeter Maydell /* 17-25: reserved */ 4998901bb41SPeter Maydell [26 ... 27] = true, 5008901bb41SPeter Maydell /* 28, 29: per-CPU CTI interrupts */ 5018901bb41SPeter Maydell /* 30, 31: reserved */ 5028901bb41SPeter Maydell }; 5038901bb41SPeter Maydell 5044c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = { 5054c3690b5SPeter Maydell { 5064c3690b5SPeter Maydell .name = TYPE_IOTKIT, 507419a7f80SPeter Maydell .sse_version = ARMSSE_IOTKIT, 508330ef14eSPeter Maydell .cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"), 509f0cab7feSPeter Maydell .sram_banks = 1, 5104eb17709SPeter Maydell .sram_bank_base = 0x20000000, 51191c1e9fcSPeter Maydell .num_cpus = 1, 512dde0c491SPeter Maydell .sys_version = 0x41743, 513446587a9SPeter Maydell .iidr = 0, 514aab7a378SPeter Maydell .cpuwait_rst = 0, 515f8574705SPeter Maydell .has_mhus = false, 5162357bca5SPeter Maydell .has_cachectrl = false, 517c1f57257SPeter Maydell .has_cpusecctrl = false, 518ade67dcdSPeter Maydell .has_cpuid = false, 5194668b441SPeter Maydell .has_cpu_pwrctrl = false, 5209febd175SPeter Maydell .has_sse_counter = false, 521cbb56388SPeter Maydell .has_tcms = false, 522a90a862bSPeter Maydell .props = iotkit_properties, 523a459e849SPeter Maydell .devinfo = iotkit_devices, 5241aa9e174SPeter Maydell .irq_is_common = sse200_irq_is_common, 5254c3690b5SPeter Maydell }, 5260829d24eSPeter Maydell { 5270829d24eSPeter Maydell .name = TYPE_SSE200, 528419a7f80SPeter Maydell .sse_version = ARMSSE_SSE200, 529330ef14eSPeter Maydell .cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"), 5300829d24eSPeter Maydell .sram_banks = 4, 5314eb17709SPeter Maydell .sram_bank_base = 0x20000000, 5320829d24eSPeter Maydell .num_cpus = 2, 5330829d24eSPeter Maydell .sys_version = 0x22041743, 534446587a9SPeter Maydell .iidr = 0, 535aab7a378SPeter Maydell .cpuwait_rst = 2, 5360829d24eSPeter Maydell .has_mhus = true, 5370829d24eSPeter Maydell .has_cachectrl = true, 5380829d24eSPeter Maydell .has_cpusecctrl = true, 5390829d24eSPeter Maydell .has_cpuid = true, 5404668b441SPeter Maydell .has_cpu_pwrctrl = false, 5419febd175SPeter Maydell .has_sse_counter = false, 542cbb56388SPeter Maydell .has_tcms = false, 5431df0878cSPeter Maydell .props = sse200_properties, 544e94d7723SPeter Maydell .devinfo = sse200_devices, 5451aa9e174SPeter Maydell .irq_is_common = sse200_irq_is_common, 5460829d24eSPeter Maydell }, 5478901bb41SPeter Maydell { 5488901bb41SPeter Maydell .name = TYPE_SSE300, 5498901bb41SPeter Maydell .sse_version = ARMSSE_SSE300, 550330ef14eSPeter Maydell .cpu_type = ARM_CPU_TYPE_NAME("cortex-m55"), 5518901bb41SPeter Maydell .sram_banks = 2, 5524eb17709SPeter Maydell .sram_bank_base = 0x21000000, 5538901bb41SPeter Maydell .num_cpus = 1, 5548901bb41SPeter Maydell .sys_version = 0x7e00043b, 5558901bb41SPeter Maydell .iidr = 0x74a0043b, 5568901bb41SPeter Maydell .cpuwait_rst = 0, 5578901bb41SPeter Maydell .has_mhus = false, 5588901bb41SPeter Maydell .has_cachectrl = false, 5598901bb41SPeter Maydell .has_cpusecctrl = true, 5608901bb41SPeter Maydell .has_cpuid = true, 5618901bb41SPeter Maydell .has_cpu_pwrctrl = true, 5628901bb41SPeter Maydell .has_sse_counter = true, 563cbb56388SPeter Maydell .has_tcms = true, 5641df0878cSPeter Maydell .props = sse300_properties, 5658901bb41SPeter Maydell .devinfo = sse300_devices, 5668901bb41SPeter Maydell .irq_is_common = sse300_irq_is_common, 5678901bb41SPeter Maydell }, 5684c3690b5SPeter Maydell }; 5694c3690b5SPeter Maydell 570dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info) 571dde0c491SPeter Maydell { 572dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */ 573dde0c491SPeter Maydell uint32_t sys_config; 574dde0c491SPeter Maydell 575c89cef3aSPeter Maydell switch (info->sse_version) { 576c89cef3aSPeter Maydell case ARMSSE_IOTKIT: 577dde0c491SPeter Maydell sys_config = 0; 578dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 579dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12); 580dde0c491SPeter Maydell break; 581c89cef3aSPeter Maydell case ARMSSE_SSE200: 582dde0c491SPeter Maydell sys_config = 0; 583dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 584dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 585dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2); 586dde0c491SPeter Maydell if (info->num_cpus > 1) { 587dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1); 588dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1); 589dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2); 590dde0c491SPeter Maydell } 591dde0c491SPeter Maydell break; 592c89cef3aSPeter Maydell case ARMSSE_SSE300: 593c89cef3aSPeter Maydell sys_config = 0; 594c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks); 595c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width); 596c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 16, 3, 3); /* CPU0 = Cortex-M55 */ 597c89cef3aSPeter Maydell break; 598dde0c491SPeter Maydell default: 599dde0c491SPeter Maydell g_assert_not_reached(); 600dde0c491SPeter Maydell } 601dde0c491SPeter Maydell return sys_config; 602dde0c491SPeter Maydell } 603dde0c491SPeter Maydell 604d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */ 605d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000) 606d61e4e1fSPeter Maydell 6073733f803SPeter Maydell /* 6083733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base 6099e5e54d1SPeter Maydell * which mirrors the memory starting at @orig. 6109e5e54d1SPeter Maydell */ 6113733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container, 6123733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig) 6139e5e54d1SPeter Maydell { 6143733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size); 6159e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */ 6163733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500); 6179e5e54d1SPeter Maydell } 6189e5e54d1SPeter Maydell 6199e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level) 6209e5e54d1SPeter Maydell { 6219e5e54d1SPeter Maydell qemu_irq destirq = opaque; 6229e5e54d1SPeter Maydell 6239e5e54d1SPeter Maydell qemu_set_irq(destirq, level); 6249e5e54d1SPeter Maydell } 6259e5e54d1SPeter Maydell 6269e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level) 6279e5e54d1SPeter Maydell { 6288055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 6299e5e54d1SPeter Maydell 6309e5e54d1SPeter Maydell s->nsccfg = level; 6319e5e54d1SPeter Maydell } 6329e5e54d1SPeter Maydell 63313628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum) 6349e5e54d1SPeter Maydell { 6359e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a 63693dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which 6379e5e54d1SPeter Maydell * are provided by the security controller and which we want to 63893dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the 63993dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs. 6409e5e54d1SPeter Maydell */ 6419e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum]; 64213628891SPeter Maydell DeviceState *armssedev = DEVICE(s); 6439e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl); 6449e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 6459e5e54d1SPeter Maydell char *name; 6469e5e54d1SPeter Maydell 6479e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname); 64813628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 6499e5e54d1SPeter Maydell g_free(name); 6509e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname); 65113628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 6529e5e54d1SPeter Maydell g_free(name); 6539e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname); 65413628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 6559e5e54d1SPeter Maydell g_free(name); 6569e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname); 65713628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name); 6589e5e54d1SPeter Maydell g_free(name); 6599e5e54d1SPeter Maydell 6609e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to 6619e5e54d1SPeter Maydell * split it so we can send it both to the security controller 6629e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line. 6639e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input 6649e5e54d1SPeter Maydell * which will pass the line state to the input splitter. 6659e5e54d1SPeter Maydell */ 6669e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname); 6679e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 6689e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, 6699e5e54d1SPeter Maydell name, 0)); 6709e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 6719e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum)); 6729e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0); 67313628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder, 6749e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1); 6759e5e54d1SPeter Maydell g_free(name); 6769e5e54d1SPeter Maydell } 6779e5e54d1SPeter Maydell 67813628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s) 6799e5e54d1SPeter Maydell { 6809e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a 68113628891SPeter Maydell * named GPIO output of the armsse object. 6829e5e54d1SPeter Maydell */ 6839e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s); 6849e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter); 6859e5e54d1SPeter Maydell 6869e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1); 6879e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder, 6889e5e54d1SPeter Maydell s->sec_resp_cfg, 1); 6899e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in); 6909e5e54d1SPeter Maydell } 6919e5e54d1SPeter Maydell 69213628891SPeter Maydell static void armsse_init(Object *obj) 6939e5e54d1SPeter Maydell { 6948055340fSEduardo Habkost ARMSSE *s = ARM_SSE(obj); 6958055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(obj); 696f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 697e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 6989e5e54d1SPeter Maydell int i; 6999e5e54d1SPeter Maydell 700f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS); 70191c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 702f0cab7feSPeter Maydell 703683754c7SPeter Maydell s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL, 0); 7045ee0abedSPeter Maydell s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL, 0); 7058fd34dc0SPeter Maydell 70613628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX); 7079e5e54d1SPeter Maydell 70891c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 7097cd3a2e0SPeter Maydell /* 7107cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically 7117cd3a2e0SPeter Maydell * distinct and may be configured differently. 7127cd3a2e0SPeter Maydell */ 7137cd3a2e0SPeter Maydell char *name; 7147cd3a2e0SPeter Maydell 7157cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i); 7169fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER); 7177cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i); 7187cd3a2e0SPeter Maydell g_free(name); 7197cd3a2e0SPeter Maydell 7207cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i); 7215a147c8cSMarkus Armbruster object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i], 722287f4319SMarkus Armbruster TYPE_ARMV7M); 723330ef14eSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", info->cpu_type); 72491c1e9fcSPeter Maydell g_free(name); 725d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i); 726d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX); 727d847ca51SPeter Maydell g_free(name); 728d847ca51SPeter Maydell if (i > 0) { 729d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i); 730d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj, 731d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX); 732d847ca51SPeter Maydell g_free(name); 733d847ca51SPeter Maydell } 73491c1e9fcSPeter Maydell } 7359e5e54d1SPeter Maydell 736e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 737e94d7723SPeter Maydell assert(devinfo->ppc == NO_PPC || devinfo->ppc < ARRAY_SIZE(s->apb_ppc)); 738e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 739e94d7723SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->timer)); 740e94d7723SPeter Maydell object_initialize_child(obj, devinfo->name, 741e94d7723SPeter Maydell &s->timer[devinfo->index], 742e94d7723SPeter Maydell TYPE_CMSDK_APB_TIMER); 7437e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 7447e8e25dbSPeter Maydell assert(devinfo->index == 0); 7457e8e25dbSPeter Maydell object_initialize_child(obj, devinfo->name, &s->dualtimer, 7467e8e25dbSPeter Maydell TYPE_CMSDK_APB_DUALTIMER); 747f11de231SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_SSE_TIMER)) { 748f11de231SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->sse_timer)); 749f11de231SPeter Maydell object_initialize_child(obj, devinfo->name, 750f11de231SPeter Maydell &s->sse_timer[devinfo->index], 751f11de231SPeter Maydell TYPE_SSE_TIMER); 7521292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) { 7531292b932SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->cmsdk_watchdog)); 7541292b932SPeter Maydell object_initialize_child(obj, devinfo->name, 7551292b932SPeter Maydell &s->cmsdk_watchdog[devinfo->index], 7561292b932SPeter Maydell TYPE_CMSDK_APB_WATCHDOG); 75739bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) { 75839bd0bb1SPeter Maydell assert(devinfo->index == 0); 75939bd0bb1SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysinfo, 76039bd0bb1SPeter Maydell TYPE_IOTKIT_SYSINFO); 7619de4ddb4SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSCTL)) { 7629de4ddb4SPeter Maydell assert(devinfo->index == 0); 7639de4ddb4SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysctl, 7649de4ddb4SPeter Maydell TYPE_IOTKIT_SYSCTL); 765a459e849SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_UNIMPLEMENTED_DEVICE)) { 766a459e849SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->unimp)); 767a459e849SPeter Maydell object_initialize_child(obj, devinfo->name, 768a459e849SPeter Maydell &s->unimp[devinfo->index], 769a459e849SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 770e94d7723SPeter Maydell } else { 771e94d7723SPeter Maydell g_assert_not_reached(); 772e94d7723SPeter Maydell } 773e94d7723SPeter Maydell } 774e94d7723SPeter Maydell 775db873cc5SMarkus Armbruster object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL); 77691eb4f64SPeter Maydell 77791eb4f64SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->apb_ppc); i++) { 77891eb4f64SPeter Maydell g_autofree char *name = g_strdup_printf("apb-ppc%d", i); 77991eb4f64SPeter Maydell object_initialize_child(obj, name, &s->apb_ppc[i], TYPE_TZ_PPC); 78091eb4f64SPeter Maydell } 78191eb4f64SPeter Maydell 782f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 783f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i); 784db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC); 785f0cab7feSPeter Maydell g_free(name); 786f0cab7feSPeter Maydell } 787955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate, 7889fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 789955cbc6bSThomas Huth 790f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 791bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i); 792bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 793bb75e16dSPeter Maydell 7949fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 795bb75e16dSPeter Maydell g_free(name); 796bb75e16dSPeter Maydell } 7971292b932SPeter Maydell 798f8574705SPeter Maydell if (info->has_mhus) { 7995a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU); 8005a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU); 801f8574705SPeter Maydell } 8022357bca5SPeter Maydell if (info->has_cachectrl) { 8032357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 8042357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 8052357bca5SPeter Maydell 806db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cachectrl[i], 8072357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 8082357bca5SPeter Maydell g_free(name); 8092357bca5SPeter Maydell } 8102357bca5SPeter Maydell } 811c1f57257SPeter Maydell if (info->has_cpusecctrl) { 812c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 813c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i); 814c1f57257SPeter Maydell 815db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpusecctrl[i], 816c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE); 817c1f57257SPeter Maydell g_free(name); 818c1f57257SPeter Maydell } 819c1f57257SPeter Maydell } 820ade67dcdSPeter Maydell if (info->has_cpuid) { 821ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 822ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i); 823ade67dcdSPeter Maydell 824db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpuid[i], 825ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID); 826ade67dcdSPeter Maydell g_free(name); 827ade67dcdSPeter Maydell } 828ade67dcdSPeter Maydell } 8294668b441SPeter Maydell if (info->has_cpu_pwrctrl) { 8304668b441SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 8314668b441SPeter Maydell char *name = g_strdup_printf("cpu_pwrctrl%d", i); 8324668b441SPeter Maydell 8334668b441SPeter Maydell object_initialize_child(obj, name, &s->cpu_pwrctrl[i], 8344668b441SPeter Maydell TYPE_ARMSSE_CPU_PWRCTRL); 8354668b441SPeter Maydell g_free(name); 8364668b441SPeter Maydell } 8374668b441SPeter Maydell } 8389febd175SPeter Maydell if (info->has_sse_counter) { 8399febd175SPeter Maydell object_initialize_child(obj, "sse-counter", &s->sse_counter, 8409febd175SPeter Maydell TYPE_SSE_COUNTER); 8419febd175SPeter Maydell } 8429febd175SPeter Maydell 8439fc7fc4dSMarkus Armbruster object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ); 844955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate, 8459fc7fc4dSMarkus Armbruster TYPE_OR_IRQ); 846955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter, 8479fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ); 8489e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 8499e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i); 8509e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i]; 8519e5e54d1SPeter Maydell 8529fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 853955cbc6bSThomas Huth g_free(name); 8549e5e54d1SPeter Maydell } 85591c1e9fcSPeter Maydell if (info->num_cpus > 1) { 85691c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 8571aa9e174SPeter Maydell if (info->irq_is_common[i]) { 85891c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i); 85991c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i]; 86091c1e9fcSPeter Maydell 8619fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ); 86291c1e9fcSPeter Maydell g_free(name); 86391c1e9fcSPeter Maydell } 86491c1e9fcSPeter Maydell } 86591c1e9fcSPeter Maydell } 8669e5e54d1SPeter Maydell } 8679e5e54d1SPeter Maydell 86813628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level) 8699e5e54d1SPeter Maydell { 87091c1e9fcSPeter Maydell qemu_irq *irqarray = opaque; 8719e5e54d1SPeter Maydell 87291c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level); 8739e5e54d1SPeter Maydell } 8749e5e54d1SPeter Maydell 87513628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level) 876bb75e16dSPeter Maydell { 8778055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque); 878bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level); 879bb75e16dSPeter Maydell } 880bb75e16dSPeter Maydell 88191c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno) 88291c1e9fcSPeter Maydell { 88391c1e9fcSPeter Maydell /* 88491c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to 88591c1e9fcSPeter Maydell * all CPUs in the SSE. 88691c1e9fcSPeter Maydell */ 8878055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(s); 88891c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info; 88991c1e9fcSPeter Maydell 8901aa9e174SPeter Maydell assert(info->irq_is_common[irqno]); 89191c1e9fcSPeter Maydell 89291c1e9fcSPeter Maydell if (info->num_cpus == 1) { 89391c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */ 89491c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno); 89591c1e9fcSPeter Maydell } else { 89691c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */ 89791c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0); 89891c1e9fcSPeter Maydell } 89991c1e9fcSPeter Maydell } 90091c1e9fcSPeter Maydell 90113628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp) 9029e5e54d1SPeter Maydell { 903*05e385d2SMarkus Armbruster ERRP_GUARD(); 9048055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 9058055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(dev); 906f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info; 907e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo; 9089e5e54d1SPeter Maydell int i; 9099e5e54d1SPeter Maydell MemoryRegion *mr; 9109e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0; 9119e5e54d1SPeter Maydell SysBusDevice *sbd_secctl; 9129e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0; 9139e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1; 9149e5e54d1SPeter Maydell DeviceState *dev_secctl; 9159e5e54d1SPeter Maydell DeviceState *dev_splitter; 9164b635cf7SPeter Maydell uint32_t addr_width_max; 9179e5e54d1SPeter Maydell 9189e5e54d1SPeter Maydell if (!s->board_memory) { 9199e5e54d1SPeter Maydell error_setg(errp, "memory property was not set"); 9209e5e54d1SPeter Maydell return; 9219e5e54d1SPeter Maydell } 9229e5e54d1SPeter Maydell 9238ee3e26eSPeter Maydell if (!clock_has_source(s->mainclk)) { 9248ee3e26eSPeter Maydell error_setg(errp, "MAINCLK clock was not connected"); 9258ee3e26eSPeter Maydell } 9268ee3e26eSPeter Maydell if (!clock_has_source(s->s32kclk)) { 9278ee3e26eSPeter Maydell error_setg(errp, "S32KCLK clock was not connected"); 9289e5e54d1SPeter Maydell } 9299e5e54d1SPeter Maydell 9303f410039SPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS); 9313f410039SPeter Maydell 9324b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */ 9334b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks)); 9344b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks); 9354b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) { 9364b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d", 9374b635cf7SPeter Maydell addr_width_max); 9384b635cf7SPeter Maydell return; 9394b635cf7SPeter Maydell } 9404b635cf7SPeter Maydell 9419e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure 9429e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile. 9439e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space, 9449e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security 9459e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses. 9469e5e54d1SPeter Maydell * 94793dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit), 9489e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different 94993dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the 9509e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and 9519e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS 9529e5e54d1SPeter Maydell * region, otherwise it is an S region. 9539e5e54d1SPeter Maydell * 9549e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice, 9559e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once 9569e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory 9579e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection 9589e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained 9599e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted. 9609e5e54d1SPeter Maydell * 9619e5e54d1SPeter Maydell * (The other place that guest software can configure security 9629e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution 9639e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade 9649e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than 9659e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.) 9669e5e54d1SPeter Maydell * 9679e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff 9689e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM 9699e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff 9709e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1 97193dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE) 9729e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals 9739e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2 9749e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff 9759e5e54d1SPeter Maydell */ 9769e5e54d1SPeter Maydell 977d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2); 9789e5e54d1SPeter Maydell 97991c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 98091c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]); 98191c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]); 98291c1e9fcSPeter Maydell int j; 98391c1e9fcSPeter Maydell char *gpioname; 98491c1e9fcSPeter Maydell 985712bd17fSPeter Maydell qdev_connect_clock_in(cpudev, "cpuclk", s->mainclk); 986712bd17fSPeter Maydell /* The SSE subsystems do not wire up a systick refclk */ 987712bd17fSPeter Maydell 98833788738SPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + NUM_SSE_IRQS); 98991c1e9fcSPeter Maydell /* 990aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR* 991aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU 992aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the 993aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property. 994aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the 995aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property 996aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset). 997aab7a378SPeter Maydell * 998aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system 999aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR* 1000aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate 100191c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the 1002aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code 1003aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match 1004aab7a378SPeter Maydell * whatever its firmware does. 10059e5e54d1SPeter Maydell */ 100632187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor); 100791c1e9fcSPeter Maydell /* 1008aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT 1009aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is 1010aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and 1011aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about 1012aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in 1013aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this 101491c1e9fcSPeter Maydell * later if necessary. 101591c1e9fcSPeter Maydell */ 1016aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) { 1017778a2dc5SMarkus Armbruster if (!object_property_set_bool(cpuobj, "start-powered-off", true, 1018668f62ecSMarkus Armbruster errp)) { 10199e5e54d1SPeter Maydell return; 10209e5e54d1SPeter Maydell } 102191c1e9fcSPeter Maydell } 1022a90a862bSPeter Maydell if (!s->cpu_fpu[i]) { 1023668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "vfp", false, errp)) { 1024a90a862bSPeter Maydell return; 1025a90a862bSPeter Maydell } 1026a90a862bSPeter Maydell } 1027a90a862bSPeter Maydell if (!s->cpu_dsp[i]) { 1028668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "dsp", false, errp)) { 1029a90a862bSPeter Maydell return; 1030a90a862bSPeter Maydell } 1031a90a862bSPeter Maydell } 1032d847ca51SPeter Maydell 1033d847ca51SPeter Maydell if (i > 0) { 1034d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 1035d847ca51SPeter Maydell &s->container_alias[i - 1], -1); 1036d847ca51SPeter Maydell } else { 1037d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0, 1038d847ca51SPeter Maydell &s->container, -1); 1039d847ca51SPeter Maydell } 10405325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory", 10415325cc34SMarkus Armbruster OBJECT(&s->cpu_container[i]), &error_abort); 10425325cc34SMarkus Armbruster object_property_set_link(cpuobj, "idau", OBJECT(s), &error_abort); 1043668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(cpuobj), errp)) { 10449e5e54d1SPeter Maydell return; 10459e5e54d1SPeter Maydell } 10467cd3a2e0SPeter Maydell /* 10477cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as 10487cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the 10497cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before 10507cd3a2e0SPeter Maydell * the cluster is realized. 10517cd3a2e0SPeter Maydell */ 1052668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cluster[i]), NULL, errp)) { 10537cd3a2e0SPeter Maydell return; 10547cd3a2e0SPeter Maydell } 10559e5e54d1SPeter Maydell 105691c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */ 105791c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq); 105891c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) { 105933788738SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + NUM_SSE_IRQS); 10609e5e54d1SPeter Maydell } 106191c1e9fcSPeter Maydell if (i == 0) { 106291c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ"); 106391c1e9fcSPeter Maydell } else { 106491c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i); 106591c1e9fcSPeter Maydell } 106691c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq, 106791c1e9fcSPeter Maydell s->exp_irqs[i], 106891c1e9fcSPeter Maydell gpioname, s->exp_numirq); 106991c1e9fcSPeter Maydell g_free(gpioname); 107091c1e9fcSPeter Maydell } 107191c1e9fcSPeter Maydell 107291c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */ 107391c1e9fcSPeter Maydell if (info->num_cpus > 1) { 107491c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) { 10751aa9e174SPeter Maydell if (info->irq_is_common[i]) { 107691c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]); 107791c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter); 107891c1e9fcSPeter Maydell int cpunum; 107991c1e9fcSPeter Maydell 1080778a2dc5SMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 1081668f62ecSMarkus Armbruster info->num_cpus, errp)) { 108291c1e9fcSPeter Maydell return; 108391c1e9fcSPeter Maydell } 1084668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 108591c1e9fcSPeter Maydell return; 108691c1e9fcSPeter Maydell } 108791c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 108891c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 108991c1e9fcSPeter Maydell 109091c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum, 109191c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i)); 109291c1e9fcSPeter Maydell } 109391c1e9fcSPeter Maydell } 109491c1e9fcSPeter Maydell } 109591c1e9fcSPeter Maydell } 10969e5e54d1SPeter Maydell 10979e5e54d1SPeter Maydell /* Set up the big aliases first */ 10983733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1", 10993733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000); 11003733f803SPeter Maydell make_alias(s, &s->alias2, &s->container, 11013733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000); 11029e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has 11039e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the 11049e5e54d1SPeter Maydell * control interfaces for the protection controllers). 11059e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this 11063733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range 11073733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers. 11089e5e54d1SPeter Maydell */ 11093733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 11103733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i], 11113733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000); 11123733f803SPeter Maydell } 11139e5e54d1SPeter Maydell 11149e5e54d1SPeter Maydell /* Security controller */ 11150eb6b0adSPeter Maydell object_property_set_int(OBJECT(&s->secctl), "sse-version", 11160eb6b0adSPeter Maydell info->sse_version, &error_abort); 1117668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->secctl), errp)) { 11189e5e54d1SPeter Maydell return; 11199e5e54d1SPeter Maydell } 11209e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl); 11219e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl); 11229e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000); 11239e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000); 11249e5e54d1SPeter Maydell 11259e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1); 11269e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in); 11279e5e54d1SPeter Maydell 11289e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into 112993dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one 113093dbd103SPeter Maydell * that will be an output from the ARMSSE to the system. 11319e5e54d1SPeter Maydell */ 1132778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sec_resp_splitter), 1133668f62ecSMarkus Armbruster "num-lines", 3, errp)) { 11349e5e54d1SPeter Maydell return; 11359e5e54d1SPeter Maydell } 1136668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, errp)) { 11379e5e54d1SPeter Maydell return; 11389e5e54d1SPeter Maydell } 11399e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter); 11409e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0, 11419e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 11429e5e54d1SPeter Maydell 1143f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */ 1144f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) { 1145f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i); 1146f0cab7feSPeter Maydell SysBusDevice *sbd_mpc; 11474b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width; 1148f0cab7feSPeter Maydell 11494b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname, 115032962103SPeter Maydell sram_bank_size, errp); 1151f0cab7feSPeter Maydell g_free(ramname); 115232962103SPeter Maydell if (*errp) { 1153af60b291SPeter Maydell return; 1154af60b291SPeter Maydell } 11555325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mpc[i]), "downstream", 11565325cc34SMarkus Armbruster OBJECT(&s->sram[i]), &error_abort); 1157668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), errp)) { 1158af60b291SPeter Maydell return; 1159af60b291SPeter Maydell } 1160af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */ 1161f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]); 11624b635cf7SPeter Maydell memory_region_add_subregion(&s->container, 11634eb17709SPeter Maydell info->sram_bank_base + i * sram_bank_size, 1164f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1)); 1165af60b291SPeter Maydell /* ...and its register interface */ 1166f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000, 1167f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0)); 1168f0cab7feSPeter Maydell } 1169af60b291SPeter Maydell 1170bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */ 1171778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->mpc_irq_orgate), "num-lines", 1172778a2dc5SMarkus Armbruster IOTS_NUM_EXP_MPC + info->sram_banks, 1173668f62ecSMarkus Armbruster errp)) { 1174bb75e16dSPeter Maydell return; 1175bb75e16dSPeter Maydell } 1176668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, errp)) { 1177bb75e16dSPeter Maydell return; 1178bb75e16dSPeter Maydell } 1179bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0, 118091c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9)); 1181bb75e16dSPeter Maydell 11821292b932SPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */ 11831292b932SPeter Maydell if (!object_property_set_int(OBJECT(&s->nmi_orgate), "num-lines", 2, 11841292b932SPeter Maydell errp)) { 11851292b932SPeter Maydell return; 11861292b932SPeter Maydell } 11871292b932SPeter Maydell if (!qdev_realize(DEVICE(&s->nmi_orgate), NULL, errp)) { 11881292b932SPeter Maydell return; 11891292b932SPeter Maydell } 11901292b932SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0, 11911292b932SPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0)); 11921292b932SPeter Maydell 11939febd175SPeter Maydell /* The SSE-300 has a System Counter / System Timestamp Generator */ 11949febd175SPeter Maydell if (info->has_sse_counter) { 11959febd175SPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sse_counter); 11969febd175SPeter Maydell 11979febd175SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "CLK", s->mainclk); 11989febd175SPeter Maydell if (!sysbus_realize(sbd, errp)) { 11999febd175SPeter Maydell return; 12009febd175SPeter Maydell } 12019febd175SPeter Maydell /* 12029febd175SPeter Maydell * The control frame is only in the Secure region; 12039febd175SPeter Maydell * the status frame is in the NS region (and visible in the 12049febd175SPeter Maydell * S region via the alias mapping). 12059febd175SPeter Maydell */ 12069febd175SPeter Maydell memory_region_add_subregion(&s->container, 0x58100000, 12079febd175SPeter Maydell sysbus_mmio_get_region(sbd, 0)); 12089febd175SPeter Maydell memory_region_add_subregion(&s->container, 0x48101000, 12099febd175SPeter Maydell sysbus_mmio_get_region(sbd, 1)); 12109febd175SPeter Maydell } 12119febd175SPeter Maydell 1212cbb56388SPeter Maydell if (info->has_tcms) { 1213cbb56388SPeter Maydell /* The SSE-300 has an ITCM at 0x0000_0000 and a DTCM at 0x2000_0000 */ 1214cbb56388SPeter Maydell memory_region_init_ram(&s->itcm, NULL, "sse300-itcm", 512 * KiB, errp); 1215cbb56388SPeter Maydell if (*errp) { 1216cbb56388SPeter Maydell return; 1217cbb56388SPeter Maydell } 1218cbb56388SPeter Maydell memory_region_init_ram(&s->dtcm, NULL, "sse300-dtcm", 512 * KiB, errp); 1219cbb56388SPeter Maydell if (*errp) { 1220cbb56388SPeter Maydell return; 1221cbb56388SPeter Maydell } 1222cbb56388SPeter Maydell memory_region_add_subregion(&s->container, 0x00000000, &s->itcm); 1223cbb56388SPeter Maydell memory_region_add_subregion(&s->container, 0x20000000, &s->dtcm); 1224cbb56388SPeter Maydell } 1225cbb56388SPeter Maydell 12269e5e54d1SPeter Maydell /* Devices behind APB PPC0: 12279e5e54d1SPeter Maydell * 0x40000000: timer0 12289e5e54d1SPeter Maydell * 0x40001000: timer1 12299e5e54d1SPeter Maydell * 0x40002000: dual timer 1230f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only) 1231f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only) 12329e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect 12339e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and 12349e5e54d1SPeter Maydell * map its upstream ends to the right place in the container. 12359e5e54d1SPeter Maydell */ 1236e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 1237e94d7723SPeter Maydell SysBusDevice *sbd; 1238e94d7723SPeter Maydell qemu_irq irq; 12399e5e54d1SPeter Maydell 1240e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) { 1241e94d7723SPeter Maydell sbd = SYS_BUS_DEVICE(&s->timer[devinfo->index]); 1242e94d7723SPeter Maydell 124399865afcSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "pclk", 124499865afcSPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk); 1245e94d7723SPeter Maydell if (!sysbus_realize(sbd, errp)) { 12469e5e54d1SPeter Maydell return; 12479e5e54d1SPeter Maydell } 1248e94d7723SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 12497e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) { 12507e8e25dbSPeter Maydell sbd = SYS_BUS_DEVICE(&s->dualtimer); 12517e8e25dbSPeter Maydell 12527e8e25dbSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "TIMCLK", s->mainclk); 12537e8e25dbSPeter Maydell if (!sysbus_realize(sbd, errp)) { 12547e8e25dbSPeter Maydell return; 12557e8e25dbSPeter Maydell } 12567e8e25dbSPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 1257f11de231SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_SSE_TIMER)) { 1258f11de231SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sse_timer[devinfo->index]); 1259f11de231SPeter Maydell 1260f11de231SPeter Maydell assert(info->has_sse_counter); 1261f11de231SPeter Maydell object_property_set_link(OBJECT(sbd), "counter", 1262f11de231SPeter Maydell OBJECT(&s->sse_counter), &error_abort); 1263f11de231SPeter Maydell if (!sysbus_realize(sbd, errp)) { 1264f11de231SPeter Maydell return; 1265f11de231SPeter Maydell } 1266f11de231SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 12671292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) { 12681292b932SPeter Maydell sbd = SYS_BUS_DEVICE(&s->cmsdk_watchdog[devinfo->index]); 12691292b932SPeter Maydell 12701292b932SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "WDOGCLK", 12711292b932SPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk); 12721292b932SPeter Maydell if (!sysbus_realize(sbd, errp)) { 12731292b932SPeter Maydell return; 12741292b932SPeter Maydell } 12751292b932SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 127639bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) { 127739bd0bb1SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysinfo); 127839bd0bb1SPeter Maydell 127939bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_VERSION", 128039bd0bb1SPeter Maydell info->sys_version, &error_abort); 128139bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_CONFIG", 128239bd0bb1SPeter Maydell armsse_sys_config_value(s, info), 128339bd0bb1SPeter Maydell &error_abort); 128439bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "sse-version", 128539bd0bb1SPeter Maydell info->sse_version, &error_abort); 128639bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "IIDR", 128739bd0bb1SPeter Maydell info->iidr, &error_abort); 128839bd0bb1SPeter Maydell if (!sysbus_realize(sbd, errp)) { 128939bd0bb1SPeter Maydell return; 129039bd0bb1SPeter Maydell } 129139bd0bb1SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 12929de4ddb4SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSCTL)) { 12939de4ddb4SPeter Maydell /* System control registers */ 12949de4ddb4SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysctl); 12959de4ddb4SPeter Maydell 12969de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "sse-version", 12979de4ddb4SPeter Maydell info->sse_version, &error_abort); 12989de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "CPUWAIT_RST", 12999de4ddb4SPeter Maydell info->cpuwait_rst, &error_abort); 13009de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR0_RST", 13019de4ddb4SPeter Maydell s->init_svtor, &error_abort); 13029de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR1_RST", 13039de4ddb4SPeter Maydell s->init_svtor, &error_abort); 13049de4ddb4SPeter Maydell if (!sysbus_realize(sbd, errp)) { 13059de4ddb4SPeter Maydell return; 13069de4ddb4SPeter Maydell } 13079de4ddb4SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 1308a459e849SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_UNIMPLEMENTED_DEVICE)) { 1309a459e849SPeter Maydell sbd = SYS_BUS_DEVICE(&s->unimp[devinfo->index]); 1310a459e849SPeter Maydell 1311a459e849SPeter Maydell qdev_prop_set_string(DEVICE(sbd), "name", devinfo->name); 1312a459e849SPeter Maydell qdev_prop_set_uint64(DEVICE(sbd), "size", devinfo->size); 1313a459e849SPeter Maydell if (!sysbus_realize(sbd, errp)) { 1314a459e849SPeter Maydell return; 1315a459e849SPeter Maydell } 1316a459e849SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0); 1317e94d7723SPeter Maydell } else { 1318e94d7723SPeter Maydell g_assert_not_reached(); 1319e94d7723SPeter Maydell } 1320e94d7723SPeter Maydell 1321e94d7723SPeter Maydell switch (devinfo->irq) { 1322e94d7723SPeter Maydell case NO_IRQ: 1323e94d7723SPeter Maydell irq = NULL; 1324e94d7723SPeter Maydell break; 1325e94d7723SPeter Maydell case 0 ... NUM_SSE_IRQS - 1: 1326e94d7723SPeter Maydell irq = armsse_get_common_irq_in(s, devinfo->irq); 1327e94d7723SPeter Maydell break; 13281292b932SPeter Maydell case NMI_0: 13291292b932SPeter Maydell case NMI_1: 13301292b932SPeter Maydell irq = qdev_get_gpio_in(DEVICE(&s->nmi_orgate), 13311292b932SPeter Maydell devinfo->irq - NMI_0); 13321292b932SPeter Maydell break; 1333e94d7723SPeter Maydell default: 1334e94d7723SPeter Maydell g_assert_not_reached(); 1335e94d7723SPeter Maydell } 1336e94d7723SPeter Maydell 1337e94d7723SPeter Maydell if (irq) { 1338e94d7723SPeter Maydell sysbus_connect_irq(sbd, 0, irq); 1339e94d7723SPeter Maydell } 1340e94d7723SPeter Maydell 1341e94d7723SPeter Maydell /* 1342e94d7723SPeter Maydell * Devices connected to a PPC are connected to the port here; 1343e94d7723SPeter Maydell * we will map the upstream end of that port to the right address 1344e94d7723SPeter Maydell * in the container later after the PPC has been realized. 1345e94d7723SPeter Maydell * Devices not connected to a PPC can be mapped immediately. 1346e94d7723SPeter Maydell */ 1347e94d7723SPeter Maydell if (devinfo->ppc != NO_PPC) { 1348e94d7723SPeter Maydell TZPPC *ppc = &s->apb_ppc[devinfo->ppc]; 1349e94d7723SPeter Maydell g_autofree char *portname = g_strdup_printf("port[%d]", 1350e94d7723SPeter Maydell devinfo->ppc_port); 1351e94d7723SPeter Maydell object_property_set_link(OBJECT(ppc), portname, OBJECT(mr), 1352c24d9716SMarkus Armbruster &error_abort); 1353e94d7723SPeter Maydell } else { 1354e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 1355e94d7723SPeter Maydell } 1356e94d7723SPeter Maydell } 1357017d069dSPeter Maydell 1358f8574705SPeter Maydell if (info->has_mhus) { 135968d6b36fSPeter Maydell /* 136068d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created, 136168d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI. 136268d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support 136368d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the 136468d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU. 136568d6b36fSPeter Maydell */ 136668d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu)); 1367f8574705SPeter Maydell 136868d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) { 136968d6b36fSPeter Maydell char *port; 137068d6b36fSPeter Maydell int cpunum; 137168d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]); 137268d6b36fSPeter Maydell 1373668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), errp)) { 1374f8574705SPeter Maydell return; 1375f8574705SPeter Maydell } 1376763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3); 137768d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0); 137891eb4f64SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc[0]), port, OBJECT(mr), 13795325cc34SMarkus Armbruster &error_abort); 1380763e10f7SPeter Maydell g_free(port); 138168d6b36fSPeter Maydell 138268d6b36fSPeter Maydell /* 138368d6b36fSPeter Maydell * Each MHU has an irq line for each CPU: 138468d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6 138568d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6 138668d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7 138768d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7 138868d6b36fSPeter Maydell */ 138968d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) { 139068d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]); 139168d6b36fSPeter Maydell 139268d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum, 139368d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i)); 139468d6b36fSPeter Maydell } 1395f8574705SPeter Maydell } 1396f8574705SPeter Maydell } 1397f8574705SPeter Maydell 139891eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[0]), errp)) { 13999e5e54d1SPeter Maydell return; 14009e5e54d1SPeter Maydell } 14019e5e54d1SPeter Maydell 140291eb4f64SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc[0]); 140391eb4f64SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc[0]); 14049e5e54d1SPeter Maydell 1405f8574705SPeter Maydell if (info->has_mhus) { 1406f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3); 1407f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr); 1408f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4); 1409f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr); 1410f8574705SPeter Maydell } 14119e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) { 14129e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i, 14139e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 14149e5e54d1SPeter Maydell "cfg_nonsec", i)); 14159e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i, 14169e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 14179e5e54d1SPeter Maydell "cfg_ap", i)); 14189e5e54d1SPeter Maydell } 14199e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0, 14209e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 14219e5e54d1SPeter Maydell "irq_enable", 0)); 14229e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0, 14239e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 14249e5e54d1SPeter Maydell "irq_clear", 0)); 14259e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 14269e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0, 14279e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 14289e5e54d1SPeter Maydell 14299e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external 14309e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also 14319e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC. 14329e5e54d1SPeter Maydell */ 1433778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->ppc_irq_orgate), 1434668f62ecSMarkus Armbruster "num-lines", NUM_PPCS, errp)) { 14359e5e54d1SPeter Maydell return; 14369e5e54d1SPeter Maydell } 1437668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, errp)) { 14389e5e54d1SPeter Maydell return; 14399e5e54d1SPeter Maydell } 14409e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0, 144191c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10)); 14429e5e54d1SPeter Maydell 14432357bca5SPeter Maydell /* 14442357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias): 14452357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only): 14462357bca5SPeter Maydell * 0x50010000: L1 icache control registers 14472357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers) 14482357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block 14494668b441SPeter Maydell * The SSE-300 has an extra: 14504668b441SPeter Maydell * 0x40012000 and 0x50012000: CPU_PWRCTRL register block 14512357bca5SPeter Maydell */ 14522357bca5SPeter Maydell if (info->has_cachectrl) { 14532357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 14542357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i); 14552357bca5SPeter Maydell MemoryRegion *mr; 14562357bca5SPeter Maydell 14572357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name); 14582357bca5SPeter Maydell g_free(name); 14592357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000); 1460668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), errp)) { 14612357bca5SPeter Maydell return; 14622357bca5SPeter Maydell } 14632357bca5SPeter Maydell 14642357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0); 14652357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr); 14662357bca5SPeter Maydell } 14672357bca5SPeter Maydell } 1468c1f57257SPeter Maydell if (info->has_cpusecctrl) { 1469c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1470c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i); 1471c1f57257SPeter Maydell MemoryRegion *mr; 1472c1f57257SPeter Maydell 1473c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name); 1474c1f57257SPeter Maydell g_free(name); 1475c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000); 1476668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), errp)) { 1477c1f57257SPeter Maydell return; 1478c1f57257SPeter Maydell } 1479c1f57257SPeter Maydell 1480c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0); 1481c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr); 1482c1f57257SPeter Maydell } 1483c1f57257SPeter Maydell } 1484ade67dcdSPeter Maydell if (info->has_cpuid) { 1485ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) { 1486ade67dcdSPeter Maydell MemoryRegion *mr; 1487ade67dcdSPeter Maydell 1488ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i); 1489668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), errp)) { 1490ade67dcdSPeter Maydell return; 1491ade67dcdSPeter Maydell } 1492ade67dcdSPeter Maydell 1493ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0); 1494ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr); 1495ade67dcdSPeter Maydell } 1496ade67dcdSPeter Maydell } 14974668b441SPeter Maydell if (info->has_cpu_pwrctrl) { 14984668b441SPeter Maydell for (i = 0; i < info->num_cpus; i++) { 14994668b441SPeter Maydell MemoryRegion *mr; 15004668b441SPeter Maydell 15014668b441SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpu_pwrctrl[i]), errp)) { 15024668b441SPeter Maydell return; 15034668b441SPeter Maydell } 15044668b441SPeter Maydell 15054668b441SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpu_pwrctrl[i]), 0); 15064668b441SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x40012000, mr); 15074668b441SPeter Maydell } 15084668b441SPeter Maydell } 15099e5e54d1SPeter Maydell 151091eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[1]), errp)) { 15119e5e54d1SPeter Maydell return; 15129e5e54d1SPeter Maydell } 15139e5e54d1SPeter Maydell 151491eb4f64SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc[1]); 15159e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0, 15169e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 15179e5e54d1SPeter Maydell "cfg_nonsec", 0)); 15189e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0, 15199e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 15209e5e54d1SPeter Maydell "cfg_ap", 0)); 15219e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0, 15229e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 15239e5e54d1SPeter Maydell "irq_enable", 0)); 15249e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0, 15259e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 15269e5e54d1SPeter Maydell "irq_clear", 0)); 15279e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 15289e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1, 15299e5e54d1SPeter Maydell "cfg_sec_resp", 0)); 15309e5e54d1SPeter Maydell 1531e94d7723SPeter Maydell /* 1532e94d7723SPeter Maydell * Now both PPCs are realized we can map the upstream ends of 1533e94d7723SPeter Maydell * ports which correspond to entries in the devinfo array. 1534e94d7723SPeter Maydell * The ports which are connected to non-devinfo devices have 1535e94d7723SPeter Maydell * already been mapped. 1536e94d7723SPeter Maydell */ 1537e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) { 1538e94d7723SPeter Maydell SysBusDevice *ppc_sbd; 1539e94d7723SPeter Maydell 1540e94d7723SPeter Maydell if (devinfo->ppc == NO_PPC) { 1541e94d7723SPeter Maydell continue; 1542e94d7723SPeter Maydell } 1543e94d7723SPeter Maydell ppc_sbd = SYS_BUS_DEVICE(&s->apb_ppc[devinfo->ppc]); 1544e94d7723SPeter Maydell mr = sysbus_mmio_get_region(ppc_sbd, devinfo->ppc_port); 1545e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr); 1546e94d7723SPeter Maydell } 1547e94d7723SPeter Maydell 15489e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) { 15499e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]); 15509e5e54d1SPeter Maydell 1551668f62ecSMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 2, errp)) { 15529e5e54d1SPeter Maydell return; 15539e5e54d1SPeter Maydell } 1554668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 15559e5e54d1SPeter Maydell return; 15569e5e54d1SPeter Maydell } 15579e5e54d1SPeter Maydell } 15589e5e54d1SPeter Maydell 15599e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) { 15609e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i); 15619e5e54d1SPeter Maydell 156213628891SPeter Maydell armsse_forward_ppc(s, ppcname, i); 15639e5e54d1SPeter Maydell g_free(ppcname); 15649e5e54d1SPeter Maydell } 15659e5e54d1SPeter Maydell 15669e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) { 15679e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i); 15689e5e54d1SPeter Maydell 156913628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC); 15709e5e54d1SPeter Maydell g_free(ppcname); 15719e5e54d1SPeter Maydell } 15729e5e54d1SPeter Maydell 15739e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) { 15749e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */ 15759e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]); 15769e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status", 15779e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS); 157891eb4f64SPeter Maydell TZPPC *ppc = &s->apb_ppc[i - NUM_EXTERNAL_PPCS]; 15799e5e54d1SPeter Maydell 15809e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0, 15819e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0)); 15829e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1, 15839e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i)); 15849e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0, 15859e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0)); 15867a35383aSPeter Maydell g_free(gpioname); 15879e5e54d1SPeter Maydell } 15889e5e54d1SPeter Maydell 1589bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */ 1590f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) { 1591bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i]; 1592bb75e16dSPeter Maydell DeviceState *dev_splitter = DEVICE(splitter); 1593bb75e16dSPeter Maydell 1594778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(splitter), "num-lines", 2, 1595668f62ecSMarkus Armbruster errp)) { 1596bb75e16dSPeter Maydell return; 1597bb75e16dSPeter Maydell } 1598668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) { 1599bb75e16dSPeter Maydell return; 1600bb75e16dSPeter Maydell } 1601bb75e16dSPeter Maydell 1602bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) { 1603bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */ 1604bb75e16dSPeter Maydell s->mpcexp_status_in[i] = qdev_get_gpio_in(dev_splitter, 0); 1605bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1606bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1607bb75e16dSPeter Maydell "mpcexp_status", i)); 1608bb75e16dSPeter Maydell } else { 1609bb75e16dSPeter Maydell /* Splitter input is from our own MPC */ 1610f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]), 1611f0cab7feSPeter Maydell "irq", 0, 1612bb75e16dSPeter Maydell qdev_get_gpio_in(dev_splitter, 0)); 1613bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 0, 1614bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl, 1615509602eeSPhilippe Mathieu-Daudé "mpc_status", 1616509602eeSPhilippe Mathieu-Daudé i - IOTS_NUM_EXP_MPC)); 1617bb75e16dSPeter Maydell } 1618bb75e16dSPeter Maydell 1619bb75e16dSPeter Maydell qdev_connect_gpio_out(dev_splitter, 1, 1620bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i)); 1621bb75e16dSPeter Maydell } 1622bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our 1623bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices. 1624bb75e16dSPeter Maydell */ 162513628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status", 1626bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC); 1627bb75e16dSPeter Maydell 162813628891SPeter Maydell armsse_forward_sec_resp_cfg(s); 16299e5e54d1SPeter Maydell 1630132b475aSPeter Maydell /* Forward the MSC related signals */ 1631132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status"); 1632132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear"); 1633132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns"); 1634132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0, 163591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11)); 1636132b475aSPeter Maydell 1637132b475aSPeter Maydell /* 1638132b475aSPeter Maydell * Expose our container region to the board model; this corresponds 1639132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices 1640132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into 164193dbd103SPeter Maydell * devices in the ARMSSE. 1642132b475aSPeter Maydell */ 1643132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container); 16449e5e54d1SPeter Maydell } 16459e5e54d1SPeter Maydell 164613628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address, 16479e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc) 16489e5e54d1SPeter Maydell { 164993dbd103SPeter Maydell /* 165093dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions 16519e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the 16529e5e54d1SPeter Maydell * NSCCFG register in the security controller. 16539e5e54d1SPeter Maydell */ 16548055340fSEduardo Habkost ARMSSE *s = ARM_SSE(ii); 16559e5e54d1SPeter Maydell int region = extract32(address, 28, 4); 16569e5e54d1SPeter Maydell 16579e5e54d1SPeter Maydell *ns = !(region & 1); 16589e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2)); 16599e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */ 16609e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000; 16619e5e54d1SPeter Maydell *iregion = region; 16629e5e54d1SPeter Maydell } 16639e5e54d1SPeter Maydell 166413628891SPeter Maydell static const VMStateDescription armsse_vmstate = { 16659e5e54d1SPeter Maydell .name = "iotkit", 16668fd34dc0SPeter Maydell .version_id = 2, 16678fd34dc0SPeter Maydell .minimum_version_id = 2, 16689e5e54d1SPeter Maydell .fields = (VMStateField[]) { 16698fd34dc0SPeter Maydell VMSTATE_CLOCK(mainclk, ARMSSE), 16708fd34dc0SPeter Maydell VMSTATE_CLOCK(s32kclk, ARMSSE), 167193dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE), 16729e5e54d1SPeter Maydell VMSTATE_END_OF_LIST() 16739e5e54d1SPeter Maydell } 16749e5e54d1SPeter Maydell }; 16759e5e54d1SPeter Maydell 167613628891SPeter Maydell static void armsse_reset(DeviceState *dev) 16779e5e54d1SPeter Maydell { 16788055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev); 16799e5e54d1SPeter Maydell 16809e5e54d1SPeter Maydell s->nsccfg = 0; 16819e5e54d1SPeter Maydell } 16829e5e54d1SPeter Maydell 168313628891SPeter Maydell static void armsse_class_init(ObjectClass *klass, void *data) 16849e5e54d1SPeter Maydell { 16859e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 16869e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass); 16878055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_CLASS(klass); 1688a90a862bSPeter Maydell const ARMSSEInfo *info = data; 16899e5e54d1SPeter Maydell 169013628891SPeter Maydell dc->realize = armsse_realize; 169113628891SPeter Maydell dc->vmsd = &armsse_vmstate; 16924f67d30bSMarc-André Lureau device_class_set_props(dc, info->props); 169313628891SPeter Maydell dc->reset = armsse_reset; 169413628891SPeter Maydell iic->check = armsse_idau_check; 1695a90a862bSPeter Maydell asc->info = info; 16969e5e54d1SPeter Maydell } 16979e5e54d1SPeter Maydell 16984c3690b5SPeter Maydell static const TypeInfo armsse_info = { 16998055340fSEduardo Habkost .name = TYPE_ARM_SSE, 17009e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 170193dbd103SPeter Maydell .instance_size = sizeof(ARMSSE), 1702512c65e6SEduardo Habkost .class_size = sizeof(ARMSSEClass), 170313628891SPeter Maydell .instance_init = armsse_init, 17044c3690b5SPeter Maydell .abstract = true, 17059e5e54d1SPeter Maydell .interfaces = (InterfaceInfo[]) { 17069e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE }, 17079e5e54d1SPeter Maydell { } 17089e5e54d1SPeter Maydell } 17099e5e54d1SPeter Maydell }; 17109e5e54d1SPeter Maydell 17114c3690b5SPeter Maydell static void armsse_register_types(void) 17129e5e54d1SPeter Maydell { 17134c3690b5SPeter Maydell int i; 17144c3690b5SPeter Maydell 17154c3690b5SPeter Maydell type_register_static(&armsse_info); 17164c3690b5SPeter Maydell 17174c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) { 17184c3690b5SPeter Maydell TypeInfo ti = { 17194c3690b5SPeter Maydell .name = armsse_variants[i].name, 17208055340fSEduardo Habkost .parent = TYPE_ARM_SSE, 172113628891SPeter Maydell .class_init = armsse_class_init, 17224c3690b5SPeter Maydell .class_data = (void *)&armsse_variants[i], 17234c3690b5SPeter Maydell }; 17244c3690b5SPeter Maydell type_register(&ti); 17254c3690b5SPeter Maydell } 17269e5e54d1SPeter Maydell } 17279e5e54d1SPeter Maydell 17284c3690b5SPeter Maydell type_init(armsse_register_types); 1729