19e5e54d1SPeter Maydell /*
293dbd103SPeter Maydell * Arm SSE (Subsystems for Embedded): IoTKit
39e5e54d1SPeter Maydell *
49e5e54d1SPeter Maydell * Copyright (c) 2018 Linaro Limited
59e5e54d1SPeter Maydell * Written by Peter Maydell
69e5e54d1SPeter Maydell *
79e5e54d1SPeter Maydell * This program is free software; you can redistribute it and/or modify
89e5e54d1SPeter Maydell * it under the terms of the GNU General Public License version 2 or
99e5e54d1SPeter Maydell * (at your option) any later version.
109e5e54d1SPeter Maydell */
119e5e54d1SPeter Maydell
129e5e54d1SPeter Maydell #include "qemu/osdep.h"
139e5e54d1SPeter Maydell #include "qemu/log.h"
140b8fa32fSMarkus Armbruster #include "qemu/module.h"
15aab7a378SPeter Maydell #include "qemu/bitops.h"
16cbb56388SPeter Maydell #include "qemu/units.h"
179e5e54d1SPeter Maydell #include "qapi/error.h"
189e5e54d1SPeter Maydell #include "trace.h"
199e5e54d1SPeter Maydell #include "hw/sysbus.h"
20d6454270SMarkus Armbruster #include "migration/vmstate.h"
219e5e54d1SPeter Maydell #include "hw/registerfields.h"
226eee5d24SPeter Maydell #include "hw/arm/armsse.h"
23419a7f80SPeter Maydell #include "hw/arm/armsse-version.h"
2412ec8bd5SPeter Maydell #include "hw/arm/boot.h"
2564552b6bSMarkus Armbruster #include "hw/irq.h"
268fd34dc0SPeter Maydell #include "hw/qdev-clock.h"
279e5e54d1SPeter Maydell
28e94d7723SPeter Maydell /*
29e94d7723SPeter Maydell * The SSE-300 puts some devices in different places to the
30e94d7723SPeter Maydell * SSE-200 (and original IoTKit). We use an array of these structs
31e94d7723SPeter Maydell * to define how each variant lays out these devices. (Parts of the
32e94d7723SPeter Maydell * SoC that are the same for all variants aren't handled via these
33e94d7723SPeter Maydell * data structures.)
34e94d7723SPeter Maydell */
35e94d7723SPeter Maydell
36e94d7723SPeter Maydell #define NO_IRQ -1
37e94d7723SPeter Maydell #define NO_PPC -1
381292b932SPeter Maydell /*
391292b932SPeter Maydell * Special values for ARMSSEDeviceInfo::irq to indicate that this
401292b932SPeter Maydell * device uses one of the inputs to the OR gate that feeds into the
411292b932SPeter Maydell * CPU NMI input.
421292b932SPeter Maydell */
431292b932SPeter Maydell #define NMI_0 10000
441292b932SPeter Maydell #define NMI_1 10001
45e94d7723SPeter Maydell
46e94d7723SPeter Maydell typedef struct ARMSSEDeviceInfo {
47e94d7723SPeter Maydell const char *name; /* name to use for the QOM object; NULL terminates list */
48e94d7723SPeter Maydell const char *type; /* QOM type name */
49e94d7723SPeter Maydell unsigned int index; /* Which of the N devices of this type is this ? */
50e94d7723SPeter Maydell hwaddr addr;
51a459e849SPeter Maydell hwaddr size; /* only needed for TYPE_UNIMPLEMENTED_DEVICE */
52e94d7723SPeter Maydell int ppc; /* Index of APB PPC this device is wired up to, or NO_PPC */
53e94d7723SPeter Maydell int ppc_port; /* Port number of this device on the PPC */
541292b932SPeter Maydell int irq; /* NO_IRQ, or 0..NUM_SSE_IRQS-1, or NMI_0 or NMI_1 */
551292b932SPeter Maydell bool slowclk; /* true if device uses the slow 32KHz clock */
56e94d7723SPeter Maydell } ARMSSEDeviceInfo;
57e94d7723SPeter Maydell
584c3690b5SPeter Maydell struct ARMSSEInfo {
594c3690b5SPeter Maydell const char *name;
60330ef14eSPeter Maydell const char *cpu_type;
61419a7f80SPeter Maydell uint32_t sse_version;
62f0cab7feSPeter Maydell int sram_banks;
634eb17709SPeter Maydell uint32_t sram_bank_base;
6491c1e9fcSPeter Maydell int num_cpus;
65dde0c491SPeter Maydell uint32_t sys_version;
66446587a9SPeter Maydell uint32_t iidr;
67aab7a378SPeter Maydell uint32_t cpuwait_rst;
68f8574705SPeter Maydell bool has_mhus;
692357bca5SPeter Maydell bool has_cachectrl;
70c1f57257SPeter Maydell bool has_cpusecctrl;
71ade67dcdSPeter Maydell bool has_cpuid;
724668b441SPeter Maydell bool has_cpu_pwrctrl;
739febd175SPeter Maydell bool has_sse_counter;
74cbb56388SPeter Maydell bool has_tcms;
75662cede9SRichard Henderson uint8_t props_count;
76e15bd5ddSRichard Henderson const Property *props;
77e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo;
781aa9e174SPeter Maydell const bool *irq_is_common;
79a90a862bSPeter Maydell };
80a90a862bSPeter Maydell
81e15bd5ddSRichard Henderson static const Property iotkit_properties[] = {
82a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
83a90a862bSPeter Maydell MemoryRegion *),
84a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
85a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15),
86a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
87a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true),
88a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true),
89e73b8bb8SPeter Maydell DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8),
90e73b8bb8SPeter Maydell DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8),
91a90a862bSPeter Maydell };
92a90a862bSPeter Maydell
93e15bd5ddSRichard Henderson static const Property sse200_properties[] = {
94a90a862bSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
95a90a862bSPeter Maydell MemoryRegion *),
96a90a862bSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
97a90a862bSPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 15),
98a90a862bSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
99a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], false),
100a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], false),
101a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_FPU", ARMSSE, cpu_fpu[1], true),
102a90a862bSPeter Maydell DEFINE_PROP_BOOL("CPU1_DSP", ARMSSE, cpu_dsp[1], true),
103e73b8bb8SPeter Maydell DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8),
104e73b8bb8SPeter Maydell DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8),
105e73b8bb8SPeter Maydell DEFINE_PROP_UINT32("CPU1_MPU_NS", ARMSSE, cpu_mpu_ns[1], 8),
106e73b8bb8SPeter Maydell DEFINE_PROP_UINT32("CPU1_MPU_S", ARMSSE, cpu_mpu_s[1], 8),
1074c3690b5SPeter Maydell };
1084c3690b5SPeter Maydell
109e15bd5ddSRichard Henderson static const Property sse300_properties[] = {
1101df0878cSPeter Maydell DEFINE_PROP_LINK("memory", ARMSSE, board_memory, TYPE_MEMORY_REGION,
1111df0878cSPeter Maydell MemoryRegion *),
1121df0878cSPeter Maydell DEFINE_PROP_UINT32("EXP_NUMIRQ", ARMSSE, exp_numirq, 64),
1134eb17709SPeter Maydell DEFINE_PROP_UINT32("SRAM_ADDR_WIDTH", ARMSSE, sram_addr_width, 18),
1141df0878cSPeter Maydell DEFINE_PROP_UINT32("init-svtor", ARMSSE, init_svtor, 0x10000000),
1151df0878cSPeter Maydell DEFINE_PROP_BOOL("CPU0_FPU", ARMSSE, cpu_fpu[0], true),
1161df0878cSPeter Maydell DEFINE_PROP_BOOL("CPU0_DSP", ARMSSE, cpu_dsp[0], true),
117e73b8bb8SPeter Maydell DEFINE_PROP_UINT32("CPU0_MPU_NS", ARMSSE, cpu_mpu_ns[0], 8),
118e73b8bb8SPeter Maydell DEFINE_PROP_UINT32("CPU0_MPU_S", ARMSSE, cpu_mpu_s[0], 8),
1191df0878cSPeter Maydell };
1201df0878cSPeter Maydell
121a459e849SPeter Maydell static const ARMSSEDeviceInfo iotkit_devices[] = {
122e94d7723SPeter Maydell {
123e94d7723SPeter Maydell .name = "timer0",
124e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER,
125e94d7723SPeter Maydell .index = 0,
126e94d7723SPeter Maydell .addr = 0x40000000,
127e94d7723SPeter Maydell .ppc = 0,
128e94d7723SPeter Maydell .ppc_port = 0,
129e94d7723SPeter Maydell .irq = 3,
130e94d7723SPeter Maydell },
131e94d7723SPeter Maydell {
132e94d7723SPeter Maydell .name = "timer1",
133e94d7723SPeter Maydell .type = TYPE_CMSDK_APB_TIMER,
134e94d7723SPeter Maydell .index = 1,
135e94d7723SPeter Maydell .addr = 0x40001000,
136e94d7723SPeter Maydell .ppc = 0,
137e94d7723SPeter Maydell .ppc_port = 1,
138e94d7723SPeter Maydell .irq = 4,
139e94d7723SPeter Maydell },
140e94d7723SPeter Maydell {
14199865afcSPeter Maydell .name = "s32ktimer",
14299865afcSPeter Maydell .type = TYPE_CMSDK_APB_TIMER,
14399865afcSPeter Maydell .index = 2,
14499865afcSPeter Maydell .addr = 0x4002f000,
14599865afcSPeter Maydell .ppc = 1,
14699865afcSPeter Maydell .ppc_port = 0,
14799865afcSPeter Maydell .irq = 2,
14899865afcSPeter Maydell .slowclk = true,
14999865afcSPeter Maydell },
15099865afcSPeter Maydell {
1517e8e25dbSPeter Maydell .name = "dualtimer",
1527e8e25dbSPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER,
1537e8e25dbSPeter Maydell .index = 0,
1547e8e25dbSPeter Maydell .addr = 0x40002000,
1557e8e25dbSPeter Maydell .ppc = 0,
1567e8e25dbSPeter Maydell .ppc_port = 2,
1577e8e25dbSPeter Maydell .irq = 5,
1587e8e25dbSPeter Maydell },
1597e8e25dbSPeter Maydell {
1601292b932SPeter Maydell .name = "s32kwatchdog",
1611292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG,
1621292b932SPeter Maydell .index = 0,
1631292b932SPeter Maydell .addr = 0x5002e000,
1641292b932SPeter Maydell .ppc = NO_PPC,
1651292b932SPeter Maydell .irq = NMI_0,
1661292b932SPeter Maydell .slowclk = true,
1671292b932SPeter Maydell },
1681292b932SPeter Maydell {
1691292b932SPeter Maydell .name = "nswatchdog",
1701292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG,
1711292b932SPeter Maydell .index = 1,
1721292b932SPeter Maydell .addr = 0x40081000,
1731292b932SPeter Maydell .ppc = NO_PPC,
1741292b932SPeter Maydell .irq = 1,
1751292b932SPeter Maydell },
1761292b932SPeter Maydell {
1771292b932SPeter Maydell .name = "swatchdog",
1781292b932SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG,
1791292b932SPeter Maydell .index = 2,
1801292b932SPeter Maydell .addr = 0x50081000,
1811292b932SPeter Maydell .ppc = NO_PPC,
1821292b932SPeter Maydell .irq = NMI_1,
1831292b932SPeter Maydell },
1841292b932SPeter Maydell {
18539bd0bb1SPeter Maydell .name = "armsse-sysinfo",
18639bd0bb1SPeter Maydell .type = TYPE_IOTKIT_SYSINFO,
18739bd0bb1SPeter Maydell .index = 0,
18839bd0bb1SPeter Maydell .addr = 0x40020000,
18939bd0bb1SPeter Maydell .ppc = NO_PPC,
19039bd0bb1SPeter Maydell .irq = NO_IRQ,
19139bd0bb1SPeter Maydell },
19239bd0bb1SPeter Maydell {
1939de4ddb4SPeter Maydell .name = "armsse-sysctl",
1949de4ddb4SPeter Maydell .type = TYPE_IOTKIT_SYSCTL,
1959de4ddb4SPeter Maydell .index = 0,
1969de4ddb4SPeter Maydell .addr = 0x50021000,
1979de4ddb4SPeter Maydell .ppc = NO_PPC,
1989de4ddb4SPeter Maydell .irq = NO_IRQ,
1999de4ddb4SPeter Maydell },
2009de4ddb4SPeter Maydell {
201e94d7723SPeter Maydell .name = NULL,
202e94d7723SPeter Maydell }
203e94d7723SPeter Maydell };
204e94d7723SPeter Maydell
205a459e849SPeter Maydell static const ARMSSEDeviceInfo sse200_devices[] = {
206a459e849SPeter Maydell {
207a459e849SPeter Maydell .name = "timer0",
208a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER,
209a459e849SPeter Maydell .index = 0,
210a459e849SPeter Maydell .addr = 0x40000000,
211a459e849SPeter Maydell .ppc = 0,
212a459e849SPeter Maydell .ppc_port = 0,
213a459e849SPeter Maydell .irq = 3,
214a459e849SPeter Maydell },
215a459e849SPeter Maydell {
216a459e849SPeter Maydell .name = "timer1",
217a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER,
218a459e849SPeter Maydell .index = 1,
219a459e849SPeter Maydell .addr = 0x40001000,
220a459e849SPeter Maydell .ppc = 0,
221a459e849SPeter Maydell .ppc_port = 1,
222a459e849SPeter Maydell .irq = 4,
223a459e849SPeter Maydell },
224a459e849SPeter Maydell {
225a459e849SPeter Maydell .name = "s32ktimer",
226a459e849SPeter Maydell .type = TYPE_CMSDK_APB_TIMER,
227a459e849SPeter Maydell .index = 2,
228a459e849SPeter Maydell .addr = 0x4002f000,
229a459e849SPeter Maydell .ppc = 1,
230a459e849SPeter Maydell .ppc_port = 0,
231a459e849SPeter Maydell .irq = 2,
232a459e849SPeter Maydell .slowclk = true,
233a459e849SPeter Maydell },
234a459e849SPeter Maydell {
235a459e849SPeter Maydell .name = "dualtimer",
236a459e849SPeter Maydell .type = TYPE_CMSDK_APB_DUALTIMER,
237a459e849SPeter Maydell .index = 0,
238a459e849SPeter Maydell .addr = 0x40002000,
239a459e849SPeter Maydell .ppc = 0,
240a459e849SPeter Maydell .ppc_port = 2,
241a459e849SPeter Maydell .irq = 5,
242a459e849SPeter Maydell },
243a459e849SPeter Maydell {
244a459e849SPeter Maydell .name = "s32kwatchdog",
245a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG,
246a459e849SPeter Maydell .index = 0,
247a459e849SPeter Maydell .addr = 0x5002e000,
248a459e849SPeter Maydell .ppc = NO_PPC,
249a459e849SPeter Maydell .irq = NMI_0,
250a459e849SPeter Maydell .slowclk = true,
251a459e849SPeter Maydell },
252a459e849SPeter Maydell {
253a459e849SPeter Maydell .name = "nswatchdog",
254a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG,
255a459e849SPeter Maydell .index = 1,
256a459e849SPeter Maydell .addr = 0x40081000,
257a459e849SPeter Maydell .ppc = NO_PPC,
258a459e849SPeter Maydell .irq = 1,
259a459e849SPeter Maydell },
260a459e849SPeter Maydell {
261a459e849SPeter Maydell .name = "swatchdog",
262a459e849SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG,
263a459e849SPeter Maydell .index = 2,
264a459e849SPeter Maydell .addr = 0x50081000,
265a459e849SPeter Maydell .ppc = NO_PPC,
266a459e849SPeter Maydell .irq = NMI_1,
267a459e849SPeter Maydell },
268a459e849SPeter Maydell {
269a459e849SPeter Maydell .name = "armsse-sysinfo",
270a459e849SPeter Maydell .type = TYPE_IOTKIT_SYSINFO,
271a459e849SPeter Maydell .index = 0,
272a459e849SPeter Maydell .addr = 0x40020000,
273a459e849SPeter Maydell .ppc = NO_PPC,
274a459e849SPeter Maydell .irq = NO_IRQ,
275a459e849SPeter Maydell },
276a459e849SPeter Maydell {
277a459e849SPeter Maydell .name = "armsse-sysctl",
278a459e849SPeter Maydell .type = TYPE_IOTKIT_SYSCTL,
279a459e849SPeter Maydell .index = 0,
280a459e849SPeter Maydell .addr = 0x50021000,
281a459e849SPeter Maydell .ppc = NO_PPC,
282a459e849SPeter Maydell .irq = NO_IRQ,
283a459e849SPeter Maydell },
284a459e849SPeter Maydell {
285a459e849SPeter Maydell .name = "CPU0CORE_PPU",
286a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
287a459e849SPeter Maydell .index = 0,
288a459e849SPeter Maydell .addr = 0x50023000,
289a459e849SPeter Maydell .size = 0x1000,
290a459e849SPeter Maydell .ppc = NO_PPC,
291a459e849SPeter Maydell .irq = NO_IRQ,
292a459e849SPeter Maydell },
293a459e849SPeter Maydell {
294a459e849SPeter Maydell .name = "CPU1CORE_PPU",
295a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
296a459e849SPeter Maydell .index = 1,
297a459e849SPeter Maydell .addr = 0x50025000,
298a459e849SPeter Maydell .size = 0x1000,
299a459e849SPeter Maydell .ppc = NO_PPC,
300a459e849SPeter Maydell .irq = NO_IRQ,
301a459e849SPeter Maydell },
302a459e849SPeter Maydell {
303a459e849SPeter Maydell .name = "DBG_PPU",
304a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
305a459e849SPeter Maydell .index = 2,
306a459e849SPeter Maydell .addr = 0x50029000,
307a459e849SPeter Maydell .size = 0x1000,
308a459e849SPeter Maydell .ppc = NO_PPC,
309a459e849SPeter Maydell .irq = NO_IRQ,
310a459e849SPeter Maydell },
311a459e849SPeter Maydell {
312a459e849SPeter Maydell .name = "RAM0_PPU",
313a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
314a459e849SPeter Maydell .index = 3,
315a459e849SPeter Maydell .addr = 0x5002a000,
316a459e849SPeter Maydell .size = 0x1000,
317a459e849SPeter Maydell .ppc = NO_PPC,
318a459e849SPeter Maydell .irq = NO_IRQ,
319a459e849SPeter Maydell },
320a459e849SPeter Maydell {
321a459e849SPeter Maydell .name = "RAM1_PPU",
322a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
323a459e849SPeter Maydell .index = 4,
324a459e849SPeter Maydell .addr = 0x5002b000,
325a459e849SPeter Maydell .size = 0x1000,
326a459e849SPeter Maydell .ppc = NO_PPC,
327a459e849SPeter Maydell .irq = NO_IRQ,
328a459e849SPeter Maydell },
329a459e849SPeter Maydell {
330a459e849SPeter Maydell .name = "RAM2_PPU",
331a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
332a459e849SPeter Maydell .index = 5,
333a459e849SPeter Maydell .addr = 0x5002c000,
334a459e849SPeter Maydell .size = 0x1000,
335a459e849SPeter Maydell .ppc = NO_PPC,
336a459e849SPeter Maydell .irq = NO_IRQ,
337a459e849SPeter Maydell },
338a459e849SPeter Maydell {
339a459e849SPeter Maydell .name = "RAM3_PPU",
340a459e849SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
341a459e849SPeter Maydell .index = 6,
342a459e849SPeter Maydell .addr = 0x5002d000,
343a459e849SPeter Maydell .size = 0x1000,
344a459e849SPeter Maydell .ppc = NO_PPC,
345a459e849SPeter Maydell .irq = NO_IRQ,
346a459e849SPeter Maydell },
347a459e849SPeter Maydell {
3486fe8acb4SPeter Maydell .name = "SYS_PPU",
3496fe8acb4SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
3506fe8acb4SPeter Maydell .index = 7,
3516fe8acb4SPeter Maydell .addr = 0x50022000,
3526fe8acb4SPeter Maydell .size = 0x1000,
3536fe8acb4SPeter Maydell .ppc = NO_PPC,
3546fe8acb4SPeter Maydell .irq = NO_IRQ,
3556fe8acb4SPeter Maydell },
3566fe8acb4SPeter Maydell {
357a459e849SPeter Maydell .name = NULL,
358a459e849SPeter Maydell }
359a459e849SPeter Maydell };
360a459e849SPeter Maydell
3618901bb41SPeter Maydell static const ARMSSEDeviceInfo sse300_devices[] = {
3628901bb41SPeter Maydell {
3638901bb41SPeter Maydell .name = "timer0",
3648901bb41SPeter Maydell .type = TYPE_SSE_TIMER,
3658901bb41SPeter Maydell .index = 0,
3668901bb41SPeter Maydell .addr = 0x48000000,
3678901bb41SPeter Maydell .ppc = 0,
3688901bb41SPeter Maydell .ppc_port = 0,
3698901bb41SPeter Maydell .irq = 3,
3708901bb41SPeter Maydell },
3718901bb41SPeter Maydell {
3728901bb41SPeter Maydell .name = "timer1",
3738901bb41SPeter Maydell .type = TYPE_SSE_TIMER,
3748901bb41SPeter Maydell .index = 1,
3758901bb41SPeter Maydell .addr = 0x48001000,
3768901bb41SPeter Maydell .ppc = 0,
3778901bb41SPeter Maydell .ppc_port = 1,
3788901bb41SPeter Maydell .irq = 4,
3798901bb41SPeter Maydell },
3808901bb41SPeter Maydell {
3818901bb41SPeter Maydell .name = "timer2",
3828901bb41SPeter Maydell .type = TYPE_SSE_TIMER,
3838901bb41SPeter Maydell .index = 2,
3848901bb41SPeter Maydell .addr = 0x48002000,
3858901bb41SPeter Maydell .ppc = 0,
3868901bb41SPeter Maydell .ppc_port = 2,
3878901bb41SPeter Maydell .irq = 5,
3888901bb41SPeter Maydell },
3898901bb41SPeter Maydell {
3908901bb41SPeter Maydell .name = "timer3",
3918901bb41SPeter Maydell .type = TYPE_SSE_TIMER,
3928901bb41SPeter Maydell .index = 3,
3938901bb41SPeter Maydell .addr = 0x48003000,
3948901bb41SPeter Maydell .ppc = 0,
3958901bb41SPeter Maydell .ppc_port = 5,
3968901bb41SPeter Maydell .irq = 27,
3978901bb41SPeter Maydell },
3988901bb41SPeter Maydell {
3998901bb41SPeter Maydell .name = "s32ktimer",
4008901bb41SPeter Maydell .type = TYPE_CMSDK_APB_TIMER,
4018901bb41SPeter Maydell .index = 0,
4028901bb41SPeter Maydell .addr = 0x4802f000,
4038901bb41SPeter Maydell .ppc = 1,
4048901bb41SPeter Maydell .ppc_port = 0,
4058901bb41SPeter Maydell .irq = 2,
4068901bb41SPeter Maydell .slowclk = true,
4078901bb41SPeter Maydell },
4088901bb41SPeter Maydell {
4098901bb41SPeter Maydell .name = "s32kwatchdog",
4108901bb41SPeter Maydell .type = TYPE_CMSDK_APB_WATCHDOG,
4118901bb41SPeter Maydell .index = 0,
4128901bb41SPeter Maydell .addr = 0x4802e000,
4138901bb41SPeter Maydell .ppc = NO_PPC,
4148901bb41SPeter Maydell .irq = NMI_0,
4158901bb41SPeter Maydell .slowclk = true,
4168901bb41SPeter Maydell },
4178901bb41SPeter Maydell {
4188901bb41SPeter Maydell .name = "watchdog",
4198901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
4208901bb41SPeter Maydell .index = 0,
4218901bb41SPeter Maydell .addr = 0x48040000,
4228901bb41SPeter Maydell .size = 0x2000,
4238901bb41SPeter Maydell .ppc = NO_PPC,
4248901bb41SPeter Maydell .irq = NO_IRQ,
4258901bb41SPeter Maydell },
4268901bb41SPeter Maydell {
4278901bb41SPeter Maydell .name = "armsse-sysinfo",
4288901bb41SPeter Maydell .type = TYPE_IOTKIT_SYSINFO,
4298901bb41SPeter Maydell .index = 0,
4308901bb41SPeter Maydell .addr = 0x48020000,
4318901bb41SPeter Maydell .ppc = NO_PPC,
4328901bb41SPeter Maydell .irq = NO_IRQ,
4338901bb41SPeter Maydell },
4348901bb41SPeter Maydell {
4358901bb41SPeter Maydell .name = "armsse-sysctl",
4368901bb41SPeter Maydell .type = TYPE_IOTKIT_SYSCTL,
4378901bb41SPeter Maydell .index = 0,
4388901bb41SPeter Maydell .addr = 0x58021000,
4398901bb41SPeter Maydell .ppc = NO_PPC,
4408901bb41SPeter Maydell .irq = NO_IRQ,
4418901bb41SPeter Maydell },
4428901bb41SPeter Maydell {
4438901bb41SPeter Maydell .name = "SYS_PPU",
4448901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
4458901bb41SPeter Maydell .index = 1,
4468901bb41SPeter Maydell .addr = 0x58022000,
4478901bb41SPeter Maydell .size = 0x1000,
4488901bb41SPeter Maydell .ppc = NO_PPC,
4498901bb41SPeter Maydell .irq = NO_IRQ,
4508901bb41SPeter Maydell },
4518901bb41SPeter Maydell {
4528901bb41SPeter Maydell .name = "CPU0CORE_PPU",
4538901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
4548901bb41SPeter Maydell .index = 2,
4558901bb41SPeter Maydell .addr = 0x50023000,
4568901bb41SPeter Maydell .size = 0x1000,
4578901bb41SPeter Maydell .ppc = NO_PPC,
4588901bb41SPeter Maydell .irq = NO_IRQ,
4598901bb41SPeter Maydell },
4608901bb41SPeter Maydell {
4618901bb41SPeter Maydell .name = "MGMT_PPU",
4628901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
4638901bb41SPeter Maydell .index = 3,
4648901bb41SPeter Maydell .addr = 0x50028000,
4658901bb41SPeter Maydell .size = 0x1000,
4668901bb41SPeter Maydell .ppc = NO_PPC,
4678901bb41SPeter Maydell .irq = NO_IRQ,
4688901bb41SPeter Maydell },
4698901bb41SPeter Maydell {
4708901bb41SPeter Maydell .name = "DEBUG_PPU",
4718901bb41SPeter Maydell .type = TYPE_UNIMPLEMENTED_DEVICE,
4728901bb41SPeter Maydell .index = 4,
4738901bb41SPeter Maydell .addr = 0x50029000,
4748901bb41SPeter Maydell .size = 0x1000,
4758901bb41SPeter Maydell .ppc = NO_PPC,
4768901bb41SPeter Maydell .irq = NO_IRQ,
4778901bb41SPeter Maydell },
4788901bb41SPeter Maydell {
4798901bb41SPeter Maydell .name = NULL,
4808901bb41SPeter Maydell }
4818901bb41SPeter Maydell };
4828901bb41SPeter Maydell
4831aa9e174SPeter Maydell /* Is internal IRQ n shared between CPUs in a multi-core SSE ? */
4841aa9e174SPeter Maydell static const bool sse200_irq_is_common[32] = {
4851aa9e174SPeter Maydell [0 ... 5] = true,
4861aa9e174SPeter Maydell /* 6, 7: per-CPU MHU interrupts */
4871aa9e174SPeter Maydell [8 ... 12] = true,
4881aa9e174SPeter Maydell /* 13: per-CPU icache interrupt */
4891aa9e174SPeter Maydell /* 14: reserved */
4901aa9e174SPeter Maydell [15 ... 20] = true,
4911aa9e174SPeter Maydell /* 21: reserved */
4921aa9e174SPeter Maydell [22 ... 26] = true,
4931aa9e174SPeter Maydell /* 27: reserved */
4941aa9e174SPeter Maydell /* 28, 29: per-CPU CTI interrupts */
4951aa9e174SPeter Maydell /* 30, 31: reserved */
4961aa9e174SPeter Maydell };
4971aa9e174SPeter Maydell
4988901bb41SPeter Maydell static const bool sse300_irq_is_common[32] = {
4998901bb41SPeter Maydell [0 ... 5] = true,
5008901bb41SPeter Maydell /* 6, 7: per-CPU MHU interrupts */
5018901bb41SPeter Maydell [8 ... 12] = true,
5028901bb41SPeter Maydell /* 13: reserved */
5038901bb41SPeter Maydell [14 ... 16] = true,
5048901bb41SPeter Maydell /* 17-25: reserved */
5058901bb41SPeter Maydell [26 ... 27] = true,
5068901bb41SPeter Maydell /* 28, 29: per-CPU CTI interrupts */
5078901bb41SPeter Maydell /* 30, 31: reserved */
5088901bb41SPeter Maydell };
5098901bb41SPeter Maydell
5104c3690b5SPeter Maydell static const ARMSSEInfo armsse_variants[] = {
5114c3690b5SPeter Maydell {
5124c3690b5SPeter Maydell .name = TYPE_IOTKIT,
513419a7f80SPeter Maydell .sse_version = ARMSSE_IOTKIT,
514330ef14eSPeter Maydell .cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"),
515f0cab7feSPeter Maydell .sram_banks = 1,
5164eb17709SPeter Maydell .sram_bank_base = 0x20000000,
51791c1e9fcSPeter Maydell .num_cpus = 1,
518dde0c491SPeter Maydell .sys_version = 0x41743,
519446587a9SPeter Maydell .iidr = 0,
520aab7a378SPeter Maydell .cpuwait_rst = 0,
521f8574705SPeter Maydell .has_mhus = false,
5222357bca5SPeter Maydell .has_cachectrl = false,
523c1f57257SPeter Maydell .has_cpusecctrl = false,
524ade67dcdSPeter Maydell .has_cpuid = false,
5254668b441SPeter Maydell .has_cpu_pwrctrl = false,
5269febd175SPeter Maydell .has_sse_counter = false,
527cbb56388SPeter Maydell .has_tcms = false,
528a90a862bSPeter Maydell .props = iotkit_properties,
529662cede9SRichard Henderson .props_count = ARRAY_SIZE(iotkit_properties),
530a459e849SPeter Maydell .devinfo = iotkit_devices,
5311aa9e174SPeter Maydell .irq_is_common = sse200_irq_is_common,
5324c3690b5SPeter Maydell },
5330829d24eSPeter Maydell {
5340829d24eSPeter Maydell .name = TYPE_SSE200,
535419a7f80SPeter Maydell .sse_version = ARMSSE_SSE200,
536330ef14eSPeter Maydell .cpu_type = ARM_CPU_TYPE_NAME("cortex-m33"),
5370829d24eSPeter Maydell .sram_banks = 4,
5384eb17709SPeter Maydell .sram_bank_base = 0x20000000,
5390829d24eSPeter Maydell .num_cpus = 2,
5400829d24eSPeter Maydell .sys_version = 0x22041743,
541446587a9SPeter Maydell .iidr = 0,
542aab7a378SPeter Maydell .cpuwait_rst = 2,
5430829d24eSPeter Maydell .has_mhus = true,
5440829d24eSPeter Maydell .has_cachectrl = true,
5450829d24eSPeter Maydell .has_cpusecctrl = true,
5460829d24eSPeter Maydell .has_cpuid = true,
5474668b441SPeter Maydell .has_cpu_pwrctrl = false,
5489febd175SPeter Maydell .has_sse_counter = false,
549cbb56388SPeter Maydell .has_tcms = false,
5501df0878cSPeter Maydell .props = sse200_properties,
551662cede9SRichard Henderson .props_count = ARRAY_SIZE(sse200_properties),
552e94d7723SPeter Maydell .devinfo = sse200_devices,
5531aa9e174SPeter Maydell .irq_is_common = sse200_irq_is_common,
5540829d24eSPeter Maydell },
5558901bb41SPeter Maydell {
5568901bb41SPeter Maydell .name = TYPE_SSE300,
5578901bb41SPeter Maydell .sse_version = ARMSSE_SSE300,
558330ef14eSPeter Maydell .cpu_type = ARM_CPU_TYPE_NAME("cortex-m55"),
5598901bb41SPeter Maydell .sram_banks = 2,
5604eb17709SPeter Maydell .sram_bank_base = 0x21000000,
5618901bb41SPeter Maydell .num_cpus = 1,
5628901bb41SPeter Maydell .sys_version = 0x7e00043b,
5638901bb41SPeter Maydell .iidr = 0x74a0043b,
5648901bb41SPeter Maydell .cpuwait_rst = 0,
5658901bb41SPeter Maydell .has_mhus = false,
5668901bb41SPeter Maydell .has_cachectrl = false,
5678901bb41SPeter Maydell .has_cpusecctrl = true,
5688901bb41SPeter Maydell .has_cpuid = true,
5698901bb41SPeter Maydell .has_cpu_pwrctrl = true,
5708901bb41SPeter Maydell .has_sse_counter = true,
571cbb56388SPeter Maydell .has_tcms = true,
5721df0878cSPeter Maydell .props = sse300_properties,
573662cede9SRichard Henderson .props_count = ARRAY_SIZE(sse300_properties),
5748901bb41SPeter Maydell .devinfo = sse300_devices,
5758901bb41SPeter Maydell .irq_is_common = sse300_irq_is_common,
5768901bb41SPeter Maydell },
5774c3690b5SPeter Maydell };
5784c3690b5SPeter Maydell
armsse_sys_config_value(ARMSSE * s,const ARMSSEInfo * info)579dde0c491SPeter Maydell static uint32_t armsse_sys_config_value(ARMSSE *s, const ARMSSEInfo *info)
580dde0c491SPeter Maydell {
581dde0c491SPeter Maydell /* Return the SYS_CONFIG value for this SSE */
582dde0c491SPeter Maydell uint32_t sys_config;
583dde0c491SPeter Maydell
584c89cef3aSPeter Maydell switch (info->sse_version) {
585c89cef3aSPeter Maydell case ARMSSE_IOTKIT:
586dde0c491SPeter Maydell sys_config = 0;
587dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks);
588dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 4, s->sram_addr_width - 12);
589dde0c491SPeter Maydell break;
590c89cef3aSPeter Maydell case ARMSSE_SSE200:
591dde0c491SPeter Maydell sys_config = 0;
592dde0c491SPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks);
593dde0c491SPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width);
594dde0c491SPeter Maydell sys_config = deposit32(sys_config, 24, 4, 2);
595dde0c491SPeter Maydell if (info->num_cpus > 1) {
596dde0c491SPeter Maydell sys_config = deposit32(sys_config, 10, 1, 1);
597dde0c491SPeter Maydell sys_config = deposit32(sys_config, 20, 4, info->sram_banks - 1);
598dde0c491SPeter Maydell sys_config = deposit32(sys_config, 28, 4, 2);
599dde0c491SPeter Maydell }
600dde0c491SPeter Maydell break;
601c89cef3aSPeter Maydell case ARMSSE_SSE300:
602c89cef3aSPeter Maydell sys_config = 0;
603c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 0, 4, info->sram_banks);
604c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 4, 5, s->sram_addr_width);
605c89cef3aSPeter Maydell sys_config = deposit32(sys_config, 16, 3, 3); /* CPU0 = Cortex-M55 */
606c89cef3aSPeter Maydell break;
607dde0c491SPeter Maydell default:
608dde0c491SPeter Maydell g_assert_not_reached();
609dde0c491SPeter Maydell }
610dde0c491SPeter Maydell return sys_config;
611dde0c491SPeter Maydell }
612dde0c491SPeter Maydell
613d61e4e1fSPeter Maydell /* Clock frequency in HZ of the 32KHz "slow clock" */
614d61e4e1fSPeter Maydell #define S32KCLK (32 * 1000)
615d61e4e1fSPeter Maydell
6163733f803SPeter Maydell /*
6173733f803SPeter Maydell * Create an alias region in @container of @size bytes starting at @base
6189e5e54d1SPeter Maydell * which mirrors the memory starting at @orig.
6199e5e54d1SPeter Maydell */
make_alias(ARMSSE * s,MemoryRegion * mr,MemoryRegion * container,const char * name,hwaddr base,hwaddr size,hwaddr orig)6203733f803SPeter Maydell static void make_alias(ARMSSE *s, MemoryRegion *mr, MemoryRegion *container,
6213733f803SPeter Maydell const char *name, hwaddr base, hwaddr size, hwaddr orig)
6229e5e54d1SPeter Maydell {
6233733f803SPeter Maydell memory_region_init_alias(mr, NULL, name, container, orig, size);
6249e5e54d1SPeter Maydell /* The alias is even lower priority than unimplemented_device regions */
6253733f803SPeter Maydell memory_region_add_subregion_overlap(container, base, mr, -1500);
6269e5e54d1SPeter Maydell }
6279e5e54d1SPeter Maydell
irq_status_forwarder(void * opaque,int n,int level)6289e5e54d1SPeter Maydell static void irq_status_forwarder(void *opaque, int n, int level)
6299e5e54d1SPeter Maydell {
6309e5e54d1SPeter Maydell qemu_irq destirq = opaque;
6319e5e54d1SPeter Maydell
6329e5e54d1SPeter Maydell qemu_set_irq(destirq, level);
6339e5e54d1SPeter Maydell }
6349e5e54d1SPeter Maydell
nsccfg_handler(void * opaque,int n,int level)6359e5e54d1SPeter Maydell static void nsccfg_handler(void *opaque, int n, int level)
6369e5e54d1SPeter Maydell {
6378055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque);
6389e5e54d1SPeter Maydell
6399e5e54d1SPeter Maydell s->nsccfg = level;
6409e5e54d1SPeter Maydell }
6419e5e54d1SPeter Maydell
armsse_forward_ppc(ARMSSE * s,const char * ppcname,int ppcnum)64213628891SPeter Maydell static void armsse_forward_ppc(ARMSSE *s, const char *ppcname, int ppcnum)
6439e5e54d1SPeter Maydell {
6449e5e54d1SPeter Maydell /* Each of the 4 AHB and 4 APB PPCs that might be present in a
64593dbd103SPeter Maydell * system using the ARMSSE has a collection of control lines which
6469e5e54d1SPeter Maydell * are provided by the security controller and which we want to
64793dbd103SPeter Maydell * expose as control lines on the ARMSSE device itself, so the
64893dbd103SPeter Maydell * code using the ARMSSE can wire them up to the PPCs.
6499e5e54d1SPeter Maydell */
6509e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[ppcnum];
65113628891SPeter Maydell DeviceState *armssedev = DEVICE(s);
6529e5e54d1SPeter Maydell DeviceState *dev_secctl = DEVICE(&s->secctl);
6539e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(splitter);
6549e5e54d1SPeter Maydell char *name;
6559e5e54d1SPeter Maydell
6569e5e54d1SPeter Maydell name = g_strdup_printf("%s_nonsec", ppcname);
65713628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name);
6589e5e54d1SPeter Maydell g_free(name);
6599e5e54d1SPeter Maydell name = g_strdup_printf("%s_ap", ppcname);
66013628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name);
6619e5e54d1SPeter Maydell g_free(name);
6629e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_enable", ppcname);
66313628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name);
6649e5e54d1SPeter Maydell g_free(name);
6659e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_clear", ppcname);
66613628891SPeter Maydell qdev_pass_gpios(dev_secctl, armssedev, name);
6679e5e54d1SPeter Maydell g_free(name);
6689e5e54d1SPeter Maydell
6699e5e54d1SPeter Maydell /* irq_status is a little more tricky, because we need to
6709e5e54d1SPeter Maydell * split it so we can send it both to the security controller
6719e5e54d1SPeter Maydell * and to our OR gate for the NVIC interrupt line.
6729e5e54d1SPeter Maydell * Connect up the splitter's outputs, and create a GPIO input
6739e5e54d1SPeter Maydell * which will pass the line state to the input splitter.
6749e5e54d1SPeter Maydell */
6759e5e54d1SPeter Maydell name = g_strdup_printf("%s_irq_status", ppcname);
6769e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0,
6779e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl,
6789e5e54d1SPeter Maydell name, 0));
6799e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1,
6809e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), ppcnum));
6819e5e54d1SPeter Maydell s->irq_status_in[ppcnum] = qdev_get_gpio_in(dev_splitter, 0);
68213628891SPeter Maydell qdev_init_gpio_in_named_with_opaque(armssedev, irq_status_forwarder,
6839e5e54d1SPeter Maydell s->irq_status_in[ppcnum], name, 1);
6849e5e54d1SPeter Maydell g_free(name);
6859e5e54d1SPeter Maydell }
6869e5e54d1SPeter Maydell
armsse_forward_sec_resp_cfg(ARMSSE * s)68713628891SPeter Maydell static void armsse_forward_sec_resp_cfg(ARMSSE *s)
6889e5e54d1SPeter Maydell {
6899e5e54d1SPeter Maydell /* Forward the 3rd output from the splitter device as a
69013628891SPeter Maydell * named GPIO output of the armsse object.
6919e5e54d1SPeter Maydell */
6929e5e54d1SPeter Maydell DeviceState *dev = DEVICE(s);
6939e5e54d1SPeter Maydell DeviceState *dev_splitter = DEVICE(&s->sec_resp_splitter);
6949e5e54d1SPeter Maydell
6959e5e54d1SPeter Maydell qdev_init_gpio_out_named(dev, &s->sec_resp_cfg, "sec_resp_cfg", 1);
6969e5e54d1SPeter Maydell s->sec_resp_cfg_in = qemu_allocate_irq(irq_status_forwarder,
6979e5e54d1SPeter Maydell s->sec_resp_cfg, 1);
6989e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 2, s->sec_resp_cfg_in);
6999e5e54d1SPeter Maydell }
7009e5e54d1SPeter Maydell
armsse_init(Object * obj)70113628891SPeter Maydell static void armsse_init(Object *obj)
7029e5e54d1SPeter Maydell {
7038055340fSEduardo Habkost ARMSSE *s = ARM_SSE(obj);
7048055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(obj);
705f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info;
706e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo;
7079e5e54d1SPeter Maydell int i;
7089e5e54d1SPeter Maydell
709f0cab7feSPeter Maydell assert(info->sram_banks <= MAX_SRAM_BANKS);
71091c1e9fcSPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS);
711f0cab7feSPeter Maydell
712683754c7SPeter Maydell s->mainclk = qdev_init_clock_in(DEVICE(s), "MAINCLK", NULL, NULL, 0);
7135ee0abedSPeter Maydell s->s32kclk = qdev_init_clock_in(DEVICE(s), "S32KCLK", NULL, NULL, 0);
7148fd34dc0SPeter Maydell
71513628891SPeter Maydell memory_region_init(&s->container, obj, "armsse-container", UINT64_MAX);
7169e5e54d1SPeter Maydell
71791c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) {
7187cd3a2e0SPeter Maydell /*
7197cd3a2e0SPeter Maydell * We put each CPU in its own cluster as they are logically
7207cd3a2e0SPeter Maydell * distinct and may be configured differently.
7217cd3a2e0SPeter Maydell */
7227cd3a2e0SPeter Maydell char *name;
7237cd3a2e0SPeter Maydell
7247cd3a2e0SPeter Maydell name = g_strdup_printf("cluster%d", i);
7259fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, &s->cluster[i], TYPE_CPU_CLUSTER);
7267cd3a2e0SPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cluster[i]), "cluster-id", i);
7277cd3a2e0SPeter Maydell g_free(name);
7287cd3a2e0SPeter Maydell
7297cd3a2e0SPeter Maydell name = g_strdup_printf("armv7m%d", i);
7305a147c8cSMarkus Armbruster object_initialize_child(OBJECT(&s->cluster[i]), name, &s->armv7m[i],
731287f4319SMarkus Armbruster TYPE_ARMV7M);
732330ef14eSPeter Maydell qdev_prop_set_string(DEVICE(&s->armv7m[i]), "cpu-type", info->cpu_type);
73391c1e9fcSPeter Maydell g_free(name);
734d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-cpu-container%d", i);
735d847ca51SPeter Maydell memory_region_init(&s->cpu_container[i], obj, name, UINT64_MAX);
736d847ca51SPeter Maydell g_free(name);
737d847ca51SPeter Maydell if (i > 0) {
738d847ca51SPeter Maydell name = g_strdup_printf("arm-sse-container-alias%d", i);
739d847ca51SPeter Maydell memory_region_init_alias(&s->container_alias[i - 1], obj,
740d847ca51SPeter Maydell name, &s->container, 0, UINT64_MAX);
741d847ca51SPeter Maydell g_free(name);
742d847ca51SPeter Maydell }
74391c1e9fcSPeter Maydell }
7449e5e54d1SPeter Maydell
745e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) {
746e94d7723SPeter Maydell assert(devinfo->ppc == NO_PPC || devinfo->ppc < ARRAY_SIZE(s->apb_ppc));
747e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) {
748e94d7723SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->timer));
749e94d7723SPeter Maydell object_initialize_child(obj, devinfo->name,
750e94d7723SPeter Maydell &s->timer[devinfo->index],
751e94d7723SPeter Maydell TYPE_CMSDK_APB_TIMER);
7527e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) {
7537e8e25dbSPeter Maydell assert(devinfo->index == 0);
7547e8e25dbSPeter Maydell object_initialize_child(obj, devinfo->name, &s->dualtimer,
7557e8e25dbSPeter Maydell TYPE_CMSDK_APB_DUALTIMER);
756f11de231SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_SSE_TIMER)) {
757f11de231SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->sse_timer));
758f11de231SPeter Maydell object_initialize_child(obj, devinfo->name,
759f11de231SPeter Maydell &s->sse_timer[devinfo->index],
760f11de231SPeter Maydell TYPE_SSE_TIMER);
7611292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) {
7621292b932SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->cmsdk_watchdog));
7631292b932SPeter Maydell object_initialize_child(obj, devinfo->name,
7641292b932SPeter Maydell &s->cmsdk_watchdog[devinfo->index],
7651292b932SPeter Maydell TYPE_CMSDK_APB_WATCHDOG);
76639bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) {
76739bd0bb1SPeter Maydell assert(devinfo->index == 0);
76839bd0bb1SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysinfo,
76939bd0bb1SPeter Maydell TYPE_IOTKIT_SYSINFO);
7709de4ddb4SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSCTL)) {
7719de4ddb4SPeter Maydell assert(devinfo->index == 0);
7729de4ddb4SPeter Maydell object_initialize_child(obj, devinfo->name, &s->sysctl,
7739de4ddb4SPeter Maydell TYPE_IOTKIT_SYSCTL);
774a459e849SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_UNIMPLEMENTED_DEVICE)) {
775a459e849SPeter Maydell assert(devinfo->index < ARRAY_SIZE(s->unimp));
776a459e849SPeter Maydell object_initialize_child(obj, devinfo->name,
777a459e849SPeter Maydell &s->unimp[devinfo->index],
778a459e849SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE);
779e94d7723SPeter Maydell } else {
780e94d7723SPeter Maydell g_assert_not_reached();
781e94d7723SPeter Maydell }
782e94d7723SPeter Maydell }
783e94d7723SPeter Maydell
784db873cc5SMarkus Armbruster object_initialize_child(obj, "secctl", &s->secctl, TYPE_IOTKIT_SECCTL);
78591eb4f64SPeter Maydell
78691eb4f64SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->apb_ppc); i++) {
78791eb4f64SPeter Maydell g_autofree char *name = g_strdup_printf("apb-ppc%d", i);
78891eb4f64SPeter Maydell object_initialize_child(obj, name, &s->apb_ppc[i], TYPE_TZ_PPC);
78991eb4f64SPeter Maydell }
79091eb4f64SPeter Maydell
791f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) {
792f0cab7feSPeter Maydell char *name = g_strdup_printf("mpc%d", i);
793db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->mpc[i], TYPE_TZ_MPC);
794f0cab7feSPeter Maydell g_free(name);
795f0cab7feSPeter Maydell }
796955cbc6bSThomas Huth object_initialize_child(obj, "mpc-irq-orgate", &s->mpc_irq_orgate,
7979fc7fc4dSMarkus Armbruster TYPE_OR_IRQ);
798955cbc6bSThomas Huth
799f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) {
800bb75e16dSPeter Maydell char *name = g_strdup_printf("mpc-irq-splitter-%d", i);
801bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i];
802bb75e16dSPeter Maydell
8039fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ);
804bb75e16dSPeter Maydell g_free(name);
805bb75e16dSPeter Maydell }
8061292b932SPeter Maydell
807f8574705SPeter Maydell if (info->has_mhus) {
8085a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu0", &s->mhu[0], TYPE_ARMSSE_MHU);
8095a147c8cSMarkus Armbruster object_initialize_child(obj, "mhu1", &s->mhu[1], TYPE_ARMSSE_MHU);
810f8574705SPeter Maydell }
8112357bca5SPeter Maydell if (info->has_cachectrl) {
8122357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) {
8132357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i);
8142357bca5SPeter Maydell
815db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cachectrl[i],
8162357bca5SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE);
8172357bca5SPeter Maydell g_free(name);
8182357bca5SPeter Maydell }
8192357bca5SPeter Maydell }
820c1f57257SPeter Maydell if (info->has_cpusecctrl) {
821c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) {
822c1f57257SPeter Maydell char *name = g_strdup_printf("cpusecctrl%d", i);
823c1f57257SPeter Maydell
824db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpusecctrl[i],
825c1f57257SPeter Maydell TYPE_UNIMPLEMENTED_DEVICE);
826c1f57257SPeter Maydell g_free(name);
827c1f57257SPeter Maydell }
828c1f57257SPeter Maydell }
829ade67dcdSPeter Maydell if (info->has_cpuid) {
830ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) {
831ade67dcdSPeter Maydell char *name = g_strdup_printf("cpuid%d", i);
832ade67dcdSPeter Maydell
833db873cc5SMarkus Armbruster object_initialize_child(obj, name, &s->cpuid[i],
834ade67dcdSPeter Maydell TYPE_ARMSSE_CPUID);
835ade67dcdSPeter Maydell g_free(name);
836ade67dcdSPeter Maydell }
837ade67dcdSPeter Maydell }
8384668b441SPeter Maydell if (info->has_cpu_pwrctrl) {
8394668b441SPeter Maydell for (i = 0; i < info->num_cpus; i++) {
8404668b441SPeter Maydell char *name = g_strdup_printf("cpu_pwrctrl%d", i);
8414668b441SPeter Maydell
8424668b441SPeter Maydell object_initialize_child(obj, name, &s->cpu_pwrctrl[i],
8434668b441SPeter Maydell TYPE_ARMSSE_CPU_PWRCTRL);
8444668b441SPeter Maydell g_free(name);
8454668b441SPeter Maydell }
8464668b441SPeter Maydell }
8479febd175SPeter Maydell if (info->has_sse_counter) {
8489febd175SPeter Maydell object_initialize_child(obj, "sse-counter", &s->sse_counter,
8499febd175SPeter Maydell TYPE_SSE_COUNTER);
8509febd175SPeter Maydell }
8519febd175SPeter Maydell
8529fc7fc4dSMarkus Armbruster object_initialize_child(obj, "nmi-orgate", &s->nmi_orgate, TYPE_OR_IRQ);
853955cbc6bSThomas Huth object_initialize_child(obj, "ppc-irq-orgate", &s->ppc_irq_orgate,
8549fc7fc4dSMarkus Armbruster TYPE_OR_IRQ);
855955cbc6bSThomas Huth object_initialize_child(obj, "sec-resp-splitter", &s->sec_resp_splitter,
8569fc7fc4dSMarkus Armbruster TYPE_SPLIT_IRQ);
8579e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) {
8589e5e54d1SPeter Maydell char *name = g_strdup_printf("ppc-irq-splitter-%d", i);
8599e5e54d1SPeter Maydell SplitIRQ *splitter = &s->ppc_irq_splitter[i];
8609e5e54d1SPeter Maydell
8619fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ);
862955cbc6bSThomas Huth g_free(name);
8639e5e54d1SPeter Maydell }
86491c1e9fcSPeter Maydell if (info->num_cpus > 1) {
86591c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) {
8661aa9e174SPeter Maydell if (info->irq_is_common[i]) {
86791c1e9fcSPeter Maydell char *name = g_strdup_printf("cpu-irq-splitter%d", i);
86891c1e9fcSPeter Maydell SplitIRQ *splitter = &s->cpu_irq_splitter[i];
86991c1e9fcSPeter Maydell
8709fc7fc4dSMarkus Armbruster object_initialize_child(obj, name, splitter, TYPE_SPLIT_IRQ);
87191c1e9fcSPeter Maydell g_free(name);
87291c1e9fcSPeter Maydell }
87391c1e9fcSPeter Maydell }
87491c1e9fcSPeter Maydell }
8759e5e54d1SPeter Maydell }
8769e5e54d1SPeter Maydell
armsse_exp_irq(void * opaque,int n,int level)87713628891SPeter Maydell static void armsse_exp_irq(void *opaque, int n, int level)
8789e5e54d1SPeter Maydell {
87991c1e9fcSPeter Maydell qemu_irq *irqarray = opaque;
8809e5e54d1SPeter Maydell
88191c1e9fcSPeter Maydell qemu_set_irq(irqarray[n], level);
8829e5e54d1SPeter Maydell }
8839e5e54d1SPeter Maydell
armsse_mpcexp_status(void * opaque,int n,int level)88413628891SPeter Maydell static void armsse_mpcexp_status(void *opaque, int n, int level)
885bb75e16dSPeter Maydell {
8868055340fSEduardo Habkost ARMSSE *s = ARM_SSE(opaque);
887bb75e16dSPeter Maydell qemu_set_irq(s->mpcexp_status_in[n], level);
888bb75e16dSPeter Maydell }
889bb75e16dSPeter Maydell
armsse_get_common_irq_in(ARMSSE * s,int irqno)89091c1e9fcSPeter Maydell static qemu_irq armsse_get_common_irq_in(ARMSSE *s, int irqno)
89191c1e9fcSPeter Maydell {
89291c1e9fcSPeter Maydell /*
89391c1e9fcSPeter Maydell * Return a qemu_irq which can be used to signal IRQ n to
89491c1e9fcSPeter Maydell * all CPUs in the SSE.
89591c1e9fcSPeter Maydell */
8968055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(s);
89791c1e9fcSPeter Maydell const ARMSSEInfo *info = asc->info;
89891c1e9fcSPeter Maydell
8991aa9e174SPeter Maydell assert(info->irq_is_common[irqno]);
90091c1e9fcSPeter Maydell
90191c1e9fcSPeter Maydell if (info->num_cpus == 1) {
90291c1e9fcSPeter Maydell /* Only one CPU -- just connect directly to it */
90391c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->armv7m[0]), irqno);
90491c1e9fcSPeter Maydell } else {
90591c1e9fcSPeter Maydell /* Connect to the splitter which feeds all CPUs */
90691c1e9fcSPeter Maydell return qdev_get_gpio_in(DEVICE(&s->cpu_irq_splitter[irqno]), 0);
90791c1e9fcSPeter Maydell }
90891c1e9fcSPeter Maydell }
90991c1e9fcSPeter Maydell
armsse_realize(DeviceState * dev,Error ** errp)91013628891SPeter Maydell static void armsse_realize(DeviceState *dev, Error **errp)
9119e5e54d1SPeter Maydell {
91205e385d2SMarkus Armbruster ERRP_GUARD();
9138055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev);
9148055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_GET_CLASS(dev);
915f0cab7feSPeter Maydell const ARMSSEInfo *info = asc->info;
916e94d7723SPeter Maydell const ARMSSEDeviceInfo *devinfo;
9179e5e54d1SPeter Maydell int i;
9189e5e54d1SPeter Maydell MemoryRegion *mr;
9199e5e54d1SPeter Maydell SysBusDevice *sbd_apb_ppc0;
9209e5e54d1SPeter Maydell SysBusDevice *sbd_secctl;
9219e5e54d1SPeter Maydell DeviceState *dev_apb_ppc0;
9229e5e54d1SPeter Maydell DeviceState *dev_apb_ppc1;
9239e5e54d1SPeter Maydell DeviceState *dev_secctl;
9249e5e54d1SPeter Maydell DeviceState *dev_splitter;
9254b635cf7SPeter Maydell uint32_t addr_width_max;
9269e5e54d1SPeter Maydell
9279e5e54d1SPeter Maydell if (!s->board_memory) {
9289e5e54d1SPeter Maydell error_setg(errp, "memory property was not set");
9299e5e54d1SPeter Maydell return;
9309e5e54d1SPeter Maydell }
9319e5e54d1SPeter Maydell
9328ee3e26eSPeter Maydell if (!clock_has_source(s->mainclk)) {
9338ee3e26eSPeter Maydell error_setg(errp, "MAINCLK clock was not connected");
9348ee3e26eSPeter Maydell }
9358ee3e26eSPeter Maydell if (!clock_has_source(s->s32kclk)) {
9368ee3e26eSPeter Maydell error_setg(errp, "S32KCLK clock was not connected");
9379e5e54d1SPeter Maydell }
9389e5e54d1SPeter Maydell
9393f410039SPeter Maydell assert(info->num_cpus <= SSE_MAX_CPUS);
9403f410039SPeter Maydell
9414b635cf7SPeter Maydell /* max SRAM_ADDR_WIDTH: 24 - log2(SRAM_NUM_BANK) */
9424b635cf7SPeter Maydell assert(is_power_of_2(info->sram_banks));
9434b635cf7SPeter Maydell addr_width_max = 24 - ctz32(info->sram_banks);
9444b635cf7SPeter Maydell if (s->sram_addr_width < 1 || s->sram_addr_width > addr_width_max) {
9454b635cf7SPeter Maydell error_setg(errp, "SRAM_ADDR_WIDTH must be between 1 and %d",
9464b635cf7SPeter Maydell addr_width_max);
9474b635cf7SPeter Maydell return;
9484b635cf7SPeter Maydell }
9494b635cf7SPeter Maydell
9509e5e54d1SPeter Maydell /* Handling of which devices should be available only to secure
9519e5e54d1SPeter Maydell * code is usually done differently for M profile than for A profile.
9529e5e54d1SPeter Maydell * Instead of putting some devices only into the secure address space,
9539e5e54d1SPeter Maydell * devices exist in both address spaces but with hard-wired security
9549e5e54d1SPeter Maydell * permissions that will cause the CPU to fault for non-secure accesses.
9559e5e54d1SPeter Maydell *
95693dbd103SPeter Maydell * The ARMSSE has an IDAU (Implementation Defined Access Unit),
9579e5e54d1SPeter Maydell * which specifies hard-wired security permissions for different
95893dbd103SPeter Maydell * areas of the physical address space. For the ARMSSE IDAU, the
9599e5e54d1SPeter Maydell * top 4 bits of the physical address are the IDAU region ID, and
9609e5e54d1SPeter Maydell * if bit 28 (ie the lowest bit of the ID) is 0 then this is an NS
9619e5e54d1SPeter Maydell * region, otherwise it is an S region.
9629e5e54d1SPeter Maydell *
9639e5e54d1SPeter Maydell * The various devices and RAMs are generally all mapped twice,
9649e5e54d1SPeter Maydell * once into a region that the IDAU defines as secure and once
9659e5e54d1SPeter Maydell * into a non-secure region. They sit behind either a Memory
9669e5e54d1SPeter Maydell * Protection Controller (for RAM) or a Peripheral Protection
9679e5e54d1SPeter Maydell * Controller (for devices), which allow a more fine grained
9689e5e54d1SPeter Maydell * configuration of whether non-secure accesses are permitted.
9699e5e54d1SPeter Maydell *
9709e5e54d1SPeter Maydell * (The other place that guest software can configure security
9719e5e54d1SPeter Maydell * permissions is in the architected SAU (Security Attribution
9729e5e54d1SPeter Maydell * Unit), which is entirely inside the CPU. The IDAU can upgrade
9739e5e54d1SPeter Maydell * the security attributes for a region to more restrictive than
9749e5e54d1SPeter Maydell * the SAU specifies, but cannot downgrade them.)
9759e5e54d1SPeter Maydell *
9769e5e54d1SPeter Maydell * 0x10000000..0x1fffffff alias of 0x00000000..0x0fffffff
9779e5e54d1SPeter Maydell * 0x20000000..0x2007ffff 32KB FPGA block RAM
9789e5e54d1SPeter Maydell * 0x30000000..0x3fffffff alias of 0x20000000..0x2fffffff
9799e5e54d1SPeter Maydell * 0x40000000..0x4000ffff base peripheral region 1
98093dbd103SPeter Maydell * 0x40010000..0x4001ffff CPU peripherals (none for ARMSSE)
9819e5e54d1SPeter Maydell * 0x40020000..0x4002ffff system control element peripherals
9829e5e54d1SPeter Maydell * 0x40080000..0x400fffff base peripheral region 2
9839e5e54d1SPeter Maydell * 0x50000000..0x5fffffff alias of 0x40000000..0x4fffffff
9849e5e54d1SPeter Maydell */
9859e5e54d1SPeter Maydell
986d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -2);
9879e5e54d1SPeter Maydell
98891c1e9fcSPeter Maydell for (i = 0; i < info->num_cpus; i++) {
98991c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[i]);
99091c1e9fcSPeter Maydell Object *cpuobj = OBJECT(&s->armv7m[i]);
99191c1e9fcSPeter Maydell int j;
99291c1e9fcSPeter Maydell char *gpioname;
99391c1e9fcSPeter Maydell
994712bd17fSPeter Maydell qdev_connect_clock_in(cpudev, "cpuclk", s->mainclk);
995712bd17fSPeter Maydell /* The SSE subsystems do not wire up a systick refclk */
996712bd17fSPeter Maydell
99733788738SPeter Maydell qdev_prop_set_uint32(cpudev, "num-irq", s->exp_numirq + NUM_SSE_IRQS);
99891c1e9fcSPeter Maydell /*
999aab7a378SPeter Maydell * In real hardware the initial Secure VTOR is set from the INITSVTOR*
1000aab7a378SPeter Maydell * registers in the IoT Kit System Control Register block. In QEMU
1001aab7a378SPeter Maydell * we set the initial value here, and also the reset value of the
1002aab7a378SPeter Maydell * sysctl register, from this object's QOM init-svtor property.
1003aab7a378SPeter Maydell * If the guest changes the INITSVTOR* registers at runtime then the
1004aab7a378SPeter Maydell * code in iotkit-sysctl.c will update the CPU init-svtor property
1005aab7a378SPeter Maydell * (which will then take effect on the next CPU warm-reset).
1006aab7a378SPeter Maydell *
1007aab7a378SPeter Maydell * Note that typically a board using the SSE-200 will have a system
1008aab7a378SPeter Maydell * control processor whose boot firmware initializes the INITSVTOR*
1009aab7a378SPeter Maydell * registers before powering up the CPUs. QEMU doesn't emulate
101091c1e9fcSPeter Maydell * the control processor, so instead we behave in the way that the
1011aab7a378SPeter Maydell * firmware does: the initial value should be set by the board code
1012aab7a378SPeter Maydell * (using the init-svtor property on the ARMSSE object) to match
1013aab7a378SPeter Maydell * whatever its firmware does.
10149e5e54d1SPeter Maydell */
101532187419SPeter Maydell qdev_prop_set_uint32(cpudev, "init-svtor", s->init_svtor);
101691c1e9fcSPeter Maydell /*
1017aab7a378SPeter Maydell * CPUs start powered down if the corresponding bit in the CPUWAIT
1018aab7a378SPeter Maydell * register is 1. In real hardware the CPUWAIT register reset value is
1019aab7a378SPeter Maydell * a configurable property of the SSE-200 (via the CPUWAIT0_RST and
1020aab7a378SPeter Maydell * CPUWAIT1_RST parameters), but since all the boards we care about
1021aab7a378SPeter Maydell * start CPU0 and leave CPU1 powered off, we hard-code that in
1022aab7a378SPeter Maydell * info->cpuwait_rst for now. We can add QOM properties for this
102391c1e9fcSPeter Maydell * later if necessary.
102491c1e9fcSPeter Maydell */
1025aab7a378SPeter Maydell if (extract32(info->cpuwait_rst, i, 1)) {
1026287fa323SPhilippe Mathieu-Daudé object_property_set_bool(cpuobj, "start-powered-off", true,
1027287fa323SPhilippe Mathieu-Daudé &error_abort);
102891c1e9fcSPeter Maydell }
1029a90a862bSPeter Maydell if (!s->cpu_fpu[i]) {
1030668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "vfp", false, errp)) {
1031a90a862bSPeter Maydell return;
1032a90a862bSPeter Maydell }
1033a90a862bSPeter Maydell }
1034a90a862bSPeter Maydell if (!s->cpu_dsp[i]) {
1035668f62ecSMarkus Armbruster if (!object_property_set_bool(cpuobj, "dsp", false, errp)) {
1036a90a862bSPeter Maydell return;
1037a90a862bSPeter Maydell }
1038a90a862bSPeter Maydell }
1039e73b8bb8SPeter Maydell if (!object_property_set_uint(cpuobj, "mpu-ns-regions",
1040e73b8bb8SPeter Maydell s->cpu_mpu_ns[i], errp)) {
1041e73b8bb8SPeter Maydell return;
1042e73b8bb8SPeter Maydell }
1043e73b8bb8SPeter Maydell if (!object_property_set_uint(cpuobj, "mpu-s-regions",
1044e73b8bb8SPeter Maydell s->cpu_mpu_s[i], errp)) {
1045e73b8bb8SPeter Maydell return;
1046e73b8bb8SPeter Maydell }
1047d847ca51SPeter Maydell
1048d847ca51SPeter Maydell if (i > 0) {
1049d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0,
1050d847ca51SPeter Maydell &s->container_alias[i - 1], -1);
1051d847ca51SPeter Maydell } else {
1052d847ca51SPeter Maydell memory_region_add_subregion_overlap(&s->cpu_container[i], 0,
1053d847ca51SPeter Maydell &s->container, -1);
1054d847ca51SPeter Maydell }
10555325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory",
10565325cc34SMarkus Armbruster OBJECT(&s->cpu_container[i]), &error_abort);
10575325cc34SMarkus Armbruster object_property_set_link(cpuobj, "idau", OBJECT(s), &error_abort);
1058668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(cpuobj), errp)) {
10599e5e54d1SPeter Maydell return;
10609e5e54d1SPeter Maydell }
10617cd3a2e0SPeter Maydell /*
10627cd3a2e0SPeter Maydell * The cluster must be realized after the armv7m container, as
10637cd3a2e0SPeter Maydell * the container's CPU object is only created on realize, and the
10647cd3a2e0SPeter Maydell * CPU must exist and have been parented into the cluster before
10657cd3a2e0SPeter Maydell * the cluster is realized.
10667cd3a2e0SPeter Maydell */
1067668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cluster[i]), NULL, errp)) {
10687cd3a2e0SPeter Maydell return;
10697cd3a2e0SPeter Maydell }
10709e5e54d1SPeter Maydell
107191c1e9fcSPeter Maydell /* Connect EXP_IRQ/EXP_CPUn_IRQ GPIOs to the NVIC's lines 32 and up */
107291c1e9fcSPeter Maydell s->exp_irqs[i] = g_new(qemu_irq, s->exp_numirq);
107391c1e9fcSPeter Maydell for (j = 0; j < s->exp_numirq; j++) {
107433788738SPeter Maydell s->exp_irqs[i][j] = qdev_get_gpio_in(cpudev, j + NUM_SSE_IRQS);
10759e5e54d1SPeter Maydell }
107691c1e9fcSPeter Maydell if (i == 0) {
107791c1e9fcSPeter Maydell gpioname = g_strdup("EXP_IRQ");
107891c1e9fcSPeter Maydell } else {
107991c1e9fcSPeter Maydell gpioname = g_strdup_printf("EXP_CPU%d_IRQ", i);
108091c1e9fcSPeter Maydell }
108191c1e9fcSPeter Maydell qdev_init_gpio_in_named_with_opaque(dev, armsse_exp_irq,
108291c1e9fcSPeter Maydell s->exp_irqs[i],
108391c1e9fcSPeter Maydell gpioname, s->exp_numirq);
108491c1e9fcSPeter Maydell g_free(gpioname);
108591c1e9fcSPeter Maydell }
108691c1e9fcSPeter Maydell
108791c1e9fcSPeter Maydell /* Wire up the splitters that connect common IRQs to all CPUs */
108891c1e9fcSPeter Maydell if (info->num_cpus > 1) {
108991c1e9fcSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->cpu_irq_splitter); i++) {
10901aa9e174SPeter Maydell if (info->irq_is_common[i]) {
109191c1e9fcSPeter Maydell Object *splitter = OBJECT(&s->cpu_irq_splitter[i]);
109291c1e9fcSPeter Maydell DeviceState *devs = DEVICE(splitter);
109391c1e9fcSPeter Maydell int cpunum;
109491c1e9fcSPeter Maydell
1095778a2dc5SMarkus Armbruster if (!object_property_set_int(splitter, "num-lines",
1096668f62ecSMarkus Armbruster info->num_cpus, errp)) {
109791c1e9fcSPeter Maydell return;
109891c1e9fcSPeter Maydell }
1099668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) {
110091c1e9fcSPeter Maydell return;
110191c1e9fcSPeter Maydell }
110291c1e9fcSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) {
110391c1e9fcSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]);
110491c1e9fcSPeter Maydell
110591c1e9fcSPeter Maydell qdev_connect_gpio_out(devs, cpunum,
110691c1e9fcSPeter Maydell qdev_get_gpio_in(cpudev, i));
110791c1e9fcSPeter Maydell }
110891c1e9fcSPeter Maydell }
110991c1e9fcSPeter Maydell }
111091c1e9fcSPeter Maydell }
11119e5e54d1SPeter Maydell
11129e5e54d1SPeter Maydell /* Set up the big aliases first */
11133733f803SPeter Maydell make_alias(s, &s->alias1, &s->container, "alias 1",
11143733f803SPeter Maydell 0x10000000, 0x10000000, 0x00000000);
11153733f803SPeter Maydell make_alias(s, &s->alias2, &s->container,
11163733f803SPeter Maydell "alias 2", 0x30000000, 0x10000000, 0x20000000);
11179e5e54d1SPeter Maydell /* The 0x50000000..0x5fffffff region is not a pure alias: it has
11189e5e54d1SPeter Maydell * a few extra devices that only appear there (generally the
11199e5e54d1SPeter Maydell * control interfaces for the protection controllers).
11209e5e54d1SPeter Maydell * We implement this by mapping those devices over the top of this
11213733f803SPeter Maydell * alias MR at a higher priority. Some of the devices in this range
11223733f803SPeter Maydell * are per-CPU, so we must put this alias in the per-cpu containers.
11239e5e54d1SPeter Maydell */
11243733f803SPeter Maydell for (i = 0; i < info->num_cpus; i++) {
11253733f803SPeter Maydell make_alias(s, &s->alias3[i], &s->cpu_container[i],
11263733f803SPeter Maydell "alias 3", 0x50000000, 0x10000000, 0x40000000);
11273733f803SPeter Maydell }
11289e5e54d1SPeter Maydell
11299e5e54d1SPeter Maydell /* Security controller */
11300eb6b0adSPeter Maydell object_property_set_int(OBJECT(&s->secctl), "sse-version",
11310eb6b0adSPeter Maydell info->sse_version, &error_abort);
1132668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->secctl), errp)) {
11339e5e54d1SPeter Maydell return;
11349e5e54d1SPeter Maydell }
11359e5e54d1SPeter Maydell sbd_secctl = SYS_BUS_DEVICE(&s->secctl);
11369e5e54d1SPeter Maydell dev_secctl = DEVICE(&s->secctl);
11379e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 0, 0x50080000);
11389e5e54d1SPeter Maydell sysbus_mmio_map(sbd_secctl, 1, 0x40080000);
11399e5e54d1SPeter Maydell
11409e5e54d1SPeter Maydell s->nsc_cfg_in = qemu_allocate_irq(nsccfg_handler, s, 1);
11419e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "nsc_cfg", 0, s->nsc_cfg_in);
11429e5e54d1SPeter Maydell
11439e5e54d1SPeter Maydell /* The sec_resp_cfg output from the security controller must be split into
114493dbd103SPeter Maydell * multiple lines, one for each of the PPCs within the ARMSSE and one
114593dbd103SPeter Maydell * that will be an output from the ARMSSE to the system.
11469e5e54d1SPeter Maydell */
1147778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->sec_resp_splitter),
1148668f62ecSMarkus Armbruster "num-lines", 3, errp)) {
11499e5e54d1SPeter Maydell return;
11509e5e54d1SPeter Maydell }
1151668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->sec_resp_splitter), NULL, errp)) {
11529e5e54d1SPeter Maydell return;
11539e5e54d1SPeter Maydell }
11549e5e54d1SPeter Maydell dev_splitter = DEVICE(&s->sec_resp_splitter);
11559e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "sec_resp_cfg", 0,
11569e5e54d1SPeter Maydell qdev_get_gpio_in(dev_splitter, 0));
11579e5e54d1SPeter Maydell
1158f0cab7feSPeter Maydell /* Each SRAM bank lives behind its own Memory Protection Controller */
1159f0cab7feSPeter Maydell for (i = 0; i < info->sram_banks; i++) {
1160f0cab7feSPeter Maydell char *ramname = g_strdup_printf("armsse.sram%d", i);
1161f0cab7feSPeter Maydell SysBusDevice *sbd_mpc;
11624b635cf7SPeter Maydell uint32_t sram_bank_size = 1 << s->sram_addr_width;
1163f0cab7feSPeter Maydell
11644b635cf7SPeter Maydell memory_region_init_ram(&s->sram[i], NULL, ramname,
116532962103SPeter Maydell sram_bank_size, errp);
1166f0cab7feSPeter Maydell g_free(ramname);
116732962103SPeter Maydell if (*errp) {
1168af60b291SPeter Maydell return;
1169af60b291SPeter Maydell }
11705325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->mpc[i]), "downstream",
11715325cc34SMarkus Armbruster OBJECT(&s->sram[i]), &error_abort);
1172668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mpc[i]), errp)) {
1173af60b291SPeter Maydell return;
1174af60b291SPeter Maydell }
1175af60b291SPeter Maydell /* Map the upstream end of the MPC into the right place... */
1176f0cab7feSPeter Maydell sbd_mpc = SYS_BUS_DEVICE(&s->mpc[i]);
11774b635cf7SPeter Maydell memory_region_add_subregion(&s->container,
11784eb17709SPeter Maydell info->sram_bank_base + i * sram_bank_size,
1179f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 1));
1180af60b291SPeter Maydell /* ...and its register interface */
1181f0cab7feSPeter Maydell memory_region_add_subregion(&s->container, 0x50083000 + i * 0x1000,
1182f0cab7feSPeter Maydell sysbus_mmio_get_region(sbd_mpc, 0));
1183f0cab7feSPeter Maydell }
1184af60b291SPeter Maydell
1185bb75e16dSPeter Maydell /* We must OR together lines from the MPC splitters to go to the NVIC */
1186778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->mpc_irq_orgate), "num-lines",
1187778a2dc5SMarkus Armbruster IOTS_NUM_EXP_MPC + info->sram_banks,
1188668f62ecSMarkus Armbruster errp)) {
1189bb75e16dSPeter Maydell return;
1190bb75e16dSPeter Maydell }
1191668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->mpc_irq_orgate), NULL, errp)) {
1192bb75e16dSPeter Maydell return;
1193bb75e16dSPeter Maydell }
1194bb75e16dSPeter Maydell qdev_connect_gpio_out(DEVICE(&s->mpc_irq_orgate), 0,
119591c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 9));
1196bb75e16dSPeter Maydell
11971292b932SPeter Maydell /* This OR gate wires together outputs from the secure watchdogs to NMI */
11981292b932SPeter Maydell if (!object_property_set_int(OBJECT(&s->nmi_orgate), "num-lines", 2,
11991292b932SPeter Maydell errp)) {
12001292b932SPeter Maydell return;
12011292b932SPeter Maydell }
12021292b932SPeter Maydell if (!qdev_realize(DEVICE(&s->nmi_orgate), NULL, errp)) {
12031292b932SPeter Maydell return;
12041292b932SPeter Maydell }
12051292b932SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->nmi_orgate), 0,
12061292b932SPeter Maydell qdev_get_gpio_in_named(DEVICE(&s->armv7m), "NMI", 0));
12071292b932SPeter Maydell
12089febd175SPeter Maydell /* The SSE-300 has a System Counter / System Timestamp Generator */
12099febd175SPeter Maydell if (info->has_sse_counter) {
12109febd175SPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(&s->sse_counter);
12119febd175SPeter Maydell
12129febd175SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "CLK", s->mainclk);
12139febd175SPeter Maydell if (!sysbus_realize(sbd, errp)) {
12149febd175SPeter Maydell return;
12159febd175SPeter Maydell }
12169febd175SPeter Maydell /*
12179febd175SPeter Maydell * The control frame is only in the Secure region;
12189febd175SPeter Maydell * the status frame is in the NS region (and visible in the
12199febd175SPeter Maydell * S region via the alias mapping).
12209febd175SPeter Maydell */
12219febd175SPeter Maydell memory_region_add_subregion(&s->container, 0x58100000,
12229febd175SPeter Maydell sysbus_mmio_get_region(sbd, 0));
12239febd175SPeter Maydell memory_region_add_subregion(&s->container, 0x48101000,
12249febd175SPeter Maydell sysbus_mmio_get_region(sbd, 1));
12259febd175SPeter Maydell }
12269febd175SPeter Maydell
1227cbb56388SPeter Maydell if (info->has_tcms) {
1228cbb56388SPeter Maydell /* The SSE-300 has an ITCM at 0x0000_0000 and a DTCM at 0x2000_0000 */
1229cbb56388SPeter Maydell memory_region_init_ram(&s->itcm, NULL, "sse300-itcm", 512 * KiB, errp);
1230cbb56388SPeter Maydell if (*errp) {
1231cbb56388SPeter Maydell return;
1232cbb56388SPeter Maydell }
1233cbb56388SPeter Maydell memory_region_init_ram(&s->dtcm, NULL, "sse300-dtcm", 512 * KiB, errp);
1234cbb56388SPeter Maydell if (*errp) {
1235cbb56388SPeter Maydell return;
1236cbb56388SPeter Maydell }
1237cbb56388SPeter Maydell memory_region_add_subregion(&s->container, 0x00000000, &s->itcm);
1238cbb56388SPeter Maydell memory_region_add_subregion(&s->container, 0x20000000, &s->dtcm);
1239cbb56388SPeter Maydell }
1240cbb56388SPeter Maydell
12419e5e54d1SPeter Maydell /* Devices behind APB PPC0:
12429e5e54d1SPeter Maydell * 0x40000000: timer0
12439e5e54d1SPeter Maydell * 0x40001000: timer1
12449e5e54d1SPeter Maydell * 0x40002000: dual timer
1245f8574705SPeter Maydell * 0x40003000: MHU0 (SSE-200 only)
1246f8574705SPeter Maydell * 0x40004000: MHU1 (SSE-200 only)
12479e5e54d1SPeter Maydell * We must configure and realize each downstream device and connect
12489e5e54d1SPeter Maydell * it to the appropriate PPC port; then we can realize the PPC and
12499e5e54d1SPeter Maydell * map its upstream ends to the right place in the container.
12509e5e54d1SPeter Maydell */
1251e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) {
1252e94d7723SPeter Maydell SysBusDevice *sbd;
1253e94d7723SPeter Maydell qemu_irq irq;
12549e5e54d1SPeter Maydell
1255e94d7723SPeter Maydell if (!strcmp(devinfo->type, TYPE_CMSDK_APB_TIMER)) {
1256e94d7723SPeter Maydell sbd = SYS_BUS_DEVICE(&s->timer[devinfo->index]);
1257e94d7723SPeter Maydell
125899865afcSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "pclk",
125999865afcSPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk);
1260e94d7723SPeter Maydell if (!sysbus_realize(sbd, errp)) {
12619e5e54d1SPeter Maydell return;
12629e5e54d1SPeter Maydell }
1263e94d7723SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0);
12647e8e25dbSPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_DUALTIMER)) {
12657e8e25dbSPeter Maydell sbd = SYS_BUS_DEVICE(&s->dualtimer);
12667e8e25dbSPeter Maydell
12677e8e25dbSPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "TIMCLK", s->mainclk);
12687e8e25dbSPeter Maydell if (!sysbus_realize(sbd, errp)) {
12697e8e25dbSPeter Maydell return;
12707e8e25dbSPeter Maydell }
12717e8e25dbSPeter Maydell mr = sysbus_mmio_get_region(sbd, 0);
1272f11de231SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_SSE_TIMER)) {
1273f11de231SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sse_timer[devinfo->index]);
1274f11de231SPeter Maydell
1275f11de231SPeter Maydell assert(info->has_sse_counter);
1276f11de231SPeter Maydell object_property_set_link(OBJECT(sbd), "counter",
1277f11de231SPeter Maydell OBJECT(&s->sse_counter), &error_abort);
1278f11de231SPeter Maydell if (!sysbus_realize(sbd, errp)) {
1279f11de231SPeter Maydell return;
1280f11de231SPeter Maydell }
1281f11de231SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0);
12821292b932SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_CMSDK_APB_WATCHDOG)) {
12831292b932SPeter Maydell sbd = SYS_BUS_DEVICE(&s->cmsdk_watchdog[devinfo->index]);
12841292b932SPeter Maydell
12851292b932SPeter Maydell qdev_connect_clock_in(DEVICE(sbd), "WDOGCLK",
12861292b932SPeter Maydell devinfo->slowclk ? s->s32kclk : s->mainclk);
12871292b932SPeter Maydell if (!sysbus_realize(sbd, errp)) {
12881292b932SPeter Maydell return;
12891292b932SPeter Maydell }
12901292b932SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0);
129139bd0bb1SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSINFO)) {
129239bd0bb1SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysinfo);
129339bd0bb1SPeter Maydell
129439bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_VERSION",
129539bd0bb1SPeter Maydell info->sys_version, &error_abort);
129639bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "SYS_CONFIG",
129739bd0bb1SPeter Maydell armsse_sys_config_value(s, info),
129839bd0bb1SPeter Maydell &error_abort);
129939bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "sse-version",
130039bd0bb1SPeter Maydell info->sse_version, &error_abort);
130139bd0bb1SPeter Maydell object_property_set_int(OBJECT(&s->sysinfo), "IIDR",
130239bd0bb1SPeter Maydell info->iidr, &error_abort);
130339bd0bb1SPeter Maydell if (!sysbus_realize(sbd, errp)) {
130439bd0bb1SPeter Maydell return;
130539bd0bb1SPeter Maydell }
130639bd0bb1SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0);
13079de4ddb4SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_IOTKIT_SYSCTL)) {
13089de4ddb4SPeter Maydell /* System control registers */
13099de4ddb4SPeter Maydell sbd = SYS_BUS_DEVICE(&s->sysctl);
13109de4ddb4SPeter Maydell
13119de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "sse-version",
13129de4ddb4SPeter Maydell info->sse_version, &error_abort);
13139de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "CPUWAIT_RST",
13149de4ddb4SPeter Maydell info->cpuwait_rst, &error_abort);
13159de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR0_RST",
13169de4ddb4SPeter Maydell s->init_svtor, &error_abort);
13179de4ddb4SPeter Maydell object_property_set_int(OBJECT(&s->sysctl), "INITSVTOR1_RST",
13189de4ddb4SPeter Maydell s->init_svtor, &error_abort);
13199de4ddb4SPeter Maydell if (!sysbus_realize(sbd, errp)) {
13209de4ddb4SPeter Maydell return;
13219de4ddb4SPeter Maydell }
13229de4ddb4SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0);
1323a459e849SPeter Maydell } else if (!strcmp(devinfo->type, TYPE_UNIMPLEMENTED_DEVICE)) {
1324a459e849SPeter Maydell sbd = SYS_BUS_DEVICE(&s->unimp[devinfo->index]);
1325a459e849SPeter Maydell
1326a459e849SPeter Maydell qdev_prop_set_string(DEVICE(sbd), "name", devinfo->name);
1327a459e849SPeter Maydell qdev_prop_set_uint64(DEVICE(sbd), "size", devinfo->size);
1328a459e849SPeter Maydell if (!sysbus_realize(sbd, errp)) {
1329a459e849SPeter Maydell return;
1330a459e849SPeter Maydell }
1331a459e849SPeter Maydell mr = sysbus_mmio_get_region(sbd, 0);
1332e94d7723SPeter Maydell } else {
1333e94d7723SPeter Maydell g_assert_not_reached();
1334e94d7723SPeter Maydell }
1335e94d7723SPeter Maydell
1336e94d7723SPeter Maydell switch (devinfo->irq) {
1337e94d7723SPeter Maydell case NO_IRQ:
1338e94d7723SPeter Maydell irq = NULL;
1339e94d7723SPeter Maydell break;
1340e94d7723SPeter Maydell case 0 ... NUM_SSE_IRQS - 1:
1341e94d7723SPeter Maydell irq = armsse_get_common_irq_in(s, devinfo->irq);
1342e94d7723SPeter Maydell break;
13431292b932SPeter Maydell case NMI_0:
13441292b932SPeter Maydell case NMI_1:
13451292b932SPeter Maydell irq = qdev_get_gpio_in(DEVICE(&s->nmi_orgate),
13461292b932SPeter Maydell devinfo->irq - NMI_0);
13471292b932SPeter Maydell break;
1348e94d7723SPeter Maydell default:
1349e94d7723SPeter Maydell g_assert_not_reached();
1350e94d7723SPeter Maydell }
1351e94d7723SPeter Maydell
1352e94d7723SPeter Maydell if (irq) {
1353e94d7723SPeter Maydell sysbus_connect_irq(sbd, 0, irq);
1354e94d7723SPeter Maydell }
1355e94d7723SPeter Maydell
1356e94d7723SPeter Maydell /*
1357e94d7723SPeter Maydell * Devices connected to a PPC are connected to the port here;
1358e94d7723SPeter Maydell * we will map the upstream end of that port to the right address
1359e94d7723SPeter Maydell * in the container later after the PPC has been realized.
1360e94d7723SPeter Maydell * Devices not connected to a PPC can be mapped immediately.
1361e94d7723SPeter Maydell */
1362e94d7723SPeter Maydell if (devinfo->ppc != NO_PPC) {
1363e94d7723SPeter Maydell TZPPC *ppc = &s->apb_ppc[devinfo->ppc];
1364e94d7723SPeter Maydell g_autofree char *portname = g_strdup_printf("port[%d]",
1365e94d7723SPeter Maydell devinfo->ppc_port);
1366e94d7723SPeter Maydell object_property_set_link(OBJECT(ppc), portname, OBJECT(mr),
1367c24d9716SMarkus Armbruster &error_abort);
1368e94d7723SPeter Maydell } else {
1369e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr);
1370e94d7723SPeter Maydell }
1371e94d7723SPeter Maydell }
1372017d069dSPeter Maydell
1373f8574705SPeter Maydell if (info->has_mhus) {
137468d6b36fSPeter Maydell /*
137568d6b36fSPeter Maydell * An SSE-200 with only one CPU should have only one MHU created,
137668d6b36fSPeter Maydell * with the region where the second MHU usually is being RAZ/WI.
137768d6b36fSPeter Maydell * We don't implement that SSE-200 config; if we want to support
137868d6b36fSPeter Maydell * it then this code needs to be enhanced to handle creating the
137968d6b36fSPeter Maydell * RAZ/WI region instead of the second MHU.
138068d6b36fSPeter Maydell */
138168d6b36fSPeter Maydell assert(info->num_cpus == ARRAY_SIZE(s->mhu));
1382f8574705SPeter Maydell
138368d6b36fSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->mhu); i++) {
138468d6b36fSPeter Maydell char *port;
138568d6b36fSPeter Maydell int cpunum;
138668d6b36fSPeter Maydell SysBusDevice *mhu_sbd = SYS_BUS_DEVICE(&s->mhu[i]);
138768d6b36fSPeter Maydell
1388668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mhu[i]), errp)) {
1389f8574705SPeter Maydell return;
1390f8574705SPeter Maydell }
1391763e10f7SPeter Maydell port = g_strdup_printf("port[%d]", i + 3);
139268d6b36fSPeter Maydell mr = sysbus_mmio_get_region(mhu_sbd, 0);
139391eb4f64SPeter Maydell object_property_set_link(OBJECT(&s->apb_ppc[0]), port, OBJECT(mr),
13945325cc34SMarkus Armbruster &error_abort);
1395763e10f7SPeter Maydell g_free(port);
139668d6b36fSPeter Maydell
139768d6b36fSPeter Maydell /*
139868d6b36fSPeter Maydell * Each MHU has an irq line for each CPU:
139968d6b36fSPeter Maydell * MHU 0 irq line 0 -> CPU 0 IRQ 6
140068d6b36fSPeter Maydell * MHU 0 irq line 1 -> CPU 1 IRQ 6
140168d6b36fSPeter Maydell * MHU 1 irq line 0 -> CPU 0 IRQ 7
140268d6b36fSPeter Maydell * MHU 1 irq line 1 -> CPU 1 IRQ 7
140368d6b36fSPeter Maydell */
140468d6b36fSPeter Maydell for (cpunum = 0; cpunum < info->num_cpus; cpunum++) {
140568d6b36fSPeter Maydell DeviceState *cpudev = DEVICE(&s->armv7m[cpunum]);
140668d6b36fSPeter Maydell
140768d6b36fSPeter Maydell sysbus_connect_irq(mhu_sbd, cpunum,
140868d6b36fSPeter Maydell qdev_get_gpio_in(cpudev, 6 + i));
140968d6b36fSPeter Maydell }
1410f8574705SPeter Maydell }
1411f8574705SPeter Maydell }
1412f8574705SPeter Maydell
141391eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[0]), errp)) {
14149e5e54d1SPeter Maydell return;
14159e5e54d1SPeter Maydell }
14169e5e54d1SPeter Maydell
141791eb4f64SPeter Maydell sbd_apb_ppc0 = SYS_BUS_DEVICE(&s->apb_ppc[0]);
141891eb4f64SPeter Maydell dev_apb_ppc0 = DEVICE(&s->apb_ppc[0]);
14199e5e54d1SPeter Maydell
1420f8574705SPeter Maydell if (info->has_mhus) {
1421f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 3);
1422f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40003000, mr);
1423f8574705SPeter Maydell mr = sysbus_mmio_get_region(sbd_apb_ppc0, 4);
1424f8574705SPeter Maydell memory_region_add_subregion(&s->container, 0x40004000, mr);
1425f8574705SPeter Maydell }
14269e5e54d1SPeter Maydell for (i = 0; i < IOTS_APB_PPC0_NUM_PORTS; i++) {
14279e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_nonsec", i,
14289e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0,
14299e5e54d1SPeter Maydell "cfg_nonsec", i));
14309e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_ap", i,
14319e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0,
14329e5e54d1SPeter Maydell "cfg_ap", i));
14339e5e54d1SPeter Maydell }
14349e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_enable", 0,
14359e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0,
14369e5e54d1SPeter Maydell "irq_enable", 0));
14379e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc0_irq_clear", 0,
14389e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0,
14399e5e54d1SPeter Maydell "irq_clear", 0));
14409e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 0,
14419e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc0,
14429e5e54d1SPeter Maydell "cfg_sec_resp", 0));
14439e5e54d1SPeter Maydell
14449e5e54d1SPeter Maydell /* All the PPC irq lines (from the 2 internal PPCs and the 8 external
14459e5e54d1SPeter Maydell * ones) are sent individually to the security controller, and also
14469e5e54d1SPeter Maydell * ORed together to give a single combined PPC interrupt to the NVIC.
14479e5e54d1SPeter Maydell */
1448778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(&s->ppc_irq_orgate),
1449668f62ecSMarkus Armbruster "num-lines", NUM_PPCS, errp)) {
14509e5e54d1SPeter Maydell return;
14519e5e54d1SPeter Maydell }
1452668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->ppc_irq_orgate), NULL, errp)) {
14539e5e54d1SPeter Maydell return;
14549e5e54d1SPeter Maydell }
14559e5e54d1SPeter Maydell qdev_connect_gpio_out(DEVICE(&s->ppc_irq_orgate), 0,
145691c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 10));
14579e5e54d1SPeter Maydell
14582357bca5SPeter Maydell /*
14592357bca5SPeter Maydell * 0x40010000 .. 0x4001ffff (and the 0x5001000... secure-only alias):
14602357bca5SPeter Maydell * private per-CPU region (all these devices are SSE-200 only):
14612357bca5SPeter Maydell * 0x50010000: L1 icache control registers
14622357bca5SPeter Maydell * 0x50011000: CPUSECCTRL (CPU local security control registers)
14632357bca5SPeter Maydell * 0x4001f000 and 0x5001f000: CPU_IDENTITY register block
14644668b441SPeter Maydell * The SSE-300 has an extra:
14654668b441SPeter Maydell * 0x40012000 and 0x50012000: CPU_PWRCTRL register block
14662357bca5SPeter Maydell */
14672357bca5SPeter Maydell if (info->has_cachectrl) {
14682357bca5SPeter Maydell for (i = 0; i < info->num_cpus; i++) {
14692357bca5SPeter Maydell char *name = g_strdup_printf("cachectrl%d", i);
14702357bca5SPeter Maydell
14712357bca5SPeter Maydell qdev_prop_set_string(DEVICE(&s->cachectrl[i]), "name", name);
14722357bca5SPeter Maydell g_free(name);
14732357bca5SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cachectrl[i]), "size", 0x1000);
1474668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cachectrl[i]), errp)) {
14752357bca5SPeter Maydell return;
14762357bca5SPeter Maydell }
14772357bca5SPeter Maydell
14782357bca5SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cachectrl[i]), 0);
14792357bca5SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50010000, mr);
14802357bca5SPeter Maydell }
14812357bca5SPeter Maydell }
1482c1f57257SPeter Maydell if (info->has_cpusecctrl) {
1483c1f57257SPeter Maydell for (i = 0; i < info->num_cpus; i++) {
1484c1f57257SPeter Maydell char *name = g_strdup_printf("CPUSECCTRL%d", i);
1485c1f57257SPeter Maydell
1486c1f57257SPeter Maydell qdev_prop_set_string(DEVICE(&s->cpusecctrl[i]), "name", name);
1487c1f57257SPeter Maydell g_free(name);
1488c1f57257SPeter Maydell qdev_prop_set_uint64(DEVICE(&s->cpusecctrl[i]), "size", 0x1000);
1489668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpusecctrl[i]), errp)) {
1490c1f57257SPeter Maydell return;
1491c1f57257SPeter Maydell }
1492c1f57257SPeter Maydell
1493c1f57257SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpusecctrl[i]), 0);
1494c1f57257SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x50011000, mr);
1495c1f57257SPeter Maydell }
1496c1f57257SPeter Maydell }
1497ade67dcdSPeter Maydell if (info->has_cpuid) {
1498ade67dcdSPeter Maydell for (i = 0; i < info->num_cpus; i++) {
1499ade67dcdSPeter Maydell
1500ade67dcdSPeter Maydell qdev_prop_set_uint32(DEVICE(&s->cpuid[i]), "CPUID", i);
1501668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpuid[i]), errp)) {
1502ade67dcdSPeter Maydell return;
1503ade67dcdSPeter Maydell }
1504ade67dcdSPeter Maydell
1505ade67dcdSPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpuid[i]), 0);
1506ade67dcdSPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x4001F000, mr);
1507ade67dcdSPeter Maydell }
1508ade67dcdSPeter Maydell }
15094668b441SPeter Maydell if (info->has_cpu_pwrctrl) {
15104668b441SPeter Maydell for (i = 0; i < info->num_cpus; i++) {
15114668b441SPeter Maydell
15124668b441SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpu_pwrctrl[i]), errp)) {
15134668b441SPeter Maydell return;
15144668b441SPeter Maydell }
15154668b441SPeter Maydell
15164668b441SPeter Maydell mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->cpu_pwrctrl[i]), 0);
15174668b441SPeter Maydell memory_region_add_subregion(&s->cpu_container[i], 0x40012000, mr);
15184668b441SPeter Maydell }
15194668b441SPeter Maydell }
15209e5e54d1SPeter Maydell
152191eb4f64SPeter Maydell if (!sysbus_realize(SYS_BUS_DEVICE(&s->apb_ppc[1]), errp)) {
15229e5e54d1SPeter Maydell return;
15239e5e54d1SPeter Maydell }
15249e5e54d1SPeter Maydell
152591eb4f64SPeter Maydell dev_apb_ppc1 = DEVICE(&s->apb_ppc[1]);
15269e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_nonsec", 0,
15279e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1,
15289e5e54d1SPeter Maydell "cfg_nonsec", 0));
15299e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_ap", 0,
15309e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1,
15319e5e54d1SPeter Maydell "cfg_ap", 0));
15329e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_enable", 0,
15339e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1,
15349e5e54d1SPeter Maydell "irq_enable", 0));
15359e5e54d1SPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "apb_ppc1_irq_clear", 0,
15369e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1,
15379e5e54d1SPeter Maydell "irq_clear", 0));
15389e5e54d1SPeter Maydell qdev_connect_gpio_out(dev_splitter, 1,
15399e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_apb_ppc1,
15409e5e54d1SPeter Maydell "cfg_sec_resp", 0));
15419e5e54d1SPeter Maydell
1542e94d7723SPeter Maydell /*
1543e94d7723SPeter Maydell * Now both PPCs are realized we can map the upstream ends of
1544e94d7723SPeter Maydell * ports which correspond to entries in the devinfo array.
1545e94d7723SPeter Maydell * The ports which are connected to non-devinfo devices have
1546e94d7723SPeter Maydell * already been mapped.
1547e94d7723SPeter Maydell */
1548e94d7723SPeter Maydell for (devinfo = info->devinfo; devinfo->name; devinfo++) {
1549e94d7723SPeter Maydell SysBusDevice *ppc_sbd;
1550e94d7723SPeter Maydell
1551e94d7723SPeter Maydell if (devinfo->ppc == NO_PPC) {
1552e94d7723SPeter Maydell continue;
1553e94d7723SPeter Maydell }
1554e94d7723SPeter Maydell ppc_sbd = SYS_BUS_DEVICE(&s->apb_ppc[devinfo->ppc]);
1555e94d7723SPeter Maydell mr = sysbus_mmio_get_region(ppc_sbd, devinfo->ppc_port);
1556e94d7723SPeter Maydell memory_region_add_subregion(&s->container, devinfo->addr, mr);
1557e94d7723SPeter Maydell }
1558e94d7723SPeter Maydell
15599e5e54d1SPeter Maydell for (i = 0; i < ARRAY_SIZE(s->ppc_irq_splitter); i++) {
15609e5e54d1SPeter Maydell Object *splitter = OBJECT(&s->ppc_irq_splitter[i]);
15619e5e54d1SPeter Maydell
1562668f62ecSMarkus Armbruster if (!object_property_set_int(splitter, "num-lines", 2, errp)) {
15639e5e54d1SPeter Maydell return;
15649e5e54d1SPeter Maydell }
1565668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) {
15669e5e54d1SPeter Maydell return;
15679e5e54d1SPeter Maydell }
15689e5e54d1SPeter Maydell }
15699e5e54d1SPeter Maydell
15709e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_AHB_EXP_PPC; i++) {
15719e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("ahb_ppcexp%d", i);
15729e5e54d1SPeter Maydell
157313628891SPeter Maydell armsse_forward_ppc(s, ppcname, i);
15749e5e54d1SPeter Maydell g_free(ppcname);
15759e5e54d1SPeter Maydell }
15769e5e54d1SPeter Maydell
15779e5e54d1SPeter Maydell for (i = 0; i < IOTS_NUM_APB_EXP_PPC; i++) {
15789e5e54d1SPeter Maydell char *ppcname = g_strdup_printf("apb_ppcexp%d", i);
15799e5e54d1SPeter Maydell
158013628891SPeter Maydell armsse_forward_ppc(s, ppcname, i + IOTS_NUM_AHB_EXP_PPC);
15819e5e54d1SPeter Maydell g_free(ppcname);
15829e5e54d1SPeter Maydell }
15839e5e54d1SPeter Maydell
15849e5e54d1SPeter Maydell for (i = NUM_EXTERNAL_PPCS; i < NUM_PPCS; i++) {
15859e5e54d1SPeter Maydell /* Wire up IRQ splitter for internal PPCs */
15869e5e54d1SPeter Maydell DeviceState *devs = DEVICE(&s->ppc_irq_splitter[i]);
15879e5e54d1SPeter Maydell char *gpioname = g_strdup_printf("apb_ppc%d_irq_status",
15889e5e54d1SPeter Maydell i - NUM_EXTERNAL_PPCS);
158991eb4f64SPeter Maydell TZPPC *ppc = &s->apb_ppc[i - NUM_EXTERNAL_PPCS];
15909e5e54d1SPeter Maydell
15919e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 0,
15929e5e54d1SPeter Maydell qdev_get_gpio_in_named(dev_secctl, gpioname, 0));
15939e5e54d1SPeter Maydell qdev_connect_gpio_out(devs, 1,
15949e5e54d1SPeter Maydell qdev_get_gpio_in(DEVICE(&s->ppc_irq_orgate), i));
15959e5e54d1SPeter Maydell qdev_connect_gpio_out_named(DEVICE(ppc), "irq", 0,
15969e5e54d1SPeter Maydell qdev_get_gpio_in(devs, 0));
15977a35383aSPeter Maydell g_free(gpioname);
15989e5e54d1SPeter Maydell }
15999e5e54d1SPeter Maydell
1600bb75e16dSPeter Maydell /* Wire up the splitters for the MPC IRQs */
1601f0cab7feSPeter Maydell for (i = 0; i < IOTS_NUM_EXP_MPC + info->sram_banks; i++) {
1602bb75e16dSPeter Maydell SplitIRQ *splitter = &s->mpc_irq_splitter[i];
1603807e4d1dSPhilippe Mathieu-Daudé DeviceState *devs = DEVICE(splitter);
1604bb75e16dSPeter Maydell
1605778a2dc5SMarkus Armbruster if (!object_property_set_int(OBJECT(splitter), "num-lines", 2,
1606668f62ecSMarkus Armbruster errp)) {
1607bb75e16dSPeter Maydell return;
1608bb75e16dSPeter Maydell }
1609668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(splitter), NULL, errp)) {
1610bb75e16dSPeter Maydell return;
1611bb75e16dSPeter Maydell }
1612bb75e16dSPeter Maydell
1613bb75e16dSPeter Maydell if (i < IOTS_NUM_EXP_MPC) {
1614bb75e16dSPeter Maydell /* Splitter input is from GPIO input line */
1615807e4d1dSPhilippe Mathieu-Daudé s->mpcexp_status_in[i] = qdev_get_gpio_in(devs, 0);
1616807e4d1dSPhilippe Mathieu-Daudé qdev_connect_gpio_out(devs, 0,
1617bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl,
1618bb75e16dSPeter Maydell "mpcexp_status", i));
1619bb75e16dSPeter Maydell } else {
1620bb75e16dSPeter Maydell /* Splitter input is from our own MPC */
1621f0cab7feSPeter Maydell qdev_connect_gpio_out_named(DEVICE(&s->mpc[i - IOTS_NUM_EXP_MPC]),
1622f0cab7feSPeter Maydell "irq", 0,
1623807e4d1dSPhilippe Mathieu-Daudé qdev_get_gpio_in(devs, 0));
1624807e4d1dSPhilippe Mathieu-Daudé qdev_connect_gpio_out(devs, 0,
1625bb75e16dSPeter Maydell qdev_get_gpio_in_named(dev_secctl,
1626509602eeSPhilippe Mathieu-Daudé "mpc_status",
1627509602eeSPhilippe Mathieu-Daudé i - IOTS_NUM_EXP_MPC));
1628bb75e16dSPeter Maydell }
1629bb75e16dSPeter Maydell
1630807e4d1dSPhilippe Mathieu-Daudé qdev_connect_gpio_out(devs, 1,
1631bb75e16dSPeter Maydell qdev_get_gpio_in(DEVICE(&s->mpc_irq_orgate), i));
1632bb75e16dSPeter Maydell }
1633bb75e16dSPeter Maydell /* Create GPIO inputs which will pass the line state for our
1634bb75e16dSPeter Maydell * mpcexp_irq inputs to the correct splitter devices.
1635bb75e16dSPeter Maydell */
163613628891SPeter Maydell qdev_init_gpio_in_named(dev, armsse_mpcexp_status, "mpcexp_status",
1637bb75e16dSPeter Maydell IOTS_NUM_EXP_MPC);
1638bb75e16dSPeter Maydell
163913628891SPeter Maydell armsse_forward_sec_resp_cfg(s);
16409e5e54d1SPeter Maydell
1641132b475aSPeter Maydell /* Forward the MSC related signals */
1642132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_status");
1643132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_clear");
1644132b475aSPeter Maydell qdev_pass_gpios(dev_secctl, dev, "mscexp_ns");
1645132b475aSPeter Maydell qdev_connect_gpio_out_named(dev_secctl, "msc_irq", 0,
164691c1e9fcSPeter Maydell armsse_get_common_irq_in(s, 11));
1647132b475aSPeter Maydell
1648132b475aSPeter Maydell /*
1649132b475aSPeter Maydell * Expose our container region to the board model; this corresponds
1650132b475aSPeter Maydell * to the AHB Slave Expansion ports which allow bus master devices
1651132b475aSPeter Maydell * (eg DMA controllers) in the board model to make transactions into
165293dbd103SPeter Maydell * devices in the ARMSSE.
1653132b475aSPeter Maydell */
1654132b475aSPeter Maydell sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->container);
16559e5e54d1SPeter Maydell }
16569e5e54d1SPeter Maydell
armsse_idau_check(IDAUInterface * ii,uint32_t address,int * iregion,bool * exempt,bool * ns,bool * nsc)165713628891SPeter Maydell static void armsse_idau_check(IDAUInterface *ii, uint32_t address,
16589e5e54d1SPeter Maydell int *iregion, bool *exempt, bool *ns, bool *nsc)
16599e5e54d1SPeter Maydell {
166093dbd103SPeter Maydell /*
166193dbd103SPeter Maydell * For ARMSSE systems the IDAU responses are simple logical functions
16629e5e54d1SPeter Maydell * of the address bits. The NSC attribute is guest-adjustable via the
16639e5e54d1SPeter Maydell * NSCCFG register in the security controller.
16649e5e54d1SPeter Maydell */
16658055340fSEduardo Habkost ARMSSE *s = ARM_SSE(ii);
16669e5e54d1SPeter Maydell int region = extract32(address, 28, 4);
16679e5e54d1SPeter Maydell
16689e5e54d1SPeter Maydell *ns = !(region & 1);
16699e5e54d1SPeter Maydell *nsc = (region == 1 && (s->nsccfg & 1)) || (region == 3 && (s->nsccfg & 2));
16709e5e54d1SPeter Maydell /* 0xe0000000..0xe00fffff and 0xf0000000..0xf00fffff are exempt */
16719e5e54d1SPeter Maydell *exempt = (address & 0xeff00000) == 0xe0000000;
16729e5e54d1SPeter Maydell *iregion = region;
16739e5e54d1SPeter Maydell }
16749e5e54d1SPeter Maydell
167513628891SPeter Maydell static const VMStateDescription armsse_vmstate = {
16769e5e54d1SPeter Maydell .name = "iotkit",
16778fd34dc0SPeter Maydell .version_id = 2,
16788fd34dc0SPeter Maydell .minimum_version_id = 2,
1679607ef570SRichard Henderson .fields = (const VMStateField[]) {
16808fd34dc0SPeter Maydell VMSTATE_CLOCK(mainclk, ARMSSE),
16818fd34dc0SPeter Maydell VMSTATE_CLOCK(s32kclk, ARMSSE),
168293dbd103SPeter Maydell VMSTATE_UINT32(nsccfg, ARMSSE),
16839e5e54d1SPeter Maydell VMSTATE_END_OF_LIST()
16849e5e54d1SPeter Maydell }
16859e5e54d1SPeter Maydell };
16869e5e54d1SPeter Maydell
armsse_reset(DeviceState * dev)168713628891SPeter Maydell static void armsse_reset(DeviceState *dev)
16889e5e54d1SPeter Maydell {
16898055340fSEduardo Habkost ARMSSE *s = ARM_SSE(dev);
16909e5e54d1SPeter Maydell
16919e5e54d1SPeter Maydell s->nsccfg = 0;
16929e5e54d1SPeter Maydell }
16939e5e54d1SPeter Maydell
armsse_class_init(ObjectClass * klass,const void * data)169412d1a768SPhilippe Mathieu-Daudé static void armsse_class_init(ObjectClass *klass, const void *data)
16959e5e54d1SPeter Maydell {
16969e5e54d1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass);
16979e5e54d1SPeter Maydell IDAUInterfaceClass *iic = IDAU_INTERFACE_CLASS(klass);
16988055340fSEduardo Habkost ARMSSEClass *asc = ARM_SSE_CLASS(klass);
1699a90a862bSPeter Maydell const ARMSSEInfo *info = data;
17009e5e54d1SPeter Maydell
170113628891SPeter Maydell dc->realize = armsse_realize;
170213628891SPeter Maydell dc->vmsd = &armsse_vmstate;
1703662cede9SRichard Henderson device_class_set_props_n(dc, info->props, info->props_count);
1704e3d08143SPeter Maydell device_class_set_legacy_reset(dc, armsse_reset);
170513628891SPeter Maydell iic->check = armsse_idau_check;
1706a90a862bSPeter Maydell asc->info = info;
17079e5e54d1SPeter Maydell }
17089e5e54d1SPeter Maydell
17094c3690b5SPeter Maydell static const TypeInfo armsse_info = {
17108055340fSEduardo Habkost .name = TYPE_ARM_SSE,
17119e5e54d1SPeter Maydell .parent = TYPE_SYS_BUS_DEVICE,
171293dbd103SPeter Maydell .instance_size = sizeof(ARMSSE),
1713512c65e6SEduardo Habkost .class_size = sizeof(ARMSSEClass),
171413628891SPeter Maydell .instance_init = armsse_init,
17154c3690b5SPeter Maydell .abstract = true,
1716*2cd09e47SPhilippe Mathieu-Daudé .interfaces = (const InterfaceInfo[]) {
17179e5e54d1SPeter Maydell { TYPE_IDAU_INTERFACE },
17189e5e54d1SPeter Maydell { }
17199e5e54d1SPeter Maydell }
17209e5e54d1SPeter Maydell };
17219e5e54d1SPeter Maydell
armsse_register_types(void)17224c3690b5SPeter Maydell static void armsse_register_types(void)
17239e5e54d1SPeter Maydell {
17244c3690b5SPeter Maydell int i;
17254c3690b5SPeter Maydell
17264c3690b5SPeter Maydell type_register_static(&armsse_info);
17274c3690b5SPeter Maydell
17284c3690b5SPeter Maydell for (i = 0; i < ARRAY_SIZE(armsse_variants); i++) {
17294c3690b5SPeter Maydell TypeInfo ti = {
17304c3690b5SPeter Maydell .name = armsse_variants[i].name,
17318055340fSEduardo Habkost .parent = TYPE_ARM_SSE,
173213628891SPeter Maydell .class_init = armsse_class_init,
1733b282b859SPhilippe Mathieu-Daudé .class_data = &armsse_variants[i],
17344c3690b5SPeter Maydell };
1735f3456276SZhao Liu type_register_static(&ti);
17364c3690b5SPeter Maydell }
17379e5e54d1SPeter Maydell }
17389e5e54d1SPeter Maydell
17394c3690b5SPeter Maydell type_init(armsse_register_types);
1740