xref: /qemu/hw/arm/allwinner-r40.c (revision 8d9006aeca58e4635d58fdd620d52fe77c9eb00d)
1*8d9006aeSqianfan Zhao /*
2*8d9006aeSqianfan Zhao  * Allwinner R40/A40i/T3 System on Chip emulation
3*8d9006aeSqianfan Zhao  *
4*8d9006aeSqianfan Zhao  * Copyright (C) 2023 qianfan Zhao <qianfanguijin@163.com>
5*8d9006aeSqianfan Zhao  *
6*8d9006aeSqianfan Zhao  * This program is free software: you can redistribute it and/or modify
7*8d9006aeSqianfan Zhao  * it under the terms of the GNU General Public License as published by
8*8d9006aeSqianfan Zhao  * the Free Software Foundation, either version 2 of the License, or
9*8d9006aeSqianfan Zhao  * (at your option) any later version.
10*8d9006aeSqianfan Zhao  *
11*8d9006aeSqianfan Zhao  * This program is distributed in the hope that it will be useful,
12*8d9006aeSqianfan Zhao  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13*8d9006aeSqianfan Zhao  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14*8d9006aeSqianfan Zhao  * GNU General Public License for more details.
15*8d9006aeSqianfan Zhao  *
16*8d9006aeSqianfan Zhao  * You should have received a copy of the GNU General Public License
17*8d9006aeSqianfan Zhao  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
18*8d9006aeSqianfan Zhao  */
19*8d9006aeSqianfan Zhao 
20*8d9006aeSqianfan Zhao #include "qemu/osdep.h"
21*8d9006aeSqianfan Zhao #include "qapi/error.h"
22*8d9006aeSqianfan Zhao #include "qemu/error-report.h"
23*8d9006aeSqianfan Zhao #include "qemu/bswap.h"
24*8d9006aeSqianfan Zhao #include "qemu/module.h"
25*8d9006aeSqianfan Zhao #include "qemu/units.h"
26*8d9006aeSqianfan Zhao #include "hw/qdev-core.h"
27*8d9006aeSqianfan Zhao #include "hw/sysbus.h"
28*8d9006aeSqianfan Zhao #include "hw/char/serial.h"
29*8d9006aeSqianfan Zhao #include "hw/misc/unimp.h"
30*8d9006aeSqianfan Zhao #include "hw/usb/hcd-ehci.h"
31*8d9006aeSqianfan Zhao #include "hw/loader.h"
32*8d9006aeSqianfan Zhao #include "sysemu/sysemu.h"
33*8d9006aeSqianfan Zhao #include "hw/arm/allwinner-r40.h"
34*8d9006aeSqianfan Zhao 
35*8d9006aeSqianfan Zhao /* Memory map */
36*8d9006aeSqianfan Zhao const hwaddr allwinner_r40_memmap[] = {
37*8d9006aeSqianfan Zhao     [AW_R40_DEV_SRAM_A1]    = 0x00000000,
38*8d9006aeSqianfan Zhao     [AW_R40_DEV_SRAM_A2]    = 0x00004000,
39*8d9006aeSqianfan Zhao     [AW_R40_DEV_SRAM_A3]    = 0x00008000,
40*8d9006aeSqianfan Zhao     [AW_R40_DEV_SRAM_A4]    = 0x0000b400,
41*8d9006aeSqianfan Zhao     [AW_R40_DEV_MMC0]       = 0x01c0f000,
42*8d9006aeSqianfan Zhao     [AW_R40_DEV_MMC1]       = 0x01c10000,
43*8d9006aeSqianfan Zhao     [AW_R40_DEV_MMC2]       = 0x01c11000,
44*8d9006aeSqianfan Zhao     [AW_R40_DEV_MMC3]       = 0x01c12000,
45*8d9006aeSqianfan Zhao     [AW_R40_DEV_PIT]        = 0x01c20c00,
46*8d9006aeSqianfan Zhao     [AW_R40_DEV_UART0]      = 0x01c28000,
47*8d9006aeSqianfan Zhao     [AW_R40_DEV_GIC_DIST]   = 0x01c81000,
48*8d9006aeSqianfan Zhao     [AW_R40_DEV_GIC_CPU]    = 0x01c82000,
49*8d9006aeSqianfan Zhao     [AW_R40_DEV_GIC_HYP]    = 0x01c84000,
50*8d9006aeSqianfan Zhao     [AW_R40_DEV_GIC_VCPU]   = 0x01c86000,
51*8d9006aeSqianfan Zhao     [AW_R40_DEV_SDRAM]      = 0x40000000
52*8d9006aeSqianfan Zhao };
53*8d9006aeSqianfan Zhao 
54*8d9006aeSqianfan Zhao /* List of unimplemented devices */
55*8d9006aeSqianfan Zhao struct AwR40Unimplemented {
56*8d9006aeSqianfan Zhao     const char *device_name;
57*8d9006aeSqianfan Zhao     hwaddr base;
58*8d9006aeSqianfan Zhao     hwaddr size;
59*8d9006aeSqianfan Zhao };
60*8d9006aeSqianfan Zhao 
61*8d9006aeSqianfan Zhao static struct AwR40Unimplemented r40_unimplemented[] = {
62*8d9006aeSqianfan Zhao     { "d-engine",   0x01000000, 4 * MiB },
63*8d9006aeSqianfan Zhao     { "d-inter",    0x01400000, 128 * KiB },
64*8d9006aeSqianfan Zhao     { "sram-c",     0x01c00000, 4 * KiB },
65*8d9006aeSqianfan Zhao     { "dma",        0x01c02000, 4 * KiB },
66*8d9006aeSqianfan Zhao     { "nfdc",       0x01c03000, 4 * KiB },
67*8d9006aeSqianfan Zhao     { "ts",         0x01c04000, 4 * KiB },
68*8d9006aeSqianfan Zhao     { "spi0",       0x01c05000, 4 * KiB },
69*8d9006aeSqianfan Zhao     { "spi1",       0x01c06000, 4 * KiB },
70*8d9006aeSqianfan Zhao     { "cs0",        0x01c09000, 4 * KiB },
71*8d9006aeSqianfan Zhao     { "keymem",     0x01c0a000, 4 * KiB },
72*8d9006aeSqianfan Zhao     { "emac",       0x01c0b000, 4 * KiB },
73*8d9006aeSqianfan Zhao     { "usb0-otg",   0x01c13000, 4 * KiB },
74*8d9006aeSqianfan Zhao     { "usb0-host",  0x01c14000, 4 * KiB },
75*8d9006aeSqianfan Zhao     { "crypto",     0x01c15000, 4 * KiB },
76*8d9006aeSqianfan Zhao     { "spi2",       0x01c17000, 4 * KiB },
77*8d9006aeSqianfan Zhao     { "sata",       0x01c18000, 4 * KiB },
78*8d9006aeSqianfan Zhao     { "usb1-host",  0x01c19000, 4 * KiB },
79*8d9006aeSqianfan Zhao     { "sid",        0x01c1b000, 4 * KiB },
80*8d9006aeSqianfan Zhao     { "usb2-host",  0x01c1c000, 4 * KiB },
81*8d9006aeSqianfan Zhao     { "cs1",        0x01c1d000, 4 * KiB },
82*8d9006aeSqianfan Zhao     { "spi3",       0x01c1f000, 4 * KiB },
83*8d9006aeSqianfan Zhao     { "ccu",        0x01c20000, 1 * KiB },
84*8d9006aeSqianfan Zhao     { "rtc",        0x01c20400, 1 * KiB },
85*8d9006aeSqianfan Zhao     { "pio",        0x01c20800, 1 * KiB },
86*8d9006aeSqianfan Zhao     { "owa",        0x01c21000, 1 * KiB },
87*8d9006aeSqianfan Zhao     { "ac97",       0x01c21400, 1 * KiB },
88*8d9006aeSqianfan Zhao     { "cir0",       0x01c21800, 1 * KiB },
89*8d9006aeSqianfan Zhao     { "cir1",       0x01c21c00, 1 * KiB },
90*8d9006aeSqianfan Zhao     { "pcm0",       0x01c22000, 1 * KiB },
91*8d9006aeSqianfan Zhao     { "pcm1",       0x01c22400, 1 * KiB },
92*8d9006aeSqianfan Zhao     { "pcm2",       0x01c22800, 1 * KiB },
93*8d9006aeSqianfan Zhao     { "audio",      0x01c22c00, 1 * KiB },
94*8d9006aeSqianfan Zhao     { "keypad",     0x01c23000, 1 * KiB },
95*8d9006aeSqianfan Zhao     { "pwm",        0x01c23400, 1 * KiB },
96*8d9006aeSqianfan Zhao     { "keyadc",     0x01c24400, 1 * KiB },
97*8d9006aeSqianfan Zhao     { "ths",        0x01c24c00, 1 * KiB },
98*8d9006aeSqianfan Zhao     { "rtp",        0x01c25000, 1 * KiB },
99*8d9006aeSqianfan Zhao     { "pmu",        0x01c25400, 1 * KiB },
100*8d9006aeSqianfan Zhao     { "cpu-cfg",    0x01c25c00, 1 * KiB },
101*8d9006aeSqianfan Zhao     { "uart0",      0x01c28000, 1 * KiB },
102*8d9006aeSqianfan Zhao     { "uart1",      0x01c28400, 1 * KiB },
103*8d9006aeSqianfan Zhao     { "uart2",      0x01c28800, 1 * KiB },
104*8d9006aeSqianfan Zhao     { "uart3",      0x01c28c00, 1 * KiB },
105*8d9006aeSqianfan Zhao     { "uart4",      0x01c29000, 1 * KiB },
106*8d9006aeSqianfan Zhao     { "uart5",      0x01c29400, 1 * KiB },
107*8d9006aeSqianfan Zhao     { "uart6",      0x01c29800, 1 * KiB },
108*8d9006aeSqianfan Zhao     { "uart7",      0x01c29c00, 1 * KiB },
109*8d9006aeSqianfan Zhao     { "ps20",       0x01c2a000, 1 * KiB },
110*8d9006aeSqianfan Zhao     { "ps21",       0x01c2a400, 1 * KiB },
111*8d9006aeSqianfan Zhao     { "twi0",       0x01c2ac00, 1 * KiB },
112*8d9006aeSqianfan Zhao     { "twi1",       0x01c2b000, 1 * KiB },
113*8d9006aeSqianfan Zhao     { "twi2",       0x01c2b400, 1 * KiB },
114*8d9006aeSqianfan Zhao     { "twi3",       0x01c2b800, 1 * KiB },
115*8d9006aeSqianfan Zhao     { "twi4",       0x01c2c000, 1 * KiB },
116*8d9006aeSqianfan Zhao     { "scr",        0x01c2c400, 1 * KiB },
117*8d9006aeSqianfan Zhao     { "tvd-top",    0x01c30000, 4 * KiB },
118*8d9006aeSqianfan Zhao     { "tvd0",       0x01c31000, 4 * KiB },
119*8d9006aeSqianfan Zhao     { "tvd1",       0x01c32000, 4 * KiB },
120*8d9006aeSqianfan Zhao     { "tvd2",       0x01c33000, 4 * KiB },
121*8d9006aeSqianfan Zhao     { "tvd3",       0x01c34000, 4 * KiB },
122*8d9006aeSqianfan Zhao     { "gpu",        0x01c40000, 64 * KiB },
123*8d9006aeSqianfan Zhao     { "gmac",       0x01c50000, 64 * KiB },
124*8d9006aeSqianfan Zhao     { "hstmr",      0x01c60000, 4 * KiB },
125*8d9006aeSqianfan Zhao     { "dram-com",   0x01c62000, 4 * KiB },
126*8d9006aeSqianfan Zhao     { "dram-ctl",   0x01c63000, 4 * KiB },
127*8d9006aeSqianfan Zhao     { "tcon-top",   0x01c70000, 4 * KiB },
128*8d9006aeSqianfan Zhao     { "lcd0",       0x01c71000, 4 * KiB },
129*8d9006aeSqianfan Zhao     { "lcd1",       0x01c72000, 4 * KiB },
130*8d9006aeSqianfan Zhao     { "tv0",        0x01c73000, 4 * KiB },
131*8d9006aeSqianfan Zhao     { "tv1",        0x01c74000, 4 * KiB },
132*8d9006aeSqianfan Zhao     { "tve-top",    0x01c90000, 16 * KiB },
133*8d9006aeSqianfan Zhao     { "tve0",       0x01c94000, 16 * KiB },
134*8d9006aeSqianfan Zhao     { "tve1",       0x01c98000, 16 * KiB },
135*8d9006aeSqianfan Zhao     { "mipi_dsi",   0x01ca0000, 4 * KiB },
136*8d9006aeSqianfan Zhao     { "mipi_dphy",  0x01ca1000, 4 * KiB },
137*8d9006aeSqianfan Zhao     { "ve",         0x01d00000, 1024 * KiB },
138*8d9006aeSqianfan Zhao     { "mp",         0x01e80000, 128 * KiB },
139*8d9006aeSqianfan Zhao     { "hdmi",       0x01ee0000, 128 * KiB },
140*8d9006aeSqianfan Zhao     { "prcm",       0x01f01400, 1 * KiB },
141*8d9006aeSqianfan Zhao     { "debug",      0x3f500000, 64 * KiB },
142*8d9006aeSqianfan Zhao     { "cpubist",    0x3f501000, 4 * KiB },
143*8d9006aeSqianfan Zhao     { "dcu",        0x3fff0000, 64 * KiB },
144*8d9006aeSqianfan Zhao     { "hstmr",      0x01c60000, 4 * KiB },
145*8d9006aeSqianfan Zhao     { "brom",       0xffff0000, 36 * KiB }
146*8d9006aeSqianfan Zhao };
147*8d9006aeSqianfan Zhao 
148*8d9006aeSqianfan Zhao /* Per Processor Interrupts */
149*8d9006aeSqianfan Zhao enum {
150*8d9006aeSqianfan Zhao     AW_R40_GIC_PPI_MAINT     =  9,
151*8d9006aeSqianfan Zhao     AW_R40_GIC_PPI_HYPTIMER  = 10,
152*8d9006aeSqianfan Zhao     AW_R40_GIC_PPI_VIRTTIMER = 11,
153*8d9006aeSqianfan Zhao     AW_R40_GIC_PPI_SECTIMER  = 13,
154*8d9006aeSqianfan Zhao     AW_R40_GIC_PPI_PHYSTIMER = 14
155*8d9006aeSqianfan Zhao };
156*8d9006aeSqianfan Zhao 
157*8d9006aeSqianfan Zhao /* Shared Processor Interrupts */
158*8d9006aeSqianfan Zhao enum {
159*8d9006aeSqianfan Zhao     AW_R40_GIC_SPI_UART0     =  1,
160*8d9006aeSqianfan Zhao     AW_R40_GIC_SPI_TIMER0    = 22,
161*8d9006aeSqianfan Zhao     AW_R40_GIC_SPI_TIMER1    = 23,
162*8d9006aeSqianfan Zhao     AW_R40_GIC_SPI_MMC0      = 32,
163*8d9006aeSqianfan Zhao     AW_R40_GIC_SPI_MMC1      = 33,
164*8d9006aeSqianfan Zhao     AW_R40_GIC_SPI_MMC2      = 34,
165*8d9006aeSqianfan Zhao     AW_R40_GIC_SPI_MMC3      = 35,
166*8d9006aeSqianfan Zhao };
167*8d9006aeSqianfan Zhao 
168*8d9006aeSqianfan Zhao /* Allwinner R40 general constants */
169*8d9006aeSqianfan Zhao enum {
170*8d9006aeSqianfan Zhao     AW_R40_GIC_NUM_SPI       = 128
171*8d9006aeSqianfan Zhao };
172*8d9006aeSqianfan Zhao 
173*8d9006aeSqianfan Zhao #define BOOT0_MAGIC             "eGON.BT0"
174*8d9006aeSqianfan Zhao 
175*8d9006aeSqianfan Zhao /* The low 8-bits of the 'boot_media' field in the SPL header */
176*8d9006aeSqianfan Zhao #define SUNXI_BOOTED_FROM_MMC0  0
177*8d9006aeSqianfan Zhao #define SUNXI_BOOTED_FROM_NAND  1
178*8d9006aeSqianfan Zhao #define SUNXI_BOOTED_FROM_MMC2  2
179*8d9006aeSqianfan Zhao #define SUNXI_BOOTED_FROM_SPI   3
180*8d9006aeSqianfan Zhao 
181*8d9006aeSqianfan Zhao struct boot_file_head {
182*8d9006aeSqianfan Zhao     uint32_t            b_instruction;
183*8d9006aeSqianfan Zhao     uint8_t             magic[8];
184*8d9006aeSqianfan Zhao     uint32_t            check_sum;
185*8d9006aeSqianfan Zhao     uint32_t            length;
186*8d9006aeSqianfan Zhao     uint32_t            pub_head_size;
187*8d9006aeSqianfan Zhao     uint32_t            fel_script_address;
188*8d9006aeSqianfan Zhao     uint32_t            fel_uEnv_length;
189*8d9006aeSqianfan Zhao     uint32_t            dt_name_offset;
190*8d9006aeSqianfan Zhao     uint32_t            dram_size;
191*8d9006aeSqianfan Zhao     uint32_t            boot_media;
192*8d9006aeSqianfan Zhao     uint32_t            string_pool[13];
193*8d9006aeSqianfan Zhao };
194*8d9006aeSqianfan Zhao 
195*8d9006aeSqianfan Zhao bool allwinner_r40_bootrom_setup(AwR40State *s, BlockBackend *blk, int unit)
196*8d9006aeSqianfan Zhao {
197*8d9006aeSqianfan Zhao     const int64_t rom_size = 32 * KiB;
198*8d9006aeSqianfan Zhao     g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size);
199*8d9006aeSqianfan Zhao     struct boot_file_head *head = (struct boot_file_head *)buffer;
200*8d9006aeSqianfan Zhao 
201*8d9006aeSqianfan Zhao     if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) {
202*8d9006aeSqianfan Zhao         error_setg(&error_fatal, "%s: failed to read BlockBackend data",
203*8d9006aeSqianfan Zhao                    __func__);
204*8d9006aeSqianfan Zhao         return false;
205*8d9006aeSqianfan Zhao     }
206*8d9006aeSqianfan Zhao 
207*8d9006aeSqianfan Zhao     /* we only check the magic string here. */
208*8d9006aeSqianfan Zhao     if (memcmp(head->magic, BOOT0_MAGIC, sizeof(head->magic))) {
209*8d9006aeSqianfan Zhao         return false;
210*8d9006aeSqianfan Zhao     }
211*8d9006aeSqianfan Zhao 
212*8d9006aeSqianfan Zhao     /*
213*8d9006aeSqianfan Zhao      * Simulate the behavior of the bootROM, it will change the boot_media
214*8d9006aeSqianfan Zhao      * flag to indicate where the chip is booting from. R40 can boot from
215*8d9006aeSqianfan Zhao      * mmc0 or mmc2, the default value of boot_media is zero
216*8d9006aeSqianfan Zhao      * (SUNXI_BOOTED_FROM_MMC0), let's fix this flag when it is booting from
217*8d9006aeSqianfan Zhao      * the others.
218*8d9006aeSqianfan Zhao      */
219*8d9006aeSqianfan Zhao     if (unit == 2) {
220*8d9006aeSqianfan Zhao         head->boot_media = cpu_to_le32(SUNXI_BOOTED_FROM_MMC2);
221*8d9006aeSqianfan Zhao     } else {
222*8d9006aeSqianfan Zhao         head->boot_media = cpu_to_le32(SUNXI_BOOTED_FROM_MMC0);
223*8d9006aeSqianfan Zhao     }
224*8d9006aeSqianfan Zhao 
225*8d9006aeSqianfan Zhao     rom_add_blob("allwinner-r40.bootrom", buffer, rom_size,
226*8d9006aeSqianfan Zhao                   rom_size, s->memmap[AW_R40_DEV_SRAM_A1],
227*8d9006aeSqianfan Zhao                   NULL, NULL, NULL, NULL, false);
228*8d9006aeSqianfan Zhao     return true;
229*8d9006aeSqianfan Zhao }
230*8d9006aeSqianfan Zhao 
231*8d9006aeSqianfan Zhao static void allwinner_r40_init(Object *obj)
232*8d9006aeSqianfan Zhao {
233*8d9006aeSqianfan Zhao     static const char *mmc_names[AW_R40_NUM_MMCS] = {
234*8d9006aeSqianfan Zhao         "mmc0", "mmc1", "mmc2", "mmc3"
235*8d9006aeSqianfan Zhao     };
236*8d9006aeSqianfan Zhao     AwR40State *s = AW_R40(obj);
237*8d9006aeSqianfan Zhao 
238*8d9006aeSqianfan Zhao     s->memmap = allwinner_r40_memmap;
239*8d9006aeSqianfan Zhao 
240*8d9006aeSqianfan Zhao     for (int i = 0; i < AW_R40_NUM_CPUS; i++) {
241*8d9006aeSqianfan Zhao         object_initialize_child(obj, "cpu[*]", &s->cpus[i],
242*8d9006aeSqianfan Zhao                                 ARM_CPU_TYPE_NAME("cortex-a7"));
243*8d9006aeSqianfan Zhao     }
244*8d9006aeSqianfan Zhao 
245*8d9006aeSqianfan Zhao     object_initialize_child(obj, "gic", &s->gic, TYPE_ARM_GIC);
246*8d9006aeSqianfan Zhao 
247*8d9006aeSqianfan Zhao     object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT);
248*8d9006aeSqianfan Zhao     object_property_add_alias(obj, "clk0-freq", OBJECT(&s->timer),
249*8d9006aeSqianfan Zhao                               "clk0-freq");
250*8d9006aeSqianfan Zhao     object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer),
251*8d9006aeSqianfan Zhao                               "clk1-freq");
252*8d9006aeSqianfan Zhao 
253*8d9006aeSqianfan Zhao     for (int i = 0; i < AW_R40_NUM_MMCS; i++) {
254*8d9006aeSqianfan Zhao         object_initialize_child(obj, mmc_names[i], &s->mmc[i],
255*8d9006aeSqianfan Zhao                                 TYPE_AW_SDHOST_SUN5I);
256*8d9006aeSqianfan Zhao     }
257*8d9006aeSqianfan Zhao }
258*8d9006aeSqianfan Zhao 
259*8d9006aeSqianfan Zhao static void allwinner_r40_realize(DeviceState *dev, Error **errp)
260*8d9006aeSqianfan Zhao {
261*8d9006aeSqianfan Zhao     AwR40State *s = AW_R40(dev);
262*8d9006aeSqianfan Zhao     unsigned i;
263*8d9006aeSqianfan Zhao 
264*8d9006aeSqianfan Zhao     /* CPUs */
265*8d9006aeSqianfan Zhao     for (i = 0; i < AW_R40_NUM_CPUS; i++) {
266*8d9006aeSqianfan Zhao 
267*8d9006aeSqianfan Zhao         /*
268*8d9006aeSqianfan Zhao          * Disable secondary CPUs. Guest EL3 firmware will start
269*8d9006aeSqianfan Zhao          * them via CPU reset control registers.
270*8d9006aeSqianfan Zhao          */
271*8d9006aeSqianfan Zhao         qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off",
272*8d9006aeSqianfan Zhao                           i > 0);
273*8d9006aeSqianfan Zhao 
274*8d9006aeSqianfan Zhao         /* All exception levels required */
275*8d9006aeSqianfan Zhao         qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el3", true);
276*8d9006aeSqianfan Zhao         qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el2", true);
277*8d9006aeSqianfan Zhao 
278*8d9006aeSqianfan Zhao         /* Mark realized */
279*8d9006aeSqianfan Zhao         qdev_realize(DEVICE(&s->cpus[i]), NULL, &error_fatal);
280*8d9006aeSqianfan Zhao     }
281*8d9006aeSqianfan Zhao 
282*8d9006aeSqianfan Zhao     /* Generic Interrupt Controller */
283*8d9006aeSqianfan Zhao     qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", AW_R40_GIC_NUM_SPI +
284*8d9006aeSqianfan Zhao                                                      GIC_INTERNAL);
285*8d9006aeSqianfan Zhao     qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
286*8d9006aeSqianfan Zhao     qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", AW_R40_NUM_CPUS);
287*8d9006aeSqianfan Zhao     qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", false);
288*8d9006aeSqianfan Zhao     qdev_prop_set_bit(DEVICE(&s->gic), "has-virtualization-extensions", true);
289*8d9006aeSqianfan Zhao     sysbus_realize(SYS_BUS_DEVICE(&s->gic), &error_fatal);
290*8d9006aeSqianfan Zhao 
291*8d9006aeSqianfan Zhao     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, s->memmap[AW_R40_DEV_GIC_DIST]);
292*8d9006aeSqianfan Zhao     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, s->memmap[AW_R40_DEV_GIC_CPU]);
293*8d9006aeSqianfan Zhao     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2, s->memmap[AW_R40_DEV_GIC_HYP]);
294*8d9006aeSqianfan Zhao     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3, s->memmap[AW_R40_DEV_GIC_VCPU]);
295*8d9006aeSqianfan Zhao 
296*8d9006aeSqianfan Zhao     /*
297*8d9006aeSqianfan Zhao      * Wire the outputs from each CPU's generic timer and the GICv2
298*8d9006aeSqianfan Zhao      * maintenance interrupt signal to the appropriate GIC PPI inputs,
299*8d9006aeSqianfan Zhao      * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs.
300*8d9006aeSqianfan Zhao      */
301*8d9006aeSqianfan Zhao     for (i = 0; i < AW_R40_NUM_CPUS; i++) {
302*8d9006aeSqianfan Zhao         DeviceState *cpudev = DEVICE(&s->cpus[i]);
303*8d9006aeSqianfan Zhao         int ppibase = AW_R40_GIC_NUM_SPI + i * GIC_INTERNAL + GIC_NR_SGIS;
304*8d9006aeSqianfan Zhao         int irq;
305*8d9006aeSqianfan Zhao         /*
306*8d9006aeSqianfan Zhao          * Mapping from the output timer irq lines from the CPU to the
307*8d9006aeSqianfan Zhao          * GIC PPI inputs used for this board.
308*8d9006aeSqianfan Zhao          */
309*8d9006aeSqianfan Zhao         const int timer_irq[] = {
310*8d9006aeSqianfan Zhao             [GTIMER_PHYS] = AW_R40_GIC_PPI_PHYSTIMER,
311*8d9006aeSqianfan Zhao             [GTIMER_VIRT] = AW_R40_GIC_PPI_VIRTTIMER,
312*8d9006aeSqianfan Zhao             [GTIMER_HYP]  = AW_R40_GIC_PPI_HYPTIMER,
313*8d9006aeSqianfan Zhao             [GTIMER_SEC]  = AW_R40_GIC_PPI_SECTIMER,
314*8d9006aeSqianfan Zhao         };
315*8d9006aeSqianfan Zhao 
316*8d9006aeSqianfan Zhao         /* Connect CPU timer outputs to GIC PPI inputs */
317*8d9006aeSqianfan Zhao         for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) {
318*8d9006aeSqianfan Zhao             qdev_connect_gpio_out(cpudev, irq,
319*8d9006aeSqianfan Zhao                                   qdev_get_gpio_in(DEVICE(&s->gic),
320*8d9006aeSqianfan Zhao                                                    ppibase + timer_irq[irq]));
321*8d9006aeSqianfan Zhao         }
322*8d9006aeSqianfan Zhao 
323*8d9006aeSqianfan Zhao         /* Connect GIC outputs to CPU interrupt inputs */
324*8d9006aeSqianfan Zhao         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i,
325*8d9006aeSqianfan Zhao                            qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
326*8d9006aeSqianfan Zhao         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + AW_R40_NUM_CPUS,
327*8d9006aeSqianfan Zhao                            qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
328*8d9006aeSqianfan Zhao         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (2 * AW_R40_NUM_CPUS),
329*8d9006aeSqianfan Zhao                            qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ));
330*8d9006aeSqianfan Zhao         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (3 * AW_R40_NUM_CPUS),
331*8d9006aeSqianfan Zhao                            qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ));
332*8d9006aeSqianfan Zhao 
333*8d9006aeSqianfan Zhao         /* GIC maintenance signal */
334*8d9006aeSqianfan Zhao         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (4 * AW_R40_NUM_CPUS),
335*8d9006aeSqianfan Zhao                            qdev_get_gpio_in(DEVICE(&s->gic),
336*8d9006aeSqianfan Zhao                                             ppibase + AW_R40_GIC_PPI_MAINT));
337*8d9006aeSqianfan Zhao     }
338*8d9006aeSqianfan Zhao 
339*8d9006aeSqianfan Zhao     /* Timer */
340*8d9006aeSqianfan Zhao     sysbus_realize(SYS_BUS_DEVICE(&s->timer), &error_fatal);
341*8d9006aeSqianfan Zhao     sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, s->memmap[AW_R40_DEV_PIT]);
342*8d9006aeSqianfan Zhao     sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 0,
343*8d9006aeSqianfan Zhao                        qdev_get_gpio_in(DEVICE(&s->gic),
344*8d9006aeSqianfan Zhao                        AW_R40_GIC_SPI_TIMER0));
345*8d9006aeSqianfan Zhao     sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 1,
346*8d9006aeSqianfan Zhao                        qdev_get_gpio_in(DEVICE(&s->gic),
347*8d9006aeSqianfan Zhao                        AW_R40_GIC_SPI_TIMER1));
348*8d9006aeSqianfan Zhao 
349*8d9006aeSqianfan Zhao     /* SRAM */
350*8d9006aeSqianfan Zhao     memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1",
351*8d9006aeSqianfan Zhao                             16 * KiB, &error_abort);
352*8d9006aeSqianfan Zhao     memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2",
353*8d9006aeSqianfan Zhao                             16 * KiB, &error_abort);
354*8d9006aeSqianfan Zhao     memory_region_init_ram(&s->sram_a3, OBJECT(dev), "sram A3",
355*8d9006aeSqianfan Zhao                             13 * KiB, &error_abort);
356*8d9006aeSqianfan Zhao     memory_region_init_ram(&s->sram_a4, OBJECT(dev), "sram A4",
357*8d9006aeSqianfan Zhao                             3 * KiB, &error_abort);
358*8d9006aeSqianfan Zhao     memory_region_add_subregion(get_system_memory(),
359*8d9006aeSqianfan Zhao                                 s->memmap[AW_R40_DEV_SRAM_A1], &s->sram_a1);
360*8d9006aeSqianfan Zhao     memory_region_add_subregion(get_system_memory(),
361*8d9006aeSqianfan Zhao                                 s->memmap[AW_R40_DEV_SRAM_A2], &s->sram_a2);
362*8d9006aeSqianfan Zhao     memory_region_add_subregion(get_system_memory(),
363*8d9006aeSqianfan Zhao                                 s->memmap[AW_R40_DEV_SRAM_A3], &s->sram_a3);
364*8d9006aeSqianfan Zhao     memory_region_add_subregion(get_system_memory(),
365*8d9006aeSqianfan Zhao                                 s->memmap[AW_R40_DEV_SRAM_A4], &s->sram_a4);
366*8d9006aeSqianfan Zhao 
367*8d9006aeSqianfan Zhao     /* SD/MMC */
368*8d9006aeSqianfan Zhao     for (int i = 0; i < AW_R40_NUM_MMCS; i++) {
369*8d9006aeSqianfan Zhao         qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->gic),
370*8d9006aeSqianfan Zhao                                         AW_R40_GIC_SPI_MMC0 + i);
371*8d9006aeSqianfan Zhao         const hwaddr addr = s->memmap[AW_R40_DEV_MMC0 + i];
372*8d9006aeSqianfan Zhao 
373*8d9006aeSqianfan Zhao         object_property_set_link(OBJECT(&s->mmc[i]), "dma-memory",
374*8d9006aeSqianfan Zhao                                  OBJECT(get_system_memory()), &error_fatal);
375*8d9006aeSqianfan Zhao         sysbus_realize(SYS_BUS_DEVICE(&s->mmc[i]), &error_fatal);
376*8d9006aeSqianfan Zhao         sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc[i]), 0, addr);
377*8d9006aeSqianfan Zhao         sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc[i]), 0, irq);
378*8d9006aeSqianfan Zhao     }
379*8d9006aeSqianfan Zhao 
380*8d9006aeSqianfan Zhao     /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */
381*8d9006aeSqianfan Zhao     serial_mm_init(get_system_memory(), s->memmap[AW_R40_DEV_UART0], 2,
382*8d9006aeSqianfan Zhao                    qdev_get_gpio_in(DEVICE(&s->gic), AW_R40_GIC_SPI_UART0),
383*8d9006aeSqianfan Zhao                    115200, serial_hd(0), DEVICE_NATIVE_ENDIAN);
384*8d9006aeSqianfan Zhao 
385*8d9006aeSqianfan Zhao     /* Unimplemented devices */
386*8d9006aeSqianfan Zhao     for (i = 0; i < ARRAY_SIZE(r40_unimplemented); i++) {
387*8d9006aeSqianfan Zhao         create_unimplemented_device(r40_unimplemented[i].device_name,
388*8d9006aeSqianfan Zhao                                     r40_unimplemented[i].base,
389*8d9006aeSqianfan Zhao                                     r40_unimplemented[i].size);
390*8d9006aeSqianfan Zhao     }
391*8d9006aeSqianfan Zhao }
392*8d9006aeSqianfan Zhao 
393*8d9006aeSqianfan Zhao static void allwinner_r40_class_init(ObjectClass *oc, void *data)
394*8d9006aeSqianfan Zhao {
395*8d9006aeSqianfan Zhao     DeviceClass *dc = DEVICE_CLASS(oc);
396*8d9006aeSqianfan Zhao 
397*8d9006aeSqianfan Zhao     dc->realize = allwinner_r40_realize;
398*8d9006aeSqianfan Zhao     /* Reason: uses serial_hd() in realize function */
399*8d9006aeSqianfan Zhao     dc->user_creatable = false;
400*8d9006aeSqianfan Zhao }
401*8d9006aeSqianfan Zhao 
402*8d9006aeSqianfan Zhao static const TypeInfo allwinner_r40_type_info = {
403*8d9006aeSqianfan Zhao     .name = TYPE_AW_R40,
404*8d9006aeSqianfan Zhao     .parent = TYPE_DEVICE,
405*8d9006aeSqianfan Zhao     .instance_size = sizeof(AwR40State),
406*8d9006aeSqianfan Zhao     .instance_init = allwinner_r40_init,
407*8d9006aeSqianfan Zhao     .class_init = allwinner_r40_class_init,
408*8d9006aeSqianfan Zhao };
409*8d9006aeSqianfan Zhao 
410*8d9006aeSqianfan Zhao static void allwinner_r40_register_types(void)
411*8d9006aeSqianfan Zhao {
412*8d9006aeSqianfan Zhao     type_register_static(&allwinner_r40_type_info);
413*8d9006aeSqianfan Zhao }
414*8d9006aeSqianfan Zhao 
415*8d9006aeSqianfan Zhao type_init(allwinner_r40_register_types)
416