18d9006aeSqianfan Zhao /* 28d9006aeSqianfan Zhao * Allwinner R40/A40i/T3 System on Chip emulation 38d9006aeSqianfan Zhao * 48d9006aeSqianfan Zhao * Copyright (C) 2023 qianfan Zhao <qianfanguijin@163.com> 58d9006aeSqianfan Zhao * 68d9006aeSqianfan Zhao * This program is free software: you can redistribute it and/or modify 78d9006aeSqianfan Zhao * it under the terms of the GNU General Public License as published by 88d9006aeSqianfan Zhao * the Free Software Foundation, either version 2 of the License, or 98d9006aeSqianfan Zhao * (at your option) any later version. 108d9006aeSqianfan Zhao * 118d9006aeSqianfan Zhao * This program is distributed in the hope that it will be useful, 128d9006aeSqianfan Zhao * but WITHOUT ANY WARRANTY; without even the implied warranty of 138d9006aeSqianfan Zhao * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 148d9006aeSqianfan Zhao * GNU General Public License for more details. 158d9006aeSqianfan Zhao * 168d9006aeSqianfan Zhao * You should have received a copy of the GNU General Public License 178d9006aeSqianfan Zhao * along with this program. If not, see <http://www.gnu.org/licenses/>. 188d9006aeSqianfan Zhao */ 198d9006aeSqianfan Zhao 208d9006aeSqianfan Zhao #include "qemu/osdep.h" 218d9006aeSqianfan Zhao #include "qapi/error.h" 228d9006aeSqianfan Zhao #include "qemu/error-report.h" 238d9006aeSqianfan Zhao #include "qemu/bswap.h" 248d9006aeSqianfan Zhao #include "qemu/module.h" 258d9006aeSqianfan Zhao #include "qemu/units.h" 268d9006aeSqianfan Zhao #include "hw/qdev-core.h" 278d9006aeSqianfan Zhao #include "hw/sysbus.h" 288d9006aeSqianfan Zhao #include "hw/char/serial.h" 298d9006aeSqianfan Zhao #include "hw/misc/unimp.h" 308d9006aeSqianfan Zhao #include "hw/usb/hcd-ehci.h" 318d9006aeSqianfan Zhao #include "hw/loader.h" 328d9006aeSqianfan Zhao #include "sysemu/sysemu.h" 338d9006aeSqianfan Zhao #include "hw/arm/allwinner-r40.h" 344a52ef61Sqianfan Zhao #include "hw/misc/allwinner-r40-dramc.h" 358d9006aeSqianfan Zhao 368d9006aeSqianfan Zhao /* Memory map */ 378d9006aeSqianfan Zhao const hwaddr allwinner_r40_memmap[] = { 388d9006aeSqianfan Zhao [AW_R40_DEV_SRAM_A1] = 0x00000000, 398d9006aeSqianfan Zhao [AW_R40_DEV_SRAM_A2] = 0x00004000, 408d9006aeSqianfan Zhao [AW_R40_DEV_SRAM_A3] = 0x00008000, 418d9006aeSqianfan Zhao [AW_R40_DEV_SRAM_A4] = 0x0000b400, 4205def917Sqianfan Zhao [AW_R40_DEV_SRAMC] = 0x01c00000, 430de1b693Sqianfan Zhao [AW_R40_DEV_EMAC] = 0x01c0b000, 448d9006aeSqianfan Zhao [AW_R40_DEV_MMC0] = 0x01c0f000, 458d9006aeSqianfan Zhao [AW_R40_DEV_MMC1] = 0x01c10000, 468d9006aeSqianfan Zhao [AW_R40_DEV_MMC2] = 0x01c11000, 478d9006aeSqianfan Zhao [AW_R40_DEV_MMC3] = 0x01c12000, 48dc2a070dSqianfan Zhao [AW_R40_DEV_CCU] = 0x01c20000, 498d9006aeSqianfan Zhao [AW_R40_DEV_PIT] = 0x01c20c00, 508d9006aeSqianfan Zhao [AW_R40_DEV_UART0] = 0x01c28000, 51d1e409c5Sqianfan Zhao [AW_R40_DEV_UART1] = 0x01c28400, 52d1e409c5Sqianfan Zhao [AW_R40_DEV_UART2] = 0x01c28800, 53d1e409c5Sqianfan Zhao [AW_R40_DEV_UART3] = 0x01c28c00, 54d1e409c5Sqianfan Zhao [AW_R40_DEV_UART4] = 0x01c29000, 55d1e409c5Sqianfan Zhao [AW_R40_DEV_UART5] = 0x01c29400, 56d1e409c5Sqianfan Zhao [AW_R40_DEV_UART6] = 0x01c29800, 57d1e409c5Sqianfan Zhao [AW_R40_DEV_UART7] = 0x01c29c00, 5844814e21Sqianfan Zhao [AW_R40_DEV_TWI0] = 0x01c2ac00, 590de1b693Sqianfan Zhao [AW_R40_DEV_GMAC] = 0x01c50000, 604a52ef61Sqianfan Zhao [AW_R40_DEV_DRAMCOM] = 0x01c62000, 614a52ef61Sqianfan Zhao [AW_R40_DEV_DRAMCTL] = 0x01c63000, 624a52ef61Sqianfan Zhao [AW_R40_DEV_DRAMPHY] = 0x01c65000, 638d9006aeSqianfan Zhao [AW_R40_DEV_GIC_DIST] = 0x01c81000, 648d9006aeSqianfan Zhao [AW_R40_DEV_GIC_CPU] = 0x01c82000, 658d9006aeSqianfan Zhao [AW_R40_DEV_GIC_HYP] = 0x01c84000, 668d9006aeSqianfan Zhao [AW_R40_DEV_GIC_VCPU] = 0x01c86000, 678d9006aeSqianfan Zhao [AW_R40_DEV_SDRAM] = 0x40000000 688d9006aeSqianfan Zhao }; 698d9006aeSqianfan Zhao 708d9006aeSqianfan Zhao /* List of unimplemented devices */ 718d9006aeSqianfan Zhao struct AwR40Unimplemented { 728d9006aeSqianfan Zhao const char *device_name; 738d9006aeSqianfan Zhao hwaddr base; 748d9006aeSqianfan Zhao hwaddr size; 758d9006aeSqianfan Zhao }; 768d9006aeSqianfan Zhao 778d9006aeSqianfan Zhao static struct AwR40Unimplemented r40_unimplemented[] = { 788d9006aeSqianfan Zhao { "d-engine", 0x01000000, 4 * MiB }, 798d9006aeSqianfan Zhao { "d-inter", 0x01400000, 128 * KiB }, 808d9006aeSqianfan Zhao { "dma", 0x01c02000, 4 * KiB }, 818d9006aeSqianfan Zhao { "nfdc", 0x01c03000, 4 * KiB }, 828d9006aeSqianfan Zhao { "ts", 0x01c04000, 4 * KiB }, 838d9006aeSqianfan Zhao { "spi0", 0x01c05000, 4 * KiB }, 848d9006aeSqianfan Zhao { "spi1", 0x01c06000, 4 * KiB }, 858d9006aeSqianfan Zhao { "cs0", 0x01c09000, 4 * KiB }, 868d9006aeSqianfan Zhao { "keymem", 0x01c0a000, 4 * KiB }, 878d9006aeSqianfan Zhao { "usb0-otg", 0x01c13000, 4 * KiB }, 888d9006aeSqianfan Zhao { "usb0-host", 0x01c14000, 4 * KiB }, 898d9006aeSqianfan Zhao { "crypto", 0x01c15000, 4 * KiB }, 908d9006aeSqianfan Zhao { "spi2", 0x01c17000, 4 * KiB }, 918d9006aeSqianfan Zhao { "sata", 0x01c18000, 4 * KiB }, 928d9006aeSqianfan Zhao { "usb1-host", 0x01c19000, 4 * KiB }, 938d9006aeSqianfan Zhao { "sid", 0x01c1b000, 4 * KiB }, 948d9006aeSqianfan Zhao { "usb2-host", 0x01c1c000, 4 * KiB }, 958d9006aeSqianfan Zhao { "cs1", 0x01c1d000, 4 * KiB }, 968d9006aeSqianfan Zhao { "spi3", 0x01c1f000, 4 * KiB }, 978d9006aeSqianfan Zhao { "rtc", 0x01c20400, 1 * KiB }, 988d9006aeSqianfan Zhao { "pio", 0x01c20800, 1 * KiB }, 998d9006aeSqianfan Zhao { "owa", 0x01c21000, 1 * KiB }, 1008d9006aeSqianfan Zhao { "ac97", 0x01c21400, 1 * KiB }, 1018d9006aeSqianfan Zhao { "cir0", 0x01c21800, 1 * KiB }, 1028d9006aeSqianfan Zhao { "cir1", 0x01c21c00, 1 * KiB }, 1038d9006aeSqianfan Zhao { "pcm0", 0x01c22000, 1 * KiB }, 1048d9006aeSqianfan Zhao { "pcm1", 0x01c22400, 1 * KiB }, 1058d9006aeSqianfan Zhao { "pcm2", 0x01c22800, 1 * KiB }, 1068d9006aeSqianfan Zhao { "audio", 0x01c22c00, 1 * KiB }, 1078d9006aeSqianfan Zhao { "keypad", 0x01c23000, 1 * KiB }, 1088d9006aeSqianfan Zhao { "pwm", 0x01c23400, 1 * KiB }, 1098d9006aeSqianfan Zhao { "keyadc", 0x01c24400, 1 * KiB }, 1108d9006aeSqianfan Zhao { "ths", 0x01c24c00, 1 * KiB }, 1118d9006aeSqianfan Zhao { "rtp", 0x01c25000, 1 * KiB }, 1128d9006aeSqianfan Zhao { "pmu", 0x01c25400, 1 * KiB }, 1138d9006aeSqianfan Zhao { "cpu-cfg", 0x01c25c00, 1 * KiB }, 1148d9006aeSqianfan Zhao { "uart0", 0x01c28000, 1 * KiB }, 1158d9006aeSqianfan Zhao { "uart1", 0x01c28400, 1 * KiB }, 1168d9006aeSqianfan Zhao { "uart2", 0x01c28800, 1 * KiB }, 1178d9006aeSqianfan Zhao { "uart3", 0x01c28c00, 1 * KiB }, 1188d9006aeSqianfan Zhao { "uart4", 0x01c29000, 1 * KiB }, 1198d9006aeSqianfan Zhao { "uart5", 0x01c29400, 1 * KiB }, 1208d9006aeSqianfan Zhao { "uart6", 0x01c29800, 1 * KiB }, 1218d9006aeSqianfan Zhao { "uart7", 0x01c29c00, 1 * KiB }, 1228d9006aeSqianfan Zhao { "ps20", 0x01c2a000, 1 * KiB }, 1238d9006aeSqianfan Zhao { "ps21", 0x01c2a400, 1 * KiB }, 1248d9006aeSqianfan Zhao { "twi1", 0x01c2b000, 1 * KiB }, 1258d9006aeSqianfan Zhao { "twi2", 0x01c2b400, 1 * KiB }, 1268d9006aeSqianfan Zhao { "twi3", 0x01c2b800, 1 * KiB }, 1278d9006aeSqianfan Zhao { "twi4", 0x01c2c000, 1 * KiB }, 1288d9006aeSqianfan Zhao { "scr", 0x01c2c400, 1 * KiB }, 1298d9006aeSqianfan Zhao { "tvd-top", 0x01c30000, 4 * KiB }, 1308d9006aeSqianfan Zhao { "tvd0", 0x01c31000, 4 * KiB }, 1318d9006aeSqianfan Zhao { "tvd1", 0x01c32000, 4 * KiB }, 1328d9006aeSqianfan Zhao { "tvd2", 0x01c33000, 4 * KiB }, 1338d9006aeSqianfan Zhao { "tvd3", 0x01c34000, 4 * KiB }, 1348d9006aeSqianfan Zhao { "gpu", 0x01c40000, 64 * KiB }, 1358d9006aeSqianfan Zhao { "hstmr", 0x01c60000, 4 * KiB }, 1368d9006aeSqianfan Zhao { "tcon-top", 0x01c70000, 4 * KiB }, 1378d9006aeSqianfan Zhao { "lcd0", 0x01c71000, 4 * KiB }, 1388d9006aeSqianfan Zhao { "lcd1", 0x01c72000, 4 * KiB }, 1398d9006aeSqianfan Zhao { "tv0", 0x01c73000, 4 * KiB }, 1408d9006aeSqianfan Zhao { "tv1", 0x01c74000, 4 * KiB }, 1418d9006aeSqianfan Zhao { "tve-top", 0x01c90000, 16 * KiB }, 1428d9006aeSqianfan Zhao { "tve0", 0x01c94000, 16 * KiB }, 1438d9006aeSqianfan Zhao { "tve1", 0x01c98000, 16 * KiB }, 1448d9006aeSqianfan Zhao { "mipi_dsi", 0x01ca0000, 4 * KiB }, 1458d9006aeSqianfan Zhao { "mipi_dphy", 0x01ca1000, 4 * KiB }, 1468d9006aeSqianfan Zhao { "ve", 0x01d00000, 1024 * KiB }, 1478d9006aeSqianfan Zhao { "mp", 0x01e80000, 128 * KiB }, 1488d9006aeSqianfan Zhao { "hdmi", 0x01ee0000, 128 * KiB }, 1498d9006aeSqianfan Zhao { "prcm", 0x01f01400, 1 * KiB }, 1508d9006aeSqianfan Zhao { "debug", 0x3f500000, 64 * KiB }, 1518d9006aeSqianfan Zhao { "cpubist", 0x3f501000, 4 * KiB }, 1528d9006aeSqianfan Zhao { "dcu", 0x3fff0000, 64 * KiB }, 1538d9006aeSqianfan Zhao { "hstmr", 0x01c60000, 4 * KiB }, 1548d9006aeSqianfan Zhao { "brom", 0xffff0000, 36 * KiB } 1558d9006aeSqianfan Zhao }; 1568d9006aeSqianfan Zhao 1578d9006aeSqianfan Zhao /* Per Processor Interrupts */ 1588d9006aeSqianfan Zhao enum { 1598d9006aeSqianfan Zhao AW_R40_GIC_PPI_MAINT = 9, 1608d9006aeSqianfan Zhao AW_R40_GIC_PPI_HYPTIMER = 10, 1618d9006aeSqianfan Zhao AW_R40_GIC_PPI_VIRTTIMER = 11, 1628d9006aeSqianfan Zhao AW_R40_GIC_PPI_SECTIMER = 13, 1638d9006aeSqianfan Zhao AW_R40_GIC_PPI_PHYSTIMER = 14 1648d9006aeSqianfan Zhao }; 1658d9006aeSqianfan Zhao 1668d9006aeSqianfan Zhao /* Shared Processor Interrupts */ 1678d9006aeSqianfan Zhao enum { 1688d9006aeSqianfan Zhao AW_R40_GIC_SPI_UART0 = 1, 169d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART1 = 2, 170d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART2 = 3, 171d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART3 = 4, 17244814e21Sqianfan Zhao AW_R40_GIC_SPI_TWI0 = 7, 173d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART4 = 17, 174d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART5 = 18, 175d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART6 = 19, 176d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART7 = 20, 1778d9006aeSqianfan Zhao AW_R40_GIC_SPI_TIMER0 = 22, 1788d9006aeSqianfan Zhao AW_R40_GIC_SPI_TIMER1 = 23, 1798d9006aeSqianfan Zhao AW_R40_GIC_SPI_MMC0 = 32, 1808d9006aeSqianfan Zhao AW_R40_GIC_SPI_MMC1 = 33, 1818d9006aeSqianfan Zhao AW_R40_GIC_SPI_MMC2 = 34, 1828d9006aeSqianfan Zhao AW_R40_GIC_SPI_MMC3 = 35, 1830de1b693Sqianfan Zhao AW_R40_GIC_SPI_EMAC = 55, 1840de1b693Sqianfan Zhao AW_R40_GIC_SPI_GMAC = 85, 1858d9006aeSqianfan Zhao }; 1868d9006aeSqianfan Zhao 1878d9006aeSqianfan Zhao /* Allwinner R40 general constants */ 1888d9006aeSqianfan Zhao enum { 1898d9006aeSqianfan Zhao AW_R40_GIC_NUM_SPI = 128 1908d9006aeSqianfan Zhao }; 1918d9006aeSqianfan Zhao 1928d9006aeSqianfan Zhao #define BOOT0_MAGIC "eGON.BT0" 1938d9006aeSqianfan Zhao 1948d9006aeSqianfan Zhao /* The low 8-bits of the 'boot_media' field in the SPL header */ 1958d9006aeSqianfan Zhao #define SUNXI_BOOTED_FROM_MMC0 0 1968d9006aeSqianfan Zhao #define SUNXI_BOOTED_FROM_NAND 1 1978d9006aeSqianfan Zhao #define SUNXI_BOOTED_FROM_MMC2 2 1988d9006aeSqianfan Zhao #define SUNXI_BOOTED_FROM_SPI 3 1998d9006aeSqianfan Zhao 2008d9006aeSqianfan Zhao struct boot_file_head { 2018d9006aeSqianfan Zhao uint32_t b_instruction; 2028d9006aeSqianfan Zhao uint8_t magic[8]; 2038d9006aeSqianfan Zhao uint32_t check_sum; 2048d9006aeSqianfan Zhao uint32_t length; 2058d9006aeSqianfan Zhao uint32_t pub_head_size; 2068d9006aeSqianfan Zhao uint32_t fel_script_address; 2078d9006aeSqianfan Zhao uint32_t fel_uEnv_length; 2088d9006aeSqianfan Zhao uint32_t dt_name_offset; 2098d9006aeSqianfan Zhao uint32_t dram_size; 2108d9006aeSqianfan Zhao uint32_t boot_media; 2118d9006aeSqianfan Zhao uint32_t string_pool[13]; 2128d9006aeSqianfan Zhao }; 2138d9006aeSqianfan Zhao 2148d9006aeSqianfan Zhao bool allwinner_r40_bootrom_setup(AwR40State *s, BlockBackend *blk, int unit) 2158d9006aeSqianfan Zhao { 2168d9006aeSqianfan Zhao const int64_t rom_size = 32 * KiB; 2178d9006aeSqianfan Zhao g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size); 2188d9006aeSqianfan Zhao struct boot_file_head *head = (struct boot_file_head *)buffer; 2198d9006aeSqianfan Zhao 2208d9006aeSqianfan Zhao if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) { 2218d9006aeSqianfan Zhao error_setg(&error_fatal, "%s: failed to read BlockBackend data", 2228d9006aeSqianfan Zhao __func__); 2238d9006aeSqianfan Zhao return false; 2248d9006aeSqianfan Zhao } 2258d9006aeSqianfan Zhao 2268d9006aeSqianfan Zhao /* we only check the magic string here. */ 2278d9006aeSqianfan Zhao if (memcmp(head->magic, BOOT0_MAGIC, sizeof(head->magic))) { 2288d9006aeSqianfan Zhao return false; 2298d9006aeSqianfan Zhao } 2308d9006aeSqianfan Zhao 2318d9006aeSqianfan Zhao /* 2328d9006aeSqianfan Zhao * Simulate the behavior of the bootROM, it will change the boot_media 2338d9006aeSqianfan Zhao * flag to indicate where the chip is booting from. R40 can boot from 2348d9006aeSqianfan Zhao * mmc0 or mmc2, the default value of boot_media is zero 2358d9006aeSqianfan Zhao * (SUNXI_BOOTED_FROM_MMC0), let's fix this flag when it is booting from 2368d9006aeSqianfan Zhao * the others. 2378d9006aeSqianfan Zhao */ 2388d9006aeSqianfan Zhao if (unit == 2) { 2398d9006aeSqianfan Zhao head->boot_media = cpu_to_le32(SUNXI_BOOTED_FROM_MMC2); 2408d9006aeSqianfan Zhao } else { 2418d9006aeSqianfan Zhao head->boot_media = cpu_to_le32(SUNXI_BOOTED_FROM_MMC0); 2428d9006aeSqianfan Zhao } 2438d9006aeSqianfan Zhao 2448d9006aeSqianfan Zhao rom_add_blob("allwinner-r40.bootrom", buffer, rom_size, 2458d9006aeSqianfan Zhao rom_size, s->memmap[AW_R40_DEV_SRAM_A1], 2468d9006aeSqianfan Zhao NULL, NULL, NULL, NULL, false); 2478d9006aeSqianfan Zhao return true; 2488d9006aeSqianfan Zhao } 2498d9006aeSqianfan Zhao 2508d9006aeSqianfan Zhao static void allwinner_r40_init(Object *obj) 2518d9006aeSqianfan Zhao { 2528d9006aeSqianfan Zhao static const char *mmc_names[AW_R40_NUM_MMCS] = { 2538d9006aeSqianfan Zhao "mmc0", "mmc1", "mmc2", "mmc3" 2548d9006aeSqianfan Zhao }; 2558d9006aeSqianfan Zhao AwR40State *s = AW_R40(obj); 2568d9006aeSqianfan Zhao 2578d9006aeSqianfan Zhao s->memmap = allwinner_r40_memmap; 2588d9006aeSqianfan Zhao 2598d9006aeSqianfan Zhao for (int i = 0; i < AW_R40_NUM_CPUS; i++) { 2608d9006aeSqianfan Zhao object_initialize_child(obj, "cpu[*]", &s->cpus[i], 2618d9006aeSqianfan Zhao ARM_CPU_TYPE_NAME("cortex-a7")); 2628d9006aeSqianfan Zhao } 2638d9006aeSqianfan Zhao 2648d9006aeSqianfan Zhao object_initialize_child(obj, "gic", &s->gic, TYPE_ARM_GIC); 2658d9006aeSqianfan Zhao 2668d9006aeSqianfan Zhao object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); 2678d9006aeSqianfan Zhao object_property_add_alias(obj, "clk0-freq", OBJECT(&s->timer), 2688d9006aeSqianfan Zhao "clk0-freq"); 2698d9006aeSqianfan Zhao object_property_add_alias(obj, "clk1-freq", OBJECT(&s->timer), 2708d9006aeSqianfan Zhao "clk1-freq"); 2718d9006aeSqianfan Zhao 272dc2a070dSqianfan Zhao object_initialize_child(obj, "ccu", &s->ccu, TYPE_AW_R40_CCU); 273dc2a070dSqianfan Zhao 2748d9006aeSqianfan Zhao for (int i = 0; i < AW_R40_NUM_MMCS; i++) { 2758d9006aeSqianfan Zhao object_initialize_child(obj, mmc_names[i], &s->mmc[i], 2762c992b88Sqianfan Zhao TYPE_AW_SDHOST_SUN50I_A64); 2778d9006aeSqianfan Zhao } 27844814e21Sqianfan Zhao 27944814e21Sqianfan Zhao object_initialize_child(obj, "twi0", &s->i2c0, TYPE_AW_I2C_SUN6I); 2804a52ef61Sqianfan Zhao 2810de1b693Sqianfan Zhao object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); 2820de1b693Sqianfan Zhao object_initialize_child(obj, "gmac", &s->gmac, TYPE_AW_SUN8I_EMAC); 2830de1b693Sqianfan Zhao object_property_add_alias(obj, "gmac-phy-addr", 2840de1b693Sqianfan Zhao OBJECT(&s->gmac), "phy-addr"); 2850de1b693Sqianfan Zhao 2864a52ef61Sqianfan Zhao object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_R40_DRAMC); 2874a52ef61Sqianfan Zhao object_property_add_alias(obj, "ram-addr", OBJECT(&s->dramc), 2884a52ef61Sqianfan Zhao "ram-addr"); 2894a52ef61Sqianfan Zhao object_property_add_alias(obj, "ram-size", OBJECT(&s->dramc), 2904a52ef61Sqianfan Zhao "ram-size"); 29105def917Sqianfan Zhao 29205def917Sqianfan Zhao object_initialize_child(obj, "sramc", &s->sramc, TYPE_AW_SRAMC_SUN8I_R40); 2938d9006aeSqianfan Zhao } 2948d9006aeSqianfan Zhao 2958d9006aeSqianfan Zhao static void allwinner_r40_realize(DeviceState *dev, Error **errp) 2968d9006aeSqianfan Zhao { 2970de1b693Sqianfan Zhao const char *r40_nic_models[] = { "gmac", "emac", NULL }; 2988d9006aeSqianfan Zhao AwR40State *s = AW_R40(dev); 2998d9006aeSqianfan Zhao 3008d9006aeSqianfan Zhao /* CPUs */ 301*2f6037a2SPhilippe Mathieu-Daudé for (unsigned i = 0; i < AW_R40_NUM_CPUS; i++) { 3028d9006aeSqianfan Zhao 3038d9006aeSqianfan Zhao /* 3048d9006aeSqianfan Zhao * Disable secondary CPUs. Guest EL3 firmware will start 3058d9006aeSqianfan Zhao * them via CPU reset control registers. 3068d9006aeSqianfan Zhao */ 3078d9006aeSqianfan Zhao qdev_prop_set_bit(DEVICE(&s->cpus[i]), "start-powered-off", 3088d9006aeSqianfan Zhao i > 0); 3098d9006aeSqianfan Zhao 3108d9006aeSqianfan Zhao /* All exception levels required */ 3118d9006aeSqianfan Zhao qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el3", true); 3128d9006aeSqianfan Zhao qdev_prop_set_bit(DEVICE(&s->cpus[i]), "has_el2", true); 3138d9006aeSqianfan Zhao 3148d9006aeSqianfan Zhao /* Mark realized */ 3158d9006aeSqianfan Zhao qdev_realize(DEVICE(&s->cpus[i]), NULL, &error_fatal); 3168d9006aeSqianfan Zhao } 3178d9006aeSqianfan Zhao 3188d9006aeSqianfan Zhao /* Generic Interrupt Controller */ 3198d9006aeSqianfan Zhao qdev_prop_set_uint32(DEVICE(&s->gic), "num-irq", AW_R40_GIC_NUM_SPI + 3208d9006aeSqianfan Zhao GIC_INTERNAL); 3218d9006aeSqianfan Zhao qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2); 3228d9006aeSqianfan Zhao qdev_prop_set_uint32(DEVICE(&s->gic), "num-cpu", AW_R40_NUM_CPUS); 3238d9006aeSqianfan Zhao qdev_prop_set_bit(DEVICE(&s->gic), "has-security-extensions", false); 3248d9006aeSqianfan Zhao qdev_prop_set_bit(DEVICE(&s->gic), "has-virtualization-extensions", true); 3258d9006aeSqianfan Zhao sysbus_realize(SYS_BUS_DEVICE(&s->gic), &error_fatal); 3268d9006aeSqianfan Zhao 3278d9006aeSqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 0, s->memmap[AW_R40_DEV_GIC_DIST]); 3288d9006aeSqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 1, s->memmap[AW_R40_DEV_GIC_CPU]); 3298d9006aeSqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 2, s->memmap[AW_R40_DEV_GIC_HYP]); 3308d9006aeSqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->gic), 3, s->memmap[AW_R40_DEV_GIC_VCPU]); 3318d9006aeSqianfan Zhao 3328d9006aeSqianfan Zhao /* 3338d9006aeSqianfan Zhao * Wire the outputs from each CPU's generic timer and the GICv2 3348d9006aeSqianfan Zhao * maintenance interrupt signal to the appropriate GIC PPI inputs, 3358d9006aeSqianfan Zhao * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. 3368d9006aeSqianfan Zhao */ 337*2f6037a2SPhilippe Mathieu-Daudé for (unsigned i = 0; i < AW_R40_NUM_CPUS; i++) { 3388d9006aeSqianfan Zhao DeviceState *cpudev = DEVICE(&s->cpus[i]); 3398d9006aeSqianfan Zhao int ppibase = AW_R40_GIC_NUM_SPI + i * GIC_INTERNAL + GIC_NR_SGIS; 3408d9006aeSqianfan Zhao int irq; 3418d9006aeSqianfan Zhao /* 3428d9006aeSqianfan Zhao * Mapping from the output timer irq lines from the CPU to the 3438d9006aeSqianfan Zhao * GIC PPI inputs used for this board. 3448d9006aeSqianfan Zhao */ 3458d9006aeSqianfan Zhao const int timer_irq[] = { 3468d9006aeSqianfan Zhao [GTIMER_PHYS] = AW_R40_GIC_PPI_PHYSTIMER, 3478d9006aeSqianfan Zhao [GTIMER_VIRT] = AW_R40_GIC_PPI_VIRTTIMER, 3488d9006aeSqianfan Zhao [GTIMER_HYP] = AW_R40_GIC_PPI_HYPTIMER, 3498d9006aeSqianfan Zhao [GTIMER_SEC] = AW_R40_GIC_PPI_SECTIMER, 3508d9006aeSqianfan Zhao }; 3518d9006aeSqianfan Zhao 3528d9006aeSqianfan Zhao /* Connect CPU timer outputs to GIC PPI inputs */ 3538d9006aeSqianfan Zhao for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { 3548d9006aeSqianfan Zhao qdev_connect_gpio_out(cpudev, irq, 3558d9006aeSqianfan Zhao qdev_get_gpio_in(DEVICE(&s->gic), 3568d9006aeSqianfan Zhao ppibase + timer_irq[irq])); 3578d9006aeSqianfan Zhao } 3588d9006aeSqianfan Zhao 3598d9006aeSqianfan Zhao /* Connect GIC outputs to CPU interrupt inputs */ 3608d9006aeSqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i, 3618d9006aeSqianfan Zhao qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); 3628d9006aeSqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + AW_R40_NUM_CPUS, 3638d9006aeSqianfan Zhao qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); 3648d9006aeSqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (2 * AW_R40_NUM_CPUS), 3658d9006aeSqianfan Zhao qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); 3668d9006aeSqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (3 * AW_R40_NUM_CPUS), 3678d9006aeSqianfan Zhao qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); 3688d9006aeSqianfan Zhao 3698d9006aeSqianfan Zhao /* GIC maintenance signal */ 3708d9006aeSqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->gic), i + (4 * AW_R40_NUM_CPUS), 3718d9006aeSqianfan Zhao qdev_get_gpio_in(DEVICE(&s->gic), 3728d9006aeSqianfan Zhao ppibase + AW_R40_GIC_PPI_MAINT)); 3738d9006aeSqianfan Zhao } 3748d9006aeSqianfan Zhao 3758d9006aeSqianfan Zhao /* Timer */ 3768d9006aeSqianfan Zhao sysbus_realize(SYS_BUS_DEVICE(&s->timer), &error_fatal); 3778d9006aeSqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer), 0, s->memmap[AW_R40_DEV_PIT]); 3788d9006aeSqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 0, 3798d9006aeSqianfan Zhao qdev_get_gpio_in(DEVICE(&s->gic), 3808d9006aeSqianfan Zhao AW_R40_GIC_SPI_TIMER0)); 3818d9006aeSqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer), 1, 3828d9006aeSqianfan Zhao qdev_get_gpio_in(DEVICE(&s->gic), 3838d9006aeSqianfan Zhao AW_R40_GIC_SPI_TIMER1)); 3848d9006aeSqianfan Zhao 3858d9006aeSqianfan Zhao /* SRAM */ 38605def917Sqianfan Zhao sysbus_realize(SYS_BUS_DEVICE(&s->sramc), &error_fatal); 38705def917Sqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->sramc), 0, s->memmap[AW_R40_DEV_SRAMC]); 38805def917Sqianfan Zhao 3898d9006aeSqianfan Zhao memory_region_init_ram(&s->sram_a1, OBJECT(dev), "sram A1", 3908d9006aeSqianfan Zhao 16 * KiB, &error_abort); 3918d9006aeSqianfan Zhao memory_region_init_ram(&s->sram_a2, OBJECT(dev), "sram A2", 3928d9006aeSqianfan Zhao 16 * KiB, &error_abort); 3938d9006aeSqianfan Zhao memory_region_init_ram(&s->sram_a3, OBJECT(dev), "sram A3", 3948d9006aeSqianfan Zhao 13 * KiB, &error_abort); 3958d9006aeSqianfan Zhao memory_region_init_ram(&s->sram_a4, OBJECT(dev), "sram A4", 3968d9006aeSqianfan Zhao 3 * KiB, &error_abort); 3978d9006aeSqianfan Zhao memory_region_add_subregion(get_system_memory(), 3988d9006aeSqianfan Zhao s->memmap[AW_R40_DEV_SRAM_A1], &s->sram_a1); 3998d9006aeSqianfan Zhao memory_region_add_subregion(get_system_memory(), 4008d9006aeSqianfan Zhao s->memmap[AW_R40_DEV_SRAM_A2], &s->sram_a2); 4018d9006aeSqianfan Zhao memory_region_add_subregion(get_system_memory(), 4028d9006aeSqianfan Zhao s->memmap[AW_R40_DEV_SRAM_A3], &s->sram_a3); 4038d9006aeSqianfan Zhao memory_region_add_subregion(get_system_memory(), 4048d9006aeSqianfan Zhao s->memmap[AW_R40_DEV_SRAM_A4], &s->sram_a4); 4058d9006aeSqianfan Zhao 406dc2a070dSqianfan Zhao /* Clock Control Unit */ 407dc2a070dSqianfan Zhao sysbus_realize(SYS_BUS_DEVICE(&s->ccu), &error_fatal); 408dc2a070dSqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccu), 0, s->memmap[AW_R40_DEV_CCU]); 409dc2a070dSqianfan Zhao 4108d9006aeSqianfan Zhao /* SD/MMC */ 4118d9006aeSqianfan Zhao for (int i = 0; i < AW_R40_NUM_MMCS; i++) { 4128d9006aeSqianfan Zhao qemu_irq irq = qdev_get_gpio_in(DEVICE(&s->gic), 4138d9006aeSqianfan Zhao AW_R40_GIC_SPI_MMC0 + i); 4148d9006aeSqianfan Zhao const hwaddr addr = s->memmap[AW_R40_DEV_MMC0 + i]; 4158d9006aeSqianfan Zhao 4168d9006aeSqianfan Zhao object_property_set_link(OBJECT(&s->mmc[i]), "dma-memory", 4178d9006aeSqianfan Zhao OBJECT(get_system_memory()), &error_fatal); 4188d9006aeSqianfan Zhao sysbus_realize(SYS_BUS_DEVICE(&s->mmc[i]), &error_fatal); 4198d9006aeSqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc[i]), 0, addr); 4208d9006aeSqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc[i]), 0, irq); 4218d9006aeSqianfan Zhao } 4228d9006aeSqianfan Zhao 4238d9006aeSqianfan Zhao /* UART0. For future clocktree API: All UARTS are connected to APB2_CLK. */ 424d1e409c5Sqianfan Zhao for (int i = 0; i < AW_R40_NUM_UARTS; i++) { 425d1e409c5Sqianfan Zhao static const int uart_irqs[AW_R40_NUM_UARTS] = { 426d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART0, 427d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART1, 428d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART2, 429d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART3, 430d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART4, 431d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART5, 432d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART6, 433d1e409c5Sqianfan Zhao AW_R40_GIC_SPI_UART7, 434d1e409c5Sqianfan Zhao }; 435d1e409c5Sqianfan Zhao const hwaddr addr = s->memmap[AW_R40_DEV_UART0 + i]; 436d1e409c5Sqianfan Zhao 437d1e409c5Sqianfan Zhao serial_mm_init(get_system_memory(), addr, 2, 438d1e409c5Sqianfan Zhao qdev_get_gpio_in(DEVICE(&s->gic), uart_irqs[i]), 439d1e409c5Sqianfan Zhao 115200, serial_hd(i), DEVICE_NATIVE_ENDIAN); 440d1e409c5Sqianfan Zhao } 4418d9006aeSqianfan Zhao 44244814e21Sqianfan Zhao /* I2C */ 44344814e21Sqianfan Zhao sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal); 44444814e21Sqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, s->memmap[AW_R40_DEV_TWI0]); 44544814e21Sqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, 44644814e21Sqianfan Zhao qdev_get_gpio_in(DEVICE(&s->gic), AW_R40_GIC_SPI_TWI0)); 44744814e21Sqianfan Zhao 4484a52ef61Sqianfan Zhao /* DRAMC */ 4494a52ef61Sqianfan Zhao sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal); 4504a52ef61Sqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, 4514a52ef61Sqianfan Zhao s->memmap[AW_R40_DEV_DRAMCOM]); 4524a52ef61Sqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 1, 4534a52ef61Sqianfan Zhao s->memmap[AW_R40_DEV_DRAMCTL]); 4544a52ef61Sqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 2, 4554a52ef61Sqianfan Zhao s->memmap[AW_R40_DEV_DRAMPHY]); 4564a52ef61Sqianfan Zhao 4570de1b693Sqianfan Zhao /* nic support gmac and emac */ 4580de1b693Sqianfan Zhao for (int i = 0; i < ARRAY_SIZE(r40_nic_models) - 1; i++) { 4590de1b693Sqianfan Zhao NICInfo *nic = &nd_table[i]; 4600de1b693Sqianfan Zhao 4610de1b693Sqianfan Zhao if (!nic->used) { 4620de1b693Sqianfan Zhao continue; 4630de1b693Sqianfan Zhao } 4640de1b693Sqianfan Zhao if (qemu_show_nic_models(nic->model, r40_nic_models)) { 4650de1b693Sqianfan Zhao exit(0); 4660de1b693Sqianfan Zhao } 4670de1b693Sqianfan Zhao 4680de1b693Sqianfan Zhao switch (qemu_find_nic_model(nic, r40_nic_models, r40_nic_models[0])) { 4690de1b693Sqianfan Zhao case 0: /* gmac */ 4700de1b693Sqianfan Zhao qdev_set_nic_properties(DEVICE(&s->gmac), nic); 4710de1b693Sqianfan Zhao break; 4720de1b693Sqianfan Zhao case 1: /* emac */ 4730de1b693Sqianfan Zhao qdev_set_nic_properties(DEVICE(&s->emac), nic); 4740de1b693Sqianfan Zhao break; 4750de1b693Sqianfan Zhao default: 4760de1b693Sqianfan Zhao exit(1); 4770de1b693Sqianfan Zhao break; 4780de1b693Sqianfan Zhao } 4790de1b693Sqianfan Zhao } 4800de1b693Sqianfan Zhao 4810de1b693Sqianfan Zhao /* GMAC */ 4820de1b693Sqianfan Zhao object_property_set_link(OBJECT(&s->gmac), "dma-memory", 4830de1b693Sqianfan Zhao OBJECT(get_system_memory()), &error_fatal); 4840de1b693Sqianfan Zhao sysbus_realize(SYS_BUS_DEVICE(&s->gmac), &error_fatal); 4850de1b693Sqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->gmac), 0, s->memmap[AW_R40_DEV_GMAC]); 4860de1b693Sqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->gmac), 0, 4870de1b693Sqianfan Zhao qdev_get_gpio_in(DEVICE(&s->gic), AW_R40_GIC_SPI_GMAC)); 4880de1b693Sqianfan Zhao 4890de1b693Sqianfan Zhao /* EMAC */ 4900de1b693Sqianfan Zhao sysbus_realize(SYS_BUS_DEVICE(&s->emac), &error_fatal); 4910de1b693Sqianfan Zhao sysbus_mmio_map(SYS_BUS_DEVICE(&s->emac), 0, s->memmap[AW_R40_DEV_EMAC]); 4920de1b693Sqianfan Zhao sysbus_connect_irq(SYS_BUS_DEVICE(&s->emac), 0, 4930de1b693Sqianfan Zhao qdev_get_gpio_in(DEVICE(&s->gic), AW_R40_GIC_SPI_EMAC)); 4940de1b693Sqianfan Zhao 4958d9006aeSqianfan Zhao /* Unimplemented devices */ 496*2f6037a2SPhilippe Mathieu-Daudé for (unsigned i = 0; i < ARRAY_SIZE(r40_unimplemented); i++) { 4978d9006aeSqianfan Zhao create_unimplemented_device(r40_unimplemented[i].device_name, 4988d9006aeSqianfan Zhao r40_unimplemented[i].base, 4998d9006aeSqianfan Zhao r40_unimplemented[i].size); 5008d9006aeSqianfan Zhao } 5018d9006aeSqianfan Zhao } 5028d9006aeSqianfan Zhao 5038d9006aeSqianfan Zhao static void allwinner_r40_class_init(ObjectClass *oc, void *data) 5048d9006aeSqianfan Zhao { 5058d9006aeSqianfan Zhao DeviceClass *dc = DEVICE_CLASS(oc); 5068d9006aeSqianfan Zhao 5078d9006aeSqianfan Zhao dc->realize = allwinner_r40_realize; 5088d9006aeSqianfan Zhao /* Reason: uses serial_hd() in realize function */ 5098d9006aeSqianfan Zhao dc->user_creatable = false; 5108d9006aeSqianfan Zhao } 5118d9006aeSqianfan Zhao 5128d9006aeSqianfan Zhao static const TypeInfo allwinner_r40_type_info = { 5138d9006aeSqianfan Zhao .name = TYPE_AW_R40, 5148d9006aeSqianfan Zhao .parent = TYPE_DEVICE, 5158d9006aeSqianfan Zhao .instance_size = sizeof(AwR40State), 5168d9006aeSqianfan Zhao .instance_init = allwinner_r40_init, 5178d9006aeSqianfan Zhao .class_init = allwinner_r40_class_init, 5188d9006aeSqianfan Zhao }; 5198d9006aeSqianfan Zhao 5208d9006aeSqianfan Zhao static void allwinner_r40_register_types(void) 5218d9006aeSqianfan Zhao { 5228d9006aeSqianfan Zhao type_register_static(&allwinner_r40_type_info); 5238d9006aeSqianfan Zhao } 5248d9006aeSqianfan Zhao 5258d9006aeSqianfan Zhao type_init(allwinner_r40_register_types) 526