19158fa54Sliguang /* 29158fa54Sliguang * Allwinner A10 SoC emulation 39158fa54Sliguang * 49158fa54Sliguang * Copyright (C) 2013 Li Guang 59158fa54Sliguang * Written by Li Guang <lig.fnst@cn.fujitsu.com> 69158fa54Sliguang * 79158fa54Sliguang * This program is free software; you can redistribute it and/or modify it 89158fa54Sliguang * under the terms of the GNU General Public License as published by the 99158fa54Sliguang * Free Software Foundation; either version 2 of the License, or 109158fa54Sliguang * (at your option) any later version. 119158fa54Sliguang * 129158fa54Sliguang * This program is distributed in the hope that it will be useful, but WITHOUT 139158fa54Sliguang * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 149158fa54Sliguang * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 159158fa54Sliguang * for more details. 169158fa54Sliguang */ 179158fa54Sliguang 189158fa54Sliguang #include "hw/sysbus.h" 199158fa54Sliguang #include "hw/devices.h" 209158fa54Sliguang #include "hw/arm/allwinner-a10.h" 219158fa54Sliguang 229158fa54Sliguang static void aw_a10_init(Object *obj) 239158fa54Sliguang { 249158fa54Sliguang AwA10State *s = AW_A10(obj); 259158fa54Sliguang 269158fa54Sliguang object_initialize(&s->cpu, sizeof(s->cpu), "cortex-a8-" TYPE_ARM_CPU); 279158fa54Sliguang object_property_add_child(obj, "cpu", OBJECT(&s->cpu), NULL); 289158fa54Sliguang 299158fa54Sliguang object_initialize(&s->intc, sizeof(s->intc), TYPE_AW_A10_PIC); 309158fa54Sliguang qdev_set_parent_bus(DEVICE(&s->intc), sysbus_get_default()); 319158fa54Sliguang 329158fa54Sliguang object_initialize(&s->timer, sizeof(s->timer), TYPE_AW_A10_PIT); 339158fa54Sliguang qdev_set_parent_bus(DEVICE(&s->timer), sysbus_get_default()); 34*db7dfd4cSBeniamino Galvani 35*db7dfd4cSBeniamino Galvani object_initialize(&s->emac, sizeof(s->emac), TYPE_AW_EMAC); 36*db7dfd4cSBeniamino Galvani qdev_set_parent_bus(DEVICE(&s->emac), sysbus_get_default()); 37*db7dfd4cSBeniamino Galvani if (nd_table[0].used) { 38*db7dfd4cSBeniamino Galvani qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); 39*db7dfd4cSBeniamino Galvani qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]); 40*db7dfd4cSBeniamino Galvani } 419158fa54Sliguang } 429158fa54Sliguang 439158fa54Sliguang static void aw_a10_realize(DeviceState *dev, Error **errp) 449158fa54Sliguang { 459158fa54Sliguang AwA10State *s = AW_A10(dev); 469158fa54Sliguang SysBusDevice *sysbusdev; 479158fa54Sliguang uint8_t i; 489158fa54Sliguang qemu_irq fiq, irq; 499158fa54Sliguang Error *err = NULL; 509158fa54Sliguang 519158fa54Sliguang object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err); 529158fa54Sliguang if (err != NULL) { 539158fa54Sliguang error_propagate(errp, err); 549158fa54Sliguang return; 559158fa54Sliguang } 569158fa54Sliguang irq = qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ); 579158fa54Sliguang fiq = qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ); 589158fa54Sliguang 599158fa54Sliguang object_property_set_bool(OBJECT(&s->intc), true, "realized", &err); 609158fa54Sliguang if (err != NULL) { 619158fa54Sliguang error_propagate(errp, err); 629158fa54Sliguang return; 639158fa54Sliguang } 649158fa54Sliguang sysbusdev = SYS_BUS_DEVICE(&s->intc); 659158fa54Sliguang sysbus_mmio_map(sysbusdev, 0, AW_A10_PIC_REG_BASE); 669158fa54Sliguang sysbus_connect_irq(sysbusdev, 0, irq); 679158fa54Sliguang sysbus_connect_irq(sysbusdev, 1, fiq); 689158fa54Sliguang for (i = 0; i < AW_A10_PIC_INT_NR; i++) { 699158fa54Sliguang s->irq[i] = qdev_get_gpio_in(DEVICE(&s->intc), i); 709158fa54Sliguang } 719158fa54Sliguang 729158fa54Sliguang object_property_set_bool(OBJECT(&s->timer), true, "realized", &err); 739158fa54Sliguang if (err != NULL) { 749158fa54Sliguang error_propagate(errp, err); 759158fa54Sliguang return; 769158fa54Sliguang } 779158fa54Sliguang sysbusdev = SYS_BUS_DEVICE(&s->timer); 789158fa54Sliguang sysbus_mmio_map(sysbusdev, 0, AW_A10_PIT_REG_BASE); 799158fa54Sliguang sysbus_connect_irq(sysbusdev, 0, s->irq[22]); 809158fa54Sliguang sysbus_connect_irq(sysbusdev, 1, s->irq[23]); 819158fa54Sliguang sysbus_connect_irq(sysbusdev, 2, s->irq[24]); 829158fa54Sliguang sysbus_connect_irq(sysbusdev, 3, s->irq[25]); 839158fa54Sliguang sysbus_connect_irq(sysbusdev, 4, s->irq[67]); 849158fa54Sliguang sysbus_connect_irq(sysbusdev, 5, s->irq[68]); 859158fa54Sliguang 86*db7dfd4cSBeniamino Galvani object_property_set_bool(OBJECT(&s->emac), true, "realized", &err); 87*db7dfd4cSBeniamino Galvani if (err != NULL) { 88*db7dfd4cSBeniamino Galvani error_propagate(errp, err); 89*db7dfd4cSBeniamino Galvani return; 90*db7dfd4cSBeniamino Galvani } 91*db7dfd4cSBeniamino Galvani sysbusdev = SYS_BUS_DEVICE(&s->emac); 92*db7dfd4cSBeniamino Galvani sysbus_mmio_map(sysbusdev, 0, AW_A10_EMAC_BASE); 93*db7dfd4cSBeniamino Galvani sysbus_connect_irq(sysbusdev, 0, s->irq[55]); 94*db7dfd4cSBeniamino Galvani 959158fa54Sliguang serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE, 2, s->irq[1], 969158fa54Sliguang 115200, serial_hds[0], DEVICE_NATIVE_ENDIAN); 979158fa54Sliguang } 989158fa54Sliguang 999158fa54Sliguang static void aw_a10_class_init(ObjectClass *oc, void *data) 1009158fa54Sliguang { 1019158fa54Sliguang DeviceClass *dc = DEVICE_CLASS(oc); 1029158fa54Sliguang 1039158fa54Sliguang dc->realize = aw_a10_realize; 1049158fa54Sliguang } 1059158fa54Sliguang 1069158fa54Sliguang static const TypeInfo aw_a10_type_info = { 1079158fa54Sliguang .name = TYPE_AW_A10, 1089158fa54Sliguang .parent = TYPE_DEVICE, 1099158fa54Sliguang .instance_size = sizeof(AwA10State), 1109158fa54Sliguang .instance_init = aw_a10_init, 1119158fa54Sliguang .class_init = aw_a10_class_init, 1129158fa54Sliguang }; 1139158fa54Sliguang 1149158fa54Sliguang static void aw_a10_register_types(void) 1159158fa54Sliguang { 1169158fa54Sliguang type_register_static(&aw_a10_type_info); 1179158fa54Sliguang } 1189158fa54Sliguang 1199158fa54Sliguang type_init(aw_a10_register_types) 120