xref: /qemu/hw/arm/allwinner-a10.c (revision d780d056f8acdee73a1c34d95733851d58aecd60)
19158fa54Sliguang /*
29158fa54Sliguang  * Allwinner A10 SoC emulation
39158fa54Sliguang  *
49158fa54Sliguang  * Copyright (C) 2013 Li Guang
59158fa54Sliguang  * Written by Li Guang <lig.fnst@cn.fujitsu.com>
69158fa54Sliguang  *
79158fa54Sliguang  * This program is free software; you can redistribute it and/or modify it
89158fa54Sliguang  * under the terms of the GNU General Public License as published by the
99158fa54Sliguang  * Free Software Foundation; either version 2 of the License, or
109158fa54Sliguang  * (at your option) any later version.
119158fa54Sliguang  *
129158fa54Sliguang  * This program is distributed in the hope that it will be useful, but WITHOUT
139158fa54Sliguang  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
149158fa54Sliguang  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
159158fa54Sliguang  * for more details.
169158fa54Sliguang  */
179158fa54Sliguang 
1812b16722SPeter Maydell #include "qemu/osdep.h"
19da34e65cSMarkus Armbruster #include "qapi/error.h"
200b8fa32fSMarkus Armbruster #include "qemu/module.h"
2121215482SThomas Huth #include "hw/char/serial.h"
229158fa54Sliguang #include "hw/sysbus.h"
239158fa54Sliguang #include "hw/arm/allwinner-a10.h"
24ead07aa4SPhilippe Mathieu-Daudé #include "hw/misc/unimp.h"
2546517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
267abc8cabSGuenter Roeck #include "hw/boards.h"
277abc8cabSGuenter Roeck #include "hw/usb/hcd-ohci.h"
28bb9271caSStrahinja Jankovic #include "hw/loader.h"
29*d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h"
309158fa54Sliguang 
31bb9271caSStrahinja Jankovic #define AW_A10_SRAM_A_BASE      0x00000000
32edd3a59dSStrahinja Jankovic #define AW_A10_DRAMC_BASE       0x01c01000
3382e48382SNiek Linnenbank #define AW_A10_MMC0_BASE        0x01c0f000
34423ec28bSStrahinja Jankovic #define AW_A10_CCM_BASE         0x01c20000
357f0ec989SPhilippe Mathieu-Daudé #define AW_A10_PIC_REG_BASE     0x01c20400
367f0ec989SPhilippe Mathieu-Daudé #define AW_A10_PIT_REG_BASE     0x01c20c00
377f0ec989SPhilippe Mathieu-Daudé #define AW_A10_UART0_REG_BASE   0x01c28000
387f0ec989SPhilippe Mathieu-Daudé #define AW_A10_EMAC_BASE        0x01c0b000
397abc8cabSGuenter Roeck #define AW_A10_EHCI_BASE        0x01c14000
407abc8cabSGuenter Roeck #define AW_A10_OHCI_BASE        0x01c14400
417f0ec989SPhilippe Mathieu-Daudé #define AW_A10_SATA_BASE        0x01c18000
42470f9f2dSStrahinja Jankovic #define AW_A10_WDT_BASE         0x01c20c90
43a9ad9e73SNiek Linnenbank #define AW_A10_RTC_BASE         0x01c20d00
449be8a82cSStrahinja Jankovic #define AW_A10_I2C0_BASE        0x01c2ac00
457f0ec989SPhilippe Mathieu-Daudé 
46bb9271caSStrahinja Jankovic void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk)
47bb9271caSStrahinja Jankovic {
48bb9271caSStrahinja Jankovic     const int64_t rom_size = 32 * KiB;
49bb9271caSStrahinja Jankovic     g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size);
50bb9271caSStrahinja Jankovic 
51bb9271caSStrahinja Jankovic     if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) {
52bb9271caSStrahinja Jankovic         error_setg(&error_fatal, "%s: failed to read BlockBackend data",
53bb9271caSStrahinja Jankovic                    __func__);
54bb9271caSStrahinja Jankovic         return;
55bb9271caSStrahinja Jankovic     }
56bb9271caSStrahinja Jankovic 
57bb9271caSStrahinja Jankovic     rom_add_blob("allwinner-a10.bootrom", buffer, rom_size,
58bb9271caSStrahinja Jankovic                   rom_size, AW_A10_SRAM_A_BASE,
59bb9271caSStrahinja Jankovic                   NULL, NULL, NULL, NULL, false);
60bb9271caSStrahinja Jankovic }
61bb9271caSStrahinja Jankovic 
629158fa54Sliguang static void aw_a10_init(Object *obj)
639158fa54Sliguang {
649158fa54Sliguang     AwA10State *s = AW_A10(obj);
659158fa54Sliguang 
669fc7fc4dSMarkus Armbruster     object_initialize_child(obj, "cpu", &s->cpu,
679fc7fc4dSMarkus Armbruster                             ARM_CPU_TYPE_NAME("cortex-a8"));
689158fa54Sliguang 
69db873cc5SMarkus Armbruster     object_initialize_child(obj, "intc", &s->intc, TYPE_AW_A10_PIC);
709158fa54Sliguang 
71db873cc5SMarkus Armbruster     object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT);
72db7dfd4cSBeniamino Galvani 
73423ec28bSStrahinja Jankovic     object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM);
74423ec28bSStrahinja Jankovic 
75edd3a59dSStrahinja Jankovic     object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC);
76edd3a59dSStrahinja Jankovic 
77db873cc5SMarkus Armbruster     object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC);
78dca62576SPeter Crosthwaite 
79db873cc5SMarkus Armbruster     object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI);
807abc8cabSGuenter Roeck 
819be8a82cSStrahinja Jankovic     object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C);
829be8a82cSStrahinja Jankovic 
8358aa3a0bSPhilippe Mathieu-Daudé     for (size_t i = 0; i < AW_A10_NUM_USB; i++) {
84db873cc5SMarkus Armbruster         object_initialize_child(obj, "ehci[*]", &s->ehci[i],
85db873cc5SMarkus Armbruster                                 TYPE_PLATFORM_EHCI);
8658aa3a0bSPhilippe Mathieu-Daudé         object_initialize_child(obj, "ohci[*]", &s->ohci[i], TYPE_SYSBUS_OHCI);
877abc8cabSGuenter Roeck     }
8882e48382SNiek Linnenbank 
89db873cc5SMarkus Armbruster     object_initialize_child(obj, "mmc0", &s->mmc0, TYPE_AW_SDHOST_SUN4I);
90a9ad9e73SNiek Linnenbank 
91db873cc5SMarkus Armbruster     object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN4I);
92470f9f2dSStrahinja Jankovic 
93470f9f2dSStrahinja Jankovic     object_initialize_child(obj, "wdt", &s->wdt, TYPE_AW_WDT_SUN4I);
949158fa54Sliguang }
959158fa54Sliguang 
969158fa54Sliguang static void aw_a10_realize(DeviceState *dev, Error **errp)
979158fa54Sliguang {
989158fa54Sliguang     AwA10State *s = AW_A10(dev);
999158fa54Sliguang     SysBusDevice *sysbusdev;
1009158fa54Sliguang 
101668f62ecSMarkus Armbruster     if (!qdev_realize(DEVICE(&s->cpu), NULL, errp)) {
1029158fa54Sliguang         return;
1039158fa54Sliguang     }
1049158fa54Sliguang 
105668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->intc), errp)) {
1069158fa54Sliguang         return;
1079158fa54Sliguang     }
1089158fa54Sliguang     sysbusdev = SYS_BUS_DEVICE(&s->intc);
1099158fa54Sliguang     sysbus_mmio_map(sysbusdev, 0, AW_A10_PIC_REG_BASE);
110af4ba4edSPhilippe Mathieu-Daudé     sysbus_connect_irq(sysbusdev, 0,
111af4ba4edSPhilippe Mathieu-Daudé                        qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
112af4ba4edSPhilippe Mathieu-Daudé     sysbus_connect_irq(sysbusdev, 1,
113af4ba4edSPhilippe Mathieu-Daudé                        qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
114f8a865d3SPhilippe Mathieu-Daudé     qdev_pass_gpios(DEVICE(&s->intc), dev, NULL);
1159158fa54Sliguang 
116668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer), errp)) {
1179158fa54Sliguang         return;
1189158fa54Sliguang     }
1199158fa54Sliguang     sysbusdev = SYS_BUS_DEVICE(&s->timer);
1209158fa54Sliguang     sysbus_mmio_map(sysbusdev, 0, AW_A10_PIT_REG_BASE);
121f8a865d3SPhilippe Mathieu-Daudé     sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 22));
122f8a865d3SPhilippe Mathieu-Daudé     sysbus_connect_irq(sysbusdev, 1, qdev_get_gpio_in(dev, 23));
123f8a865d3SPhilippe Mathieu-Daudé     sysbus_connect_irq(sysbusdev, 2, qdev_get_gpio_in(dev, 24));
124f8a865d3SPhilippe Mathieu-Daudé     sysbus_connect_irq(sysbusdev, 3, qdev_get_gpio_in(dev, 25));
125f8a865d3SPhilippe Mathieu-Daudé     sysbus_connect_irq(sysbusdev, 4, qdev_get_gpio_in(dev, 67));
126f8a865d3SPhilippe Mathieu-Daudé     sysbus_connect_irq(sysbusdev, 5, qdev_get_gpio_in(dev, 68));
1279158fa54Sliguang 
128ead07aa4SPhilippe Mathieu-Daudé     memory_region_init_ram(&s->sram_a, OBJECT(dev), "sram A", 48 * KiB,
129ead07aa4SPhilippe Mathieu-Daudé                            &error_fatal);
130ead07aa4SPhilippe Mathieu-Daudé     memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a);
131ead07aa4SPhilippe Mathieu-Daudé     create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB);
132ead07aa4SPhilippe Mathieu-Daudé 
133423ec28bSStrahinja Jankovic     /* Clock Control Module */
134423ec28bSStrahinja Jankovic     sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal);
135423ec28bSStrahinja Jankovic     sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE);
136423ec28bSStrahinja Jankovic 
137edd3a59dSStrahinja Jankovic     /* DRAM Control Module */
138edd3a59dSStrahinja Jankovic     sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal);
139edd3a59dSStrahinja Jankovic     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE);
140edd3a59dSStrahinja Jankovic 
1418aabc543SThomas Huth     /* FIXME use qdev NIC properties instead of nd_table[] */
1428aabc543SThomas Huth     if (nd_table[0].used) {
1438aabc543SThomas Huth         qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC);
1448aabc543SThomas Huth         qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]);
1458aabc543SThomas Huth     }
146668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->emac), errp)) {
147db7dfd4cSBeniamino Galvani         return;
148db7dfd4cSBeniamino Galvani     }
149db7dfd4cSBeniamino Galvani     sysbusdev = SYS_BUS_DEVICE(&s->emac);
150db7dfd4cSBeniamino Galvani     sysbus_mmio_map(sysbusdev, 0, AW_A10_EMAC_BASE);
151f8a865d3SPhilippe Mathieu-Daudé     sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 55));
152db7dfd4cSBeniamino Galvani 
153668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) {
154dca62576SPeter Crosthwaite         return;
155dca62576SPeter Crosthwaite     }
156dca62576SPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, AW_A10_SATA_BASE);
157f8a865d3SPhilippe Mathieu-Daudé     sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, qdev_get_gpio_in(dev, 56));
158dca62576SPeter Crosthwaite 
1599bca0edbSPeter Maydell     /* FIXME use a qdev chardev prop instead of serial_hd() */
160f8a865d3SPhilippe Mathieu-Daudé     serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE, 2,
161f8a865d3SPhilippe Mathieu-Daudé                    qdev_get_gpio_in(dev, 1),
1629bca0edbSPeter Maydell                    115200, serial_hd(0), DEVICE_NATIVE_ENDIAN);
1637abc8cabSGuenter Roeck 
16458aa3a0bSPhilippe Mathieu-Daudé     for (size_t i = 0; i < AW_A10_NUM_USB; i++) {
16558aa3a0bSPhilippe Mathieu-Daudé         g_autofree char *bus = g_strdup_printf("usb-bus.%zu", i);
1667abc8cabSGuenter Roeck 
1675325cc34SMarkus Armbruster         object_property_set_bool(OBJECT(&s->ehci[i]), "companion-enable",
1685325cc34SMarkus Armbruster                                  true, &error_fatal);
169db873cc5SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), &error_fatal);
1707abc8cabSGuenter Roeck         sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci[i]), 0,
1717abc8cabSGuenter Roeck                         AW_A10_EHCI_BASE + i * 0x8000);
1727abc8cabSGuenter Roeck         sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0,
1737abc8cabSGuenter Roeck                            qdev_get_gpio_in(dev, 39 + i));
1747abc8cabSGuenter Roeck 
1755325cc34SMarkus Armbruster         object_property_set_str(OBJECT(&s->ohci[i]), "masterbus", bus,
1767abc8cabSGuenter Roeck                                 &error_fatal);
177db873cc5SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(&s->ohci[i]), &error_fatal);
1787abc8cabSGuenter Roeck         sysbus_mmio_map(SYS_BUS_DEVICE(&s->ohci[i]), 0,
1797abc8cabSGuenter Roeck                         AW_A10_OHCI_BASE + i * 0x8000);
1807abc8cabSGuenter Roeck         sysbus_connect_irq(SYS_BUS_DEVICE(&s->ohci[i]), 0,
1817abc8cabSGuenter Roeck                            qdev_get_gpio_in(dev, 64 + i));
1827abc8cabSGuenter Roeck     }
18382e48382SNiek Linnenbank 
18482e48382SNiek Linnenbank     /* SD/MMC */
185b3aec952SPhilippe Mathieu-Daudé     object_property_set_link(OBJECT(&s->mmc0), "dma-memory",
186b3aec952SPhilippe Mathieu-Daudé                              OBJECT(get_system_memory()), &error_fatal);
187db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal);
18882e48382SNiek Linnenbank     sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE);
18982e48382SNiek Linnenbank     sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32));
19082e48382SNiek Linnenbank     object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0),
191d2623129SMarkus Armbruster                               "sd-bus");
192a9ad9e73SNiek Linnenbank 
193a9ad9e73SNiek Linnenbank     /* RTC */
194db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal);
195a9ad9e73SNiek Linnenbank     sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10);
1969be8a82cSStrahinja Jankovic 
1979be8a82cSStrahinja Jankovic     /* I2C */
1989be8a82cSStrahinja Jankovic     sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal);
1999be8a82cSStrahinja Jankovic     sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE);
2009be8a82cSStrahinja Jankovic     sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7));
201470f9f2dSStrahinja Jankovic 
202470f9f2dSStrahinja Jankovic     /* WDT */
203470f9f2dSStrahinja Jankovic     sysbus_realize(SYS_BUS_DEVICE(&s->wdt), &error_fatal);
204470f9f2dSStrahinja Jankovic     sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->wdt), 0, AW_A10_WDT_BASE, 1);
2059158fa54Sliguang }
2069158fa54Sliguang 
2079158fa54Sliguang static void aw_a10_class_init(ObjectClass *oc, void *data)
2089158fa54Sliguang {
2099158fa54Sliguang     DeviceClass *dc = DEVICE_CLASS(oc);
2109158fa54Sliguang 
2119158fa54Sliguang     dc->realize = aw_a10_realize;
2128aabc543SThomas Huth     /* Reason: Uses serial_hds and nd_table in realize function */
213dc89a180SThomas Huth     dc->user_creatable = false;
2149158fa54Sliguang }
2159158fa54Sliguang 
2169158fa54Sliguang static const TypeInfo aw_a10_type_info = {
2179158fa54Sliguang     .name = TYPE_AW_A10,
2189158fa54Sliguang     .parent = TYPE_DEVICE,
2199158fa54Sliguang     .instance_size = sizeof(AwA10State),
2209158fa54Sliguang     .instance_init = aw_a10_init,
2219158fa54Sliguang     .class_init = aw_a10_class_init,
2229158fa54Sliguang };
2239158fa54Sliguang 
2249158fa54Sliguang static void aw_a10_register_types(void)
2259158fa54Sliguang {
2269158fa54Sliguang     type_register_static(&aw_a10_type_info);
2279158fa54Sliguang }
2289158fa54Sliguang 
2299158fa54Sliguang type_init(aw_a10_register_types)
230