1*9158fa54Sliguang /* 2*9158fa54Sliguang * Allwinner A10 SoC emulation 3*9158fa54Sliguang * 4*9158fa54Sliguang * Copyright (C) 2013 Li Guang 5*9158fa54Sliguang * Written by Li Guang <lig.fnst@cn.fujitsu.com> 6*9158fa54Sliguang * 7*9158fa54Sliguang * This program is free software; you can redistribute it and/or modify it 8*9158fa54Sliguang * under the terms of the GNU General Public License as published by the 9*9158fa54Sliguang * Free Software Foundation; either version 2 of the License, or 10*9158fa54Sliguang * (at your option) any later version. 11*9158fa54Sliguang * 12*9158fa54Sliguang * This program is distributed in the hope that it will be useful, but WITHOUT 13*9158fa54Sliguang * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14*9158fa54Sliguang * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 15*9158fa54Sliguang * for more details. 16*9158fa54Sliguang */ 17*9158fa54Sliguang 18*9158fa54Sliguang #include "hw/sysbus.h" 19*9158fa54Sliguang #include "hw/devices.h" 20*9158fa54Sliguang #include "hw/arm/allwinner-a10.h" 21*9158fa54Sliguang 22*9158fa54Sliguang static void aw_a10_init(Object *obj) 23*9158fa54Sliguang { 24*9158fa54Sliguang AwA10State *s = AW_A10(obj); 25*9158fa54Sliguang 26*9158fa54Sliguang object_initialize(&s->cpu, sizeof(s->cpu), "cortex-a8-" TYPE_ARM_CPU); 27*9158fa54Sliguang object_property_add_child(obj, "cpu", OBJECT(&s->cpu), NULL); 28*9158fa54Sliguang 29*9158fa54Sliguang object_initialize(&s->intc, sizeof(s->intc), TYPE_AW_A10_PIC); 30*9158fa54Sliguang qdev_set_parent_bus(DEVICE(&s->intc), sysbus_get_default()); 31*9158fa54Sliguang 32*9158fa54Sliguang object_initialize(&s->timer, sizeof(s->timer), TYPE_AW_A10_PIT); 33*9158fa54Sliguang qdev_set_parent_bus(DEVICE(&s->timer), sysbus_get_default()); 34*9158fa54Sliguang } 35*9158fa54Sliguang 36*9158fa54Sliguang static void aw_a10_realize(DeviceState *dev, Error **errp) 37*9158fa54Sliguang { 38*9158fa54Sliguang AwA10State *s = AW_A10(dev); 39*9158fa54Sliguang SysBusDevice *sysbusdev; 40*9158fa54Sliguang uint8_t i; 41*9158fa54Sliguang qemu_irq fiq, irq; 42*9158fa54Sliguang Error *err = NULL; 43*9158fa54Sliguang 44*9158fa54Sliguang object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err); 45*9158fa54Sliguang if (err != NULL) { 46*9158fa54Sliguang error_propagate(errp, err); 47*9158fa54Sliguang return; 48*9158fa54Sliguang } 49*9158fa54Sliguang irq = qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ); 50*9158fa54Sliguang fiq = qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ); 51*9158fa54Sliguang 52*9158fa54Sliguang object_property_set_bool(OBJECT(&s->intc), true, "realized", &err); 53*9158fa54Sliguang if (err != NULL) { 54*9158fa54Sliguang error_propagate(errp, err); 55*9158fa54Sliguang return; 56*9158fa54Sliguang } 57*9158fa54Sliguang sysbusdev = SYS_BUS_DEVICE(&s->intc); 58*9158fa54Sliguang sysbus_mmio_map(sysbusdev, 0, AW_A10_PIC_REG_BASE); 59*9158fa54Sliguang sysbus_connect_irq(sysbusdev, 0, irq); 60*9158fa54Sliguang sysbus_connect_irq(sysbusdev, 1, fiq); 61*9158fa54Sliguang for (i = 0; i < AW_A10_PIC_INT_NR; i++) { 62*9158fa54Sliguang s->irq[i] = qdev_get_gpio_in(DEVICE(&s->intc), i); 63*9158fa54Sliguang } 64*9158fa54Sliguang 65*9158fa54Sliguang object_property_set_bool(OBJECT(&s->timer), true, "realized", &err); 66*9158fa54Sliguang if (err != NULL) { 67*9158fa54Sliguang error_propagate(errp, err); 68*9158fa54Sliguang return; 69*9158fa54Sliguang } 70*9158fa54Sliguang sysbusdev = SYS_BUS_DEVICE(&s->timer); 71*9158fa54Sliguang sysbus_mmio_map(sysbusdev, 0, AW_A10_PIT_REG_BASE); 72*9158fa54Sliguang sysbus_connect_irq(sysbusdev, 0, s->irq[22]); 73*9158fa54Sliguang sysbus_connect_irq(sysbusdev, 1, s->irq[23]); 74*9158fa54Sliguang sysbus_connect_irq(sysbusdev, 2, s->irq[24]); 75*9158fa54Sliguang sysbus_connect_irq(sysbusdev, 3, s->irq[25]); 76*9158fa54Sliguang sysbus_connect_irq(sysbusdev, 4, s->irq[67]); 77*9158fa54Sliguang sysbus_connect_irq(sysbusdev, 5, s->irq[68]); 78*9158fa54Sliguang 79*9158fa54Sliguang serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE, 2, s->irq[1], 80*9158fa54Sliguang 115200, serial_hds[0], DEVICE_NATIVE_ENDIAN); 81*9158fa54Sliguang } 82*9158fa54Sliguang 83*9158fa54Sliguang static void aw_a10_class_init(ObjectClass *oc, void *data) 84*9158fa54Sliguang { 85*9158fa54Sliguang DeviceClass *dc = DEVICE_CLASS(oc); 86*9158fa54Sliguang 87*9158fa54Sliguang dc->realize = aw_a10_realize; 88*9158fa54Sliguang } 89*9158fa54Sliguang 90*9158fa54Sliguang static const TypeInfo aw_a10_type_info = { 91*9158fa54Sliguang .name = TYPE_AW_A10, 92*9158fa54Sliguang .parent = TYPE_DEVICE, 93*9158fa54Sliguang .instance_size = sizeof(AwA10State), 94*9158fa54Sliguang .instance_init = aw_a10_init, 95*9158fa54Sliguang .class_init = aw_a10_class_init, 96*9158fa54Sliguang }; 97*9158fa54Sliguang 98*9158fa54Sliguang static void aw_a10_register_types(void) 99*9158fa54Sliguang { 100*9158fa54Sliguang type_register_static(&aw_a10_type_info); 101*9158fa54Sliguang } 102*9158fa54Sliguang 103*9158fa54Sliguang type_init(aw_a10_register_types) 104