xref: /qemu/hw/arm/allwinner-a10.c (revision 4771d756f46219762477aaeaaef9bd215e3d5c60)
19158fa54Sliguang /*
29158fa54Sliguang  * Allwinner A10 SoC emulation
39158fa54Sliguang  *
49158fa54Sliguang  * Copyright (C) 2013 Li Guang
59158fa54Sliguang  * Written by Li Guang <lig.fnst@cn.fujitsu.com>
69158fa54Sliguang  *
79158fa54Sliguang  * This program is free software; you can redistribute it and/or modify it
89158fa54Sliguang  * under the terms of the GNU General Public License as published by the
99158fa54Sliguang  * Free Software Foundation; either version 2 of the License, or
109158fa54Sliguang  * (at your option) any later version.
119158fa54Sliguang  *
129158fa54Sliguang  * This program is distributed in the hope that it will be useful, but WITHOUT
139158fa54Sliguang  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
149158fa54Sliguang  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
159158fa54Sliguang  * for more details.
169158fa54Sliguang  */
179158fa54Sliguang 
1812b16722SPeter Maydell #include "qemu/osdep.h"
19da34e65cSMarkus Armbruster #include "qapi/error.h"
20*4771d756SPaolo Bonzini #include "qemu-common.h"
21*4771d756SPaolo Bonzini #include "cpu.h"
229158fa54Sliguang #include "hw/sysbus.h"
239158fa54Sliguang #include "hw/devices.h"
249158fa54Sliguang #include "hw/arm/allwinner-a10.h"
259158fa54Sliguang 
269158fa54Sliguang static void aw_a10_init(Object *obj)
279158fa54Sliguang {
289158fa54Sliguang     AwA10State *s = AW_A10(obj);
299158fa54Sliguang 
309158fa54Sliguang     object_initialize(&s->cpu, sizeof(s->cpu), "cortex-a8-" TYPE_ARM_CPU);
319158fa54Sliguang     object_property_add_child(obj, "cpu", OBJECT(&s->cpu), NULL);
329158fa54Sliguang 
339158fa54Sliguang     object_initialize(&s->intc, sizeof(s->intc), TYPE_AW_A10_PIC);
349158fa54Sliguang     qdev_set_parent_bus(DEVICE(&s->intc), sysbus_get_default());
359158fa54Sliguang 
369158fa54Sliguang     object_initialize(&s->timer, sizeof(s->timer), TYPE_AW_A10_PIT);
379158fa54Sliguang     qdev_set_parent_bus(DEVICE(&s->timer), sysbus_get_default());
38db7dfd4cSBeniamino Galvani 
39db7dfd4cSBeniamino Galvani     object_initialize(&s->emac, sizeof(s->emac), TYPE_AW_EMAC);
40db7dfd4cSBeniamino Galvani     qdev_set_parent_bus(DEVICE(&s->emac), sysbus_get_default());
4119f33f16SMarkus Armbruster     /* FIXME use qdev NIC properties instead of nd_table[] */
42db7dfd4cSBeniamino Galvani     if (nd_table[0].used) {
43db7dfd4cSBeniamino Galvani         qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC);
44db7dfd4cSBeniamino Galvani         qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]);
45db7dfd4cSBeniamino Galvani     }
46dca62576SPeter Crosthwaite 
47dca62576SPeter Crosthwaite     object_initialize(&s->sata, sizeof(s->sata), TYPE_ALLWINNER_AHCI);
48dca62576SPeter Crosthwaite     qdev_set_parent_bus(DEVICE(&s->sata), sysbus_get_default());
499158fa54Sliguang }
509158fa54Sliguang 
519158fa54Sliguang static void aw_a10_realize(DeviceState *dev, Error **errp)
529158fa54Sliguang {
539158fa54Sliguang     AwA10State *s = AW_A10(dev);
549158fa54Sliguang     SysBusDevice *sysbusdev;
559158fa54Sliguang     uint8_t i;
569158fa54Sliguang     qemu_irq fiq, irq;
579158fa54Sliguang     Error *err = NULL;
589158fa54Sliguang 
599158fa54Sliguang     object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err);
609158fa54Sliguang     if (err != NULL) {
619158fa54Sliguang         error_propagate(errp, err);
629158fa54Sliguang         return;
639158fa54Sliguang     }
649158fa54Sliguang     irq = qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ);
659158fa54Sliguang     fiq = qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ);
669158fa54Sliguang 
679158fa54Sliguang     object_property_set_bool(OBJECT(&s->intc), true, "realized", &err);
689158fa54Sliguang     if (err != NULL) {
699158fa54Sliguang         error_propagate(errp, err);
709158fa54Sliguang         return;
719158fa54Sliguang     }
729158fa54Sliguang     sysbusdev = SYS_BUS_DEVICE(&s->intc);
739158fa54Sliguang     sysbus_mmio_map(sysbusdev, 0, AW_A10_PIC_REG_BASE);
749158fa54Sliguang     sysbus_connect_irq(sysbusdev, 0, irq);
759158fa54Sliguang     sysbus_connect_irq(sysbusdev, 1, fiq);
769158fa54Sliguang     for (i = 0; i < AW_A10_PIC_INT_NR; i++) {
779158fa54Sliguang         s->irq[i] = qdev_get_gpio_in(DEVICE(&s->intc), i);
789158fa54Sliguang     }
799158fa54Sliguang 
809158fa54Sliguang     object_property_set_bool(OBJECT(&s->timer), true, "realized", &err);
819158fa54Sliguang     if (err != NULL) {
829158fa54Sliguang         error_propagate(errp, err);
839158fa54Sliguang         return;
849158fa54Sliguang     }
859158fa54Sliguang     sysbusdev = SYS_BUS_DEVICE(&s->timer);
869158fa54Sliguang     sysbus_mmio_map(sysbusdev, 0, AW_A10_PIT_REG_BASE);
879158fa54Sliguang     sysbus_connect_irq(sysbusdev, 0, s->irq[22]);
889158fa54Sliguang     sysbus_connect_irq(sysbusdev, 1, s->irq[23]);
899158fa54Sliguang     sysbus_connect_irq(sysbusdev, 2, s->irq[24]);
909158fa54Sliguang     sysbus_connect_irq(sysbusdev, 3, s->irq[25]);
919158fa54Sliguang     sysbus_connect_irq(sysbusdev, 4, s->irq[67]);
929158fa54Sliguang     sysbus_connect_irq(sysbusdev, 5, s->irq[68]);
939158fa54Sliguang 
94db7dfd4cSBeniamino Galvani     object_property_set_bool(OBJECT(&s->emac), true, "realized", &err);
95db7dfd4cSBeniamino Galvani     if (err != NULL) {
96db7dfd4cSBeniamino Galvani         error_propagate(errp, err);
97db7dfd4cSBeniamino Galvani         return;
98db7dfd4cSBeniamino Galvani     }
99db7dfd4cSBeniamino Galvani     sysbusdev = SYS_BUS_DEVICE(&s->emac);
100db7dfd4cSBeniamino Galvani     sysbus_mmio_map(sysbusdev, 0, AW_A10_EMAC_BASE);
101db7dfd4cSBeniamino Galvani     sysbus_connect_irq(sysbusdev, 0, s->irq[55]);
102db7dfd4cSBeniamino Galvani 
103dca62576SPeter Crosthwaite     object_property_set_bool(OBJECT(&s->sata), true, "realized", &err);
104dca62576SPeter Crosthwaite     if (err) {
105dca62576SPeter Crosthwaite         error_propagate(errp, err);
106dca62576SPeter Crosthwaite         return;
107dca62576SPeter Crosthwaite     }
108dca62576SPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, AW_A10_SATA_BASE);
109dca62576SPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, s->irq[56]);
110dca62576SPeter Crosthwaite 
111d71b22bbSMarkus Armbruster     /* FIXME use a qdev chardev prop instead of serial_hds[] */
1129158fa54Sliguang     serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE, 2, s->irq[1],
1139158fa54Sliguang                    115200, serial_hds[0], DEVICE_NATIVE_ENDIAN);
1149158fa54Sliguang }
1159158fa54Sliguang 
1169158fa54Sliguang static void aw_a10_class_init(ObjectClass *oc, void *data)
1179158fa54Sliguang {
1189158fa54Sliguang     DeviceClass *dc = DEVICE_CLASS(oc);
1199158fa54Sliguang 
1209158fa54Sliguang     dc->realize = aw_a10_realize;
1214c315c27SMarkus Armbruster 
1224c315c27SMarkus Armbruster     /*
1234c315c27SMarkus Armbruster      * Reason: creates an ARM CPU, thus use after free(), see
1244c315c27SMarkus Armbruster      * arm_cpu_class_init()
1254c315c27SMarkus Armbruster      */
1264c315c27SMarkus Armbruster     dc->cannot_destroy_with_object_finalize_yet = true;
1279158fa54Sliguang }
1289158fa54Sliguang 
1299158fa54Sliguang static const TypeInfo aw_a10_type_info = {
1309158fa54Sliguang     .name = TYPE_AW_A10,
1319158fa54Sliguang     .parent = TYPE_DEVICE,
1329158fa54Sliguang     .instance_size = sizeof(AwA10State),
1339158fa54Sliguang     .instance_init = aw_a10_init,
1349158fa54Sliguang     .class_init = aw_a10_class_init,
1359158fa54Sliguang };
1369158fa54Sliguang 
1379158fa54Sliguang static void aw_a10_register_types(void)
1389158fa54Sliguang {
1399158fa54Sliguang     type_register_static(&aw_a10_type_info);
1409158fa54Sliguang }
1419158fa54Sliguang 
1429158fa54Sliguang type_init(aw_a10_register_types)
143