19158fa54Sliguang /* 29158fa54Sliguang * Allwinner A10 SoC emulation 39158fa54Sliguang * 49158fa54Sliguang * Copyright (C) 2013 Li Guang 59158fa54Sliguang * Written by Li Guang <lig.fnst@cn.fujitsu.com> 69158fa54Sliguang * 79158fa54Sliguang * This program is free software; you can redistribute it and/or modify it 89158fa54Sliguang * under the terms of the GNU General Public License as published by the 99158fa54Sliguang * Free Software Foundation; either version 2 of the License, or 109158fa54Sliguang * (at your option) any later version. 119158fa54Sliguang * 129158fa54Sliguang * This program is distributed in the hope that it will be useful, but WITHOUT 139158fa54Sliguang * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 149158fa54Sliguang * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 159158fa54Sliguang * for more details. 169158fa54Sliguang */ 179158fa54Sliguang 1812b16722SPeter Maydell #include "qemu/osdep.h" 19da34e65cSMarkus Armbruster #include "qapi/error.h" 200b8fa32fSMarkus Armbruster #include "qemu/module.h" 219158fa54Sliguang #include "hw/sysbus.h" 229158fa54Sliguang #include "hw/arm/allwinner-a10.h" 23ead07aa4SPhilippe Mathieu-Daudé #include "hw/misc/unimp.h" 2446517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 257abc8cabSGuenter Roeck #include "hw/boards.h" 267abc8cabSGuenter Roeck #include "hw/usb/hcd-ohci.h" 279158fa54Sliguang 2882e48382SNiek Linnenbank #define AW_A10_MMC0_BASE 0x01c0f000 29*423ec28bSStrahinja Jankovic #define AW_A10_CCM_BASE 0x01c20000 307f0ec989SPhilippe Mathieu-Daudé #define AW_A10_PIC_REG_BASE 0x01c20400 317f0ec989SPhilippe Mathieu-Daudé #define AW_A10_PIT_REG_BASE 0x01c20c00 327f0ec989SPhilippe Mathieu-Daudé #define AW_A10_UART0_REG_BASE 0x01c28000 337f0ec989SPhilippe Mathieu-Daudé #define AW_A10_EMAC_BASE 0x01c0b000 347abc8cabSGuenter Roeck #define AW_A10_EHCI_BASE 0x01c14000 357abc8cabSGuenter Roeck #define AW_A10_OHCI_BASE 0x01c14400 367f0ec989SPhilippe Mathieu-Daudé #define AW_A10_SATA_BASE 0x01c18000 37a9ad9e73SNiek Linnenbank #define AW_A10_RTC_BASE 0x01c20d00 387f0ec989SPhilippe Mathieu-Daudé 399158fa54Sliguang static void aw_a10_init(Object *obj) 409158fa54Sliguang { 419158fa54Sliguang AwA10State *s = AW_A10(obj); 429158fa54Sliguang 439fc7fc4dSMarkus Armbruster object_initialize_child(obj, "cpu", &s->cpu, 449fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-a8")); 459158fa54Sliguang 46db873cc5SMarkus Armbruster object_initialize_child(obj, "intc", &s->intc, TYPE_AW_A10_PIC); 479158fa54Sliguang 48db873cc5SMarkus Armbruster object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT); 49db7dfd4cSBeniamino Galvani 50*423ec28bSStrahinja Jankovic object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM); 51*423ec28bSStrahinja Jankovic 52db873cc5SMarkus Armbruster object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC); 53dca62576SPeter Crosthwaite 54db873cc5SMarkus Armbruster object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI); 557abc8cabSGuenter Roeck 567abc8cabSGuenter Roeck if (machine_usb(current_machine)) { 577abc8cabSGuenter Roeck int i; 587abc8cabSGuenter Roeck 597abc8cabSGuenter Roeck for (i = 0; i < AW_A10_NUM_USB; i++) { 60db873cc5SMarkus Armbruster object_initialize_child(obj, "ehci[*]", &s->ehci[i], 61db873cc5SMarkus Armbruster TYPE_PLATFORM_EHCI); 62db873cc5SMarkus Armbruster object_initialize_child(obj, "ohci[*]", &s->ohci[i], 63db873cc5SMarkus Armbruster TYPE_SYSBUS_OHCI); 647abc8cabSGuenter Roeck } 657abc8cabSGuenter Roeck } 6682e48382SNiek Linnenbank 67db873cc5SMarkus Armbruster object_initialize_child(obj, "mmc0", &s->mmc0, TYPE_AW_SDHOST_SUN4I); 68a9ad9e73SNiek Linnenbank 69db873cc5SMarkus Armbruster object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN4I); 709158fa54Sliguang } 719158fa54Sliguang 729158fa54Sliguang static void aw_a10_realize(DeviceState *dev, Error **errp) 739158fa54Sliguang { 749158fa54Sliguang AwA10State *s = AW_A10(dev); 759158fa54Sliguang SysBusDevice *sysbusdev; 769158fa54Sliguang 77668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cpu), NULL, errp)) { 789158fa54Sliguang return; 799158fa54Sliguang } 809158fa54Sliguang 81668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->intc), errp)) { 829158fa54Sliguang return; 839158fa54Sliguang } 849158fa54Sliguang sysbusdev = SYS_BUS_DEVICE(&s->intc); 859158fa54Sliguang sysbus_mmio_map(sysbusdev, 0, AW_A10_PIC_REG_BASE); 86af4ba4edSPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 0, 87af4ba4edSPhilippe Mathieu-Daudé qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ)); 88af4ba4edSPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 1, 89af4ba4edSPhilippe Mathieu-Daudé qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ)); 90f8a865d3SPhilippe Mathieu-Daudé qdev_pass_gpios(DEVICE(&s->intc), dev, NULL); 919158fa54Sliguang 92668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer), errp)) { 939158fa54Sliguang return; 949158fa54Sliguang } 959158fa54Sliguang sysbusdev = SYS_BUS_DEVICE(&s->timer); 969158fa54Sliguang sysbus_mmio_map(sysbusdev, 0, AW_A10_PIT_REG_BASE); 97f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 22)); 98f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 1, qdev_get_gpio_in(dev, 23)); 99f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 2, qdev_get_gpio_in(dev, 24)); 100f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 3, qdev_get_gpio_in(dev, 25)); 101f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 4, qdev_get_gpio_in(dev, 67)); 102f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 5, qdev_get_gpio_in(dev, 68)); 1039158fa54Sliguang 104ead07aa4SPhilippe Mathieu-Daudé memory_region_init_ram(&s->sram_a, OBJECT(dev), "sram A", 48 * KiB, 105ead07aa4SPhilippe Mathieu-Daudé &error_fatal); 106ead07aa4SPhilippe Mathieu-Daudé memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a); 107ead07aa4SPhilippe Mathieu-Daudé create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB); 108ead07aa4SPhilippe Mathieu-Daudé 109*423ec28bSStrahinja Jankovic /* Clock Control Module */ 110*423ec28bSStrahinja Jankovic sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal); 111*423ec28bSStrahinja Jankovic sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE); 112*423ec28bSStrahinja Jankovic 1138aabc543SThomas Huth /* FIXME use qdev NIC properties instead of nd_table[] */ 1148aabc543SThomas Huth if (nd_table[0].used) { 1158aabc543SThomas Huth qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC); 1168aabc543SThomas Huth qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]); 1178aabc543SThomas Huth } 118668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->emac), errp)) { 119db7dfd4cSBeniamino Galvani return; 120db7dfd4cSBeniamino Galvani } 121db7dfd4cSBeniamino Galvani sysbusdev = SYS_BUS_DEVICE(&s->emac); 122db7dfd4cSBeniamino Galvani sysbus_mmio_map(sysbusdev, 0, AW_A10_EMAC_BASE); 123f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 55)); 124db7dfd4cSBeniamino Galvani 125668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) { 126dca62576SPeter Crosthwaite return; 127dca62576SPeter Crosthwaite } 128dca62576SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, AW_A10_SATA_BASE); 129f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, qdev_get_gpio_in(dev, 56)); 130dca62576SPeter Crosthwaite 1319bca0edbSPeter Maydell /* FIXME use a qdev chardev prop instead of serial_hd() */ 132f8a865d3SPhilippe Mathieu-Daudé serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE, 2, 133f8a865d3SPhilippe Mathieu-Daudé qdev_get_gpio_in(dev, 1), 1349bca0edbSPeter Maydell 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN); 1357abc8cabSGuenter Roeck 1367abc8cabSGuenter Roeck if (machine_usb(current_machine)) { 1377abc8cabSGuenter Roeck int i; 1387abc8cabSGuenter Roeck 1397abc8cabSGuenter Roeck for (i = 0; i < AW_A10_NUM_USB; i++) { 140aaea18d5SMarc-André Lureau g_autofree char *bus = g_strdup_printf("usb-bus.%d", i); 1417abc8cabSGuenter Roeck 1425325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->ehci[i]), "companion-enable", 1435325cc34SMarkus Armbruster true, &error_fatal); 144db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), &error_fatal); 1457abc8cabSGuenter Roeck sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci[i]), 0, 1467abc8cabSGuenter Roeck AW_A10_EHCI_BASE + i * 0x8000); 1477abc8cabSGuenter Roeck sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0, 1487abc8cabSGuenter Roeck qdev_get_gpio_in(dev, 39 + i)); 1497abc8cabSGuenter Roeck 1505325cc34SMarkus Armbruster object_property_set_str(OBJECT(&s->ohci[i]), "masterbus", bus, 1517abc8cabSGuenter Roeck &error_fatal); 152db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->ohci[i]), &error_fatal); 1537abc8cabSGuenter Roeck sysbus_mmio_map(SYS_BUS_DEVICE(&s->ohci[i]), 0, 1547abc8cabSGuenter Roeck AW_A10_OHCI_BASE + i * 0x8000); 1557abc8cabSGuenter Roeck sysbus_connect_irq(SYS_BUS_DEVICE(&s->ohci[i]), 0, 1567abc8cabSGuenter Roeck qdev_get_gpio_in(dev, 64 + i)); 1577abc8cabSGuenter Roeck } 1587abc8cabSGuenter Roeck } 15982e48382SNiek Linnenbank 16082e48382SNiek Linnenbank /* SD/MMC */ 161b3aec952SPhilippe Mathieu-Daudé object_property_set_link(OBJECT(&s->mmc0), "dma-memory", 162b3aec952SPhilippe Mathieu-Daudé OBJECT(get_system_memory()), &error_fatal); 163db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal); 16482e48382SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE); 16582e48382SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32)); 16682e48382SNiek Linnenbank object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0), 167d2623129SMarkus Armbruster "sd-bus"); 168a9ad9e73SNiek Linnenbank 169a9ad9e73SNiek Linnenbank /* RTC */ 170db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal); 171a9ad9e73SNiek Linnenbank sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10); 1729158fa54Sliguang } 1739158fa54Sliguang 1749158fa54Sliguang static void aw_a10_class_init(ObjectClass *oc, void *data) 1759158fa54Sliguang { 1769158fa54Sliguang DeviceClass *dc = DEVICE_CLASS(oc); 1779158fa54Sliguang 1789158fa54Sliguang dc->realize = aw_a10_realize; 1798aabc543SThomas Huth /* Reason: Uses serial_hds and nd_table in realize function */ 180dc89a180SThomas Huth dc->user_creatable = false; 1819158fa54Sliguang } 1829158fa54Sliguang 1839158fa54Sliguang static const TypeInfo aw_a10_type_info = { 1849158fa54Sliguang .name = TYPE_AW_A10, 1859158fa54Sliguang .parent = TYPE_DEVICE, 1869158fa54Sliguang .instance_size = sizeof(AwA10State), 1879158fa54Sliguang .instance_init = aw_a10_init, 1889158fa54Sliguang .class_init = aw_a10_class_init, 1899158fa54Sliguang }; 1909158fa54Sliguang 1919158fa54Sliguang static void aw_a10_register_types(void) 1929158fa54Sliguang { 1939158fa54Sliguang type_register_static(&aw_a10_type_info); 1949158fa54Sliguang } 1959158fa54Sliguang 1969158fa54Sliguang type_init(aw_a10_register_types) 197