xref: /qemu/hw/arm/allwinner-a10.c (revision 0b8fa32f551e863bb548a11394239239270dd3dc)
19158fa54Sliguang /*
29158fa54Sliguang  * Allwinner A10 SoC emulation
39158fa54Sliguang  *
49158fa54Sliguang  * Copyright (C) 2013 Li Guang
59158fa54Sliguang  * Written by Li Guang <lig.fnst@cn.fujitsu.com>
69158fa54Sliguang  *
79158fa54Sliguang  * This program is free software; you can redistribute it and/or modify it
89158fa54Sliguang  * under the terms of the GNU General Public License as published by the
99158fa54Sliguang  * Free Software Foundation; either version 2 of the License, or
109158fa54Sliguang  * (at your option) any later version.
119158fa54Sliguang  *
129158fa54Sliguang  * This program is distributed in the hope that it will be useful, but WITHOUT
139158fa54Sliguang  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
149158fa54Sliguang  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
159158fa54Sliguang  * for more details.
169158fa54Sliguang  */
179158fa54Sliguang 
1812b16722SPeter Maydell #include "qemu/osdep.h"
19da34e65cSMarkus Armbruster #include "qapi/error.h"
20*0b8fa32fSMarkus Armbruster #include "qemu/module.h"
214771d756SPaolo Bonzini #include "cpu.h"
229158fa54Sliguang #include "hw/sysbus.h"
239158fa54Sliguang #include "hw/arm/allwinner-a10.h"
24ead07aa4SPhilippe Mathieu-Daudé #include "hw/misc/unimp.h"
259158fa54Sliguang 
269158fa54Sliguang static void aw_a10_init(Object *obj)
279158fa54Sliguang {
289158fa54Sliguang     AwA10State *s = AW_A10(obj);
299158fa54Sliguang 
30cf3fccfaSThomas Huth     object_initialize_child(obj, "cpu", &s->cpu, sizeof(s->cpu),
31cf3fccfaSThomas Huth                             "cortex-a8-" TYPE_ARM_CPU, &error_abort, NULL);
329158fa54Sliguang 
33cf3fccfaSThomas Huth     sysbus_init_child_obj(obj, "intc", &s->intc, sizeof(s->intc),
34cf3fccfaSThomas Huth                           TYPE_AW_A10_PIC);
359158fa54Sliguang 
36cf3fccfaSThomas Huth     sysbus_init_child_obj(obj, "timer", &s->timer, sizeof(s->timer),
37cf3fccfaSThomas Huth                           TYPE_AW_A10_PIT);
38db7dfd4cSBeniamino Galvani 
39cf3fccfaSThomas Huth     sysbus_init_child_obj(obj, "emac", &s->emac, sizeof(s->emac), TYPE_AW_EMAC);
40dca62576SPeter Crosthwaite 
41cf3fccfaSThomas Huth     sysbus_init_child_obj(obj, "sata", &s->sata, sizeof(s->sata),
42cf3fccfaSThomas Huth                           TYPE_ALLWINNER_AHCI);
439158fa54Sliguang }
449158fa54Sliguang 
459158fa54Sliguang static void aw_a10_realize(DeviceState *dev, Error **errp)
469158fa54Sliguang {
479158fa54Sliguang     AwA10State *s = AW_A10(dev);
489158fa54Sliguang     SysBusDevice *sysbusdev;
499158fa54Sliguang     uint8_t i;
509158fa54Sliguang     qemu_irq fiq, irq;
519158fa54Sliguang     Error *err = NULL;
529158fa54Sliguang 
539158fa54Sliguang     object_property_set_bool(OBJECT(&s->cpu), true, "realized", &err);
549158fa54Sliguang     if (err != NULL) {
559158fa54Sliguang         error_propagate(errp, err);
569158fa54Sliguang         return;
579158fa54Sliguang     }
589158fa54Sliguang     irq = qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ);
599158fa54Sliguang     fiq = qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ);
609158fa54Sliguang 
619158fa54Sliguang     object_property_set_bool(OBJECT(&s->intc), true, "realized", &err);
629158fa54Sliguang     if (err != NULL) {
639158fa54Sliguang         error_propagate(errp, err);
649158fa54Sliguang         return;
659158fa54Sliguang     }
669158fa54Sliguang     sysbusdev = SYS_BUS_DEVICE(&s->intc);
679158fa54Sliguang     sysbus_mmio_map(sysbusdev, 0, AW_A10_PIC_REG_BASE);
689158fa54Sliguang     sysbus_connect_irq(sysbusdev, 0, irq);
699158fa54Sliguang     sysbus_connect_irq(sysbusdev, 1, fiq);
709158fa54Sliguang     for (i = 0; i < AW_A10_PIC_INT_NR; i++) {
719158fa54Sliguang         s->irq[i] = qdev_get_gpio_in(DEVICE(&s->intc), i);
729158fa54Sliguang     }
739158fa54Sliguang 
749158fa54Sliguang     object_property_set_bool(OBJECT(&s->timer), true, "realized", &err);
759158fa54Sliguang     if (err != NULL) {
769158fa54Sliguang         error_propagate(errp, err);
779158fa54Sliguang         return;
789158fa54Sliguang     }
799158fa54Sliguang     sysbusdev = SYS_BUS_DEVICE(&s->timer);
809158fa54Sliguang     sysbus_mmio_map(sysbusdev, 0, AW_A10_PIT_REG_BASE);
819158fa54Sliguang     sysbus_connect_irq(sysbusdev, 0, s->irq[22]);
829158fa54Sliguang     sysbus_connect_irq(sysbusdev, 1, s->irq[23]);
839158fa54Sliguang     sysbus_connect_irq(sysbusdev, 2, s->irq[24]);
849158fa54Sliguang     sysbus_connect_irq(sysbusdev, 3, s->irq[25]);
859158fa54Sliguang     sysbus_connect_irq(sysbusdev, 4, s->irq[67]);
869158fa54Sliguang     sysbus_connect_irq(sysbusdev, 5, s->irq[68]);
879158fa54Sliguang 
88ead07aa4SPhilippe Mathieu-Daudé     memory_region_init_ram(&s->sram_a, OBJECT(dev), "sram A", 48 * KiB,
89ead07aa4SPhilippe Mathieu-Daudé                            &error_fatal);
90ead07aa4SPhilippe Mathieu-Daudé     memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a);
91ead07aa4SPhilippe Mathieu-Daudé     create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB);
92ead07aa4SPhilippe Mathieu-Daudé 
938aabc543SThomas Huth     /* FIXME use qdev NIC properties instead of nd_table[] */
948aabc543SThomas Huth     if (nd_table[0].used) {
958aabc543SThomas Huth         qemu_check_nic_model(&nd_table[0], TYPE_AW_EMAC);
968aabc543SThomas Huth         qdev_set_nic_properties(DEVICE(&s->emac), &nd_table[0]);
978aabc543SThomas Huth     }
98db7dfd4cSBeniamino Galvani     object_property_set_bool(OBJECT(&s->emac), true, "realized", &err);
99db7dfd4cSBeniamino Galvani     if (err != NULL) {
100db7dfd4cSBeniamino Galvani         error_propagate(errp, err);
101db7dfd4cSBeniamino Galvani         return;
102db7dfd4cSBeniamino Galvani     }
103db7dfd4cSBeniamino Galvani     sysbusdev = SYS_BUS_DEVICE(&s->emac);
104db7dfd4cSBeniamino Galvani     sysbus_mmio_map(sysbusdev, 0, AW_A10_EMAC_BASE);
105db7dfd4cSBeniamino Galvani     sysbus_connect_irq(sysbusdev, 0, s->irq[55]);
106db7dfd4cSBeniamino Galvani 
107dca62576SPeter Crosthwaite     object_property_set_bool(OBJECT(&s->sata), true, "realized", &err);
108dca62576SPeter Crosthwaite     if (err) {
109dca62576SPeter Crosthwaite         error_propagate(errp, err);
110dca62576SPeter Crosthwaite         return;
111dca62576SPeter Crosthwaite     }
112dca62576SPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, AW_A10_SATA_BASE);
113dca62576SPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, s->irq[56]);
114dca62576SPeter Crosthwaite 
1159bca0edbSPeter Maydell     /* FIXME use a qdev chardev prop instead of serial_hd() */
1169158fa54Sliguang     serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE, 2, s->irq[1],
1179bca0edbSPeter Maydell                    115200, serial_hd(0), DEVICE_NATIVE_ENDIAN);
1189158fa54Sliguang }
1199158fa54Sliguang 
1209158fa54Sliguang static void aw_a10_class_init(ObjectClass *oc, void *data)
1219158fa54Sliguang {
1229158fa54Sliguang     DeviceClass *dc = DEVICE_CLASS(oc);
1239158fa54Sliguang 
1249158fa54Sliguang     dc->realize = aw_a10_realize;
1258aabc543SThomas Huth     /* Reason: Uses serial_hds and nd_table in realize function */
126dc89a180SThomas Huth     dc->user_creatable = false;
1279158fa54Sliguang }
1289158fa54Sliguang 
1299158fa54Sliguang static const TypeInfo aw_a10_type_info = {
1309158fa54Sliguang     .name = TYPE_AW_A10,
1319158fa54Sliguang     .parent = TYPE_DEVICE,
1329158fa54Sliguang     .instance_size = sizeof(AwA10State),
1339158fa54Sliguang     .instance_init = aw_a10_init,
1349158fa54Sliguang     .class_init = aw_a10_class_init,
1359158fa54Sliguang };
1369158fa54Sliguang 
1379158fa54Sliguang static void aw_a10_register_types(void)
1389158fa54Sliguang {
1399158fa54Sliguang     type_register_static(&aw_a10_type_info);
1409158fa54Sliguang }
1419158fa54Sliguang 
1429158fa54Sliguang type_init(aw_a10_register_types)
143