19158fa54Sliguang /*
29158fa54Sliguang * Allwinner A10 SoC emulation
39158fa54Sliguang *
49158fa54Sliguang * Copyright (C) 2013 Li Guang
59158fa54Sliguang * Written by Li Guang <lig.fnst@cn.fujitsu.com>
69158fa54Sliguang *
79158fa54Sliguang * This program is free software; you can redistribute it and/or modify it
89158fa54Sliguang * under the terms of the GNU General Public License as published by the
99158fa54Sliguang * Free Software Foundation; either version 2 of the License, or
109158fa54Sliguang * (at your option) any later version.
119158fa54Sliguang *
129158fa54Sliguang * This program is distributed in the hope that it will be useful, but WITHOUT
139158fa54Sliguang * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
149158fa54Sliguang * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
159158fa54Sliguang * for more details.
169158fa54Sliguang */
179158fa54Sliguang
1812b16722SPeter Maydell #include "qemu/osdep.h"
19da34e65cSMarkus Armbruster #include "qapi/error.h"
205ae3ec63STudor Gheorghiu #include "qemu/error-report.h"
210b8fa32fSMarkus Armbruster #include "qemu/module.h"
227e6b5497SBernhard Beschow #include "hw/char/serial-mm.h"
239158fa54Sliguang #include "hw/sysbus.h"
249158fa54Sliguang #include "hw/arm/allwinner-a10.h"
25ead07aa4SPhilippe Mathieu-Daudé #include "hw/misc/unimp.h"
2632cad1ffSPhilippe Mathieu-Daudé #include "system/system.h"
277abc8cabSGuenter Roeck #include "hw/boards.h"
287abc8cabSGuenter Roeck #include "hw/usb/hcd-ohci.h"
29bb9271caSStrahinja Jankovic #include "hw/loader.h"
30d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h"
319158fa54Sliguang
32bb9271caSStrahinja Jankovic #define AW_A10_SRAM_A_BASE 0x00000000
33edd3a59dSStrahinja Jankovic #define AW_A10_DRAMC_BASE 0x01c01000
3482e48382SNiek Linnenbank #define AW_A10_MMC0_BASE 0x01c0f000
35423ec28bSStrahinja Jankovic #define AW_A10_CCM_BASE 0x01c20000
367f0ec989SPhilippe Mathieu-Daudé #define AW_A10_PIC_REG_BASE 0x01c20400
377f0ec989SPhilippe Mathieu-Daudé #define AW_A10_PIT_REG_BASE 0x01c20c00
387f0ec989SPhilippe Mathieu-Daudé #define AW_A10_UART0_REG_BASE 0x01c28000
393341d1cbSStrahinja Jankovic #define AW_A10_SPI0_BASE 0x01c05000
407f0ec989SPhilippe Mathieu-Daudé #define AW_A10_EMAC_BASE 0x01c0b000
417abc8cabSGuenter Roeck #define AW_A10_EHCI_BASE 0x01c14000
427abc8cabSGuenter Roeck #define AW_A10_OHCI_BASE 0x01c14400
437f0ec989SPhilippe Mathieu-Daudé #define AW_A10_SATA_BASE 0x01c18000
44470f9f2dSStrahinja Jankovic #define AW_A10_WDT_BASE 0x01c20c90
45a9ad9e73SNiek Linnenbank #define AW_A10_RTC_BASE 0x01c20d00
469be8a82cSStrahinja Jankovic #define AW_A10_I2C0_BASE 0x01c2ac00
477f0ec989SPhilippe Mathieu-Daudé
allwinner_a10_bootrom_setup(AwA10State * s,BlockBackend * blk)48bb9271caSStrahinja Jankovic void allwinner_a10_bootrom_setup(AwA10State *s, BlockBackend *blk)
49bb9271caSStrahinja Jankovic {
50bb9271caSStrahinja Jankovic const int64_t rom_size = 32 * KiB;
51bb9271caSStrahinja Jankovic g_autofree uint8_t *buffer = g_new0(uint8_t, rom_size);
52bb9271caSStrahinja Jankovic
53bb9271caSStrahinja Jankovic if (blk_pread(blk, 8 * KiB, rom_size, buffer, 0) < 0) {
545ae3ec63STudor Gheorghiu error_report("%s: failed to read BlockBackend data", __func__);
555ae3ec63STudor Gheorghiu exit(1);
56bb9271caSStrahinja Jankovic }
57bb9271caSStrahinja Jankovic
58bb9271caSStrahinja Jankovic rom_add_blob("allwinner-a10.bootrom", buffer, rom_size,
59bb9271caSStrahinja Jankovic rom_size, AW_A10_SRAM_A_BASE,
60bb9271caSStrahinja Jankovic NULL, NULL, NULL, NULL, false);
61bb9271caSStrahinja Jankovic }
62bb9271caSStrahinja Jankovic
aw_a10_init(Object * obj)639158fa54Sliguang static void aw_a10_init(Object *obj)
649158fa54Sliguang {
659158fa54Sliguang AwA10State *s = AW_A10(obj);
669158fa54Sliguang
679fc7fc4dSMarkus Armbruster object_initialize_child(obj, "cpu", &s->cpu,
689fc7fc4dSMarkus Armbruster ARM_CPU_TYPE_NAME("cortex-a8"));
699158fa54Sliguang
70db873cc5SMarkus Armbruster object_initialize_child(obj, "intc", &s->intc, TYPE_AW_A10_PIC);
719158fa54Sliguang
72db873cc5SMarkus Armbruster object_initialize_child(obj, "timer", &s->timer, TYPE_AW_A10_PIT);
73db7dfd4cSBeniamino Galvani
74423ec28bSStrahinja Jankovic object_initialize_child(obj, "ccm", &s->ccm, TYPE_AW_A10_CCM);
75423ec28bSStrahinja Jankovic
76edd3a59dSStrahinja Jankovic object_initialize_child(obj, "dramc", &s->dramc, TYPE_AW_A10_DRAMC);
77edd3a59dSStrahinja Jankovic
78db873cc5SMarkus Armbruster object_initialize_child(obj, "emac", &s->emac, TYPE_AW_EMAC);
79dca62576SPeter Crosthwaite
80db873cc5SMarkus Armbruster object_initialize_child(obj, "sata", &s->sata, TYPE_ALLWINNER_AHCI);
817abc8cabSGuenter Roeck
829be8a82cSStrahinja Jankovic object_initialize_child(obj, "i2c0", &s->i2c0, TYPE_AW_I2C);
839be8a82cSStrahinja Jankovic
843341d1cbSStrahinja Jankovic object_initialize_child(obj, "spi0", &s->spi0, TYPE_AW_A10_SPI);
853341d1cbSStrahinja Jankovic
8658aa3a0bSPhilippe Mathieu-Daudé for (size_t i = 0; i < AW_A10_NUM_USB; i++) {
87db873cc5SMarkus Armbruster object_initialize_child(obj, "ehci[*]", &s->ehci[i],
88db873cc5SMarkus Armbruster TYPE_PLATFORM_EHCI);
8958aa3a0bSPhilippe Mathieu-Daudé object_initialize_child(obj, "ohci[*]", &s->ohci[i], TYPE_SYSBUS_OHCI);
907abc8cabSGuenter Roeck }
9182e48382SNiek Linnenbank
92db873cc5SMarkus Armbruster object_initialize_child(obj, "mmc0", &s->mmc0, TYPE_AW_SDHOST_SUN4I);
93a9ad9e73SNiek Linnenbank
94db873cc5SMarkus Armbruster object_initialize_child(obj, "rtc", &s->rtc, TYPE_AW_RTC_SUN4I);
95470f9f2dSStrahinja Jankovic
96470f9f2dSStrahinja Jankovic object_initialize_child(obj, "wdt", &s->wdt, TYPE_AW_WDT_SUN4I);
979158fa54Sliguang }
989158fa54Sliguang
aw_a10_realize(DeviceState * dev,Error ** errp)999158fa54Sliguang static void aw_a10_realize(DeviceState *dev, Error **errp)
1009158fa54Sliguang {
1019158fa54Sliguang AwA10State *s = AW_A10(dev);
1029158fa54Sliguang SysBusDevice *sysbusdev;
1039158fa54Sliguang
104668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(&s->cpu), NULL, errp)) {
1059158fa54Sliguang return;
1069158fa54Sliguang }
1079158fa54Sliguang
108668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->intc), errp)) {
1099158fa54Sliguang return;
1109158fa54Sliguang }
1119158fa54Sliguang sysbusdev = SYS_BUS_DEVICE(&s->intc);
1129158fa54Sliguang sysbus_mmio_map(sysbusdev, 0, AW_A10_PIC_REG_BASE);
113af4ba4edSPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 0,
114af4ba4edSPhilippe Mathieu-Daudé qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
115af4ba4edSPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 1,
116af4ba4edSPhilippe Mathieu-Daudé qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
117f8a865d3SPhilippe Mathieu-Daudé qdev_pass_gpios(DEVICE(&s->intc), dev, NULL);
1189158fa54Sliguang
119668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer), errp)) {
1209158fa54Sliguang return;
1219158fa54Sliguang }
1229158fa54Sliguang sysbusdev = SYS_BUS_DEVICE(&s->timer);
1239158fa54Sliguang sysbus_mmio_map(sysbusdev, 0, AW_A10_PIT_REG_BASE);
124f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 22));
125f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 1, qdev_get_gpio_in(dev, 23));
126f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 2, qdev_get_gpio_in(dev, 24));
127f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 3, qdev_get_gpio_in(dev, 25));
128f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 4, qdev_get_gpio_in(dev, 67));
129f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 5, qdev_get_gpio_in(dev, 68));
1309158fa54Sliguang
131ead07aa4SPhilippe Mathieu-Daudé memory_region_init_ram(&s->sram_a, OBJECT(dev), "sram A", 48 * KiB,
132ead07aa4SPhilippe Mathieu-Daudé &error_fatal);
133ead07aa4SPhilippe Mathieu-Daudé memory_region_add_subregion(get_system_memory(), 0x00000000, &s->sram_a);
134ead07aa4SPhilippe Mathieu-Daudé create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB);
135ead07aa4SPhilippe Mathieu-Daudé
136423ec28bSStrahinja Jankovic /* Clock Control Module */
137423ec28bSStrahinja Jankovic sysbus_realize(SYS_BUS_DEVICE(&s->ccm), &error_fatal);
138423ec28bSStrahinja Jankovic sysbus_mmio_map(SYS_BUS_DEVICE(&s->ccm), 0, AW_A10_CCM_BASE);
139423ec28bSStrahinja Jankovic
140edd3a59dSStrahinja Jankovic /* DRAM Control Module */
141edd3a59dSStrahinja Jankovic sysbus_realize(SYS_BUS_DEVICE(&s->dramc), &error_fatal);
142edd3a59dSStrahinja Jankovic sysbus_mmio_map(SYS_BUS_DEVICE(&s->dramc), 0, AW_A10_DRAMC_BASE);
143edd3a59dSStrahinja Jankovic
1447e9c15acSDavid Woodhouse qemu_configure_nic_device(DEVICE(&s->emac), true, NULL);
145668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->emac), errp)) {
146db7dfd4cSBeniamino Galvani return;
147db7dfd4cSBeniamino Galvani }
148db7dfd4cSBeniamino Galvani sysbusdev = SYS_BUS_DEVICE(&s->emac);
149db7dfd4cSBeniamino Galvani sysbus_mmio_map(sysbusdev, 0, AW_A10_EMAC_BASE);
150f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(sysbusdev, 0, qdev_get_gpio_in(dev, 55));
151db7dfd4cSBeniamino Galvani
152668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->sata), errp)) {
153dca62576SPeter Crosthwaite return;
154dca62576SPeter Crosthwaite }
155dca62576SPeter Crosthwaite sysbus_mmio_map(SYS_BUS_DEVICE(&s->sata), 0, AW_A10_SATA_BASE);
156f8a865d3SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(&s->sata), 0, qdev_get_gpio_in(dev, 56));
157dca62576SPeter Crosthwaite
1589bca0edbSPeter Maydell /* FIXME use a qdev chardev prop instead of serial_hd() */
159f8a865d3SPhilippe Mathieu-Daudé serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE, 2,
160f8a865d3SPhilippe Mathieu-Daudé qdev_get_gpio_in(dev, 1),
161ba26f147SPhilippe Mathieu-Daudé 115200, serial_hd(0), DEVICE_LITTLE_ENDIAN);
1627abc8cabSGuenter Roeck
16358aa3a0bSPhilippe Mathieu-Daudé for (size_t i = 0; i < AW_A10_NUM_USB; i++) {
16458aa3a0bSPhilippe Mathieu-Daudé g_autofree char *bus = g_strdup_printf("usb-bus.%zu", i);
1657abc8cabSGuenter Roeck
1665325cc34SMarkus Armbruster object_property_set_bool(OBJECT(&s->ehci[i]), "companion-enable",
1675325cc34SMarkus Armbruster true, &error_fatal);
168db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), &error_fatal);
1697abc8cabSGuenter Roeck sysbus_mmio_map(SYS_BUS_DEVICE(&s->ehci[i]), 0,
1707abc8cabSGuenter Roeck AW_A10_EHCI_BASE + i * 0x8000);
1717abc8cabSGuenter Roeck sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0,
1727abc8cabSGuenter Roeck qdev_get_gpio_in(dev, 39 + i));
1737abc8cabSGuenter Roeck
1745325cc34SMarkus Armbruster object_property_set_str(OBJECT(&s->ohci[i]), "masterbus", bus,
1757abc8cabSGuenter Roeck &error_fatal);
176db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->ohci[i]), &error_fatal);
1777abc8cabSGuenter Roeck sysbus_mmio_map(SYS_BUS_DEVICE(&s->ohci[i]), 0,
1787abc8cabSGuenter Roeck AW_A10_OHCI_BASE + i * 0x8000);
1797abc8cabSGuenter Roeck sysbus_connect_irq(SYS_BUS_DEVICE(&s->ohci[i]), 0,
1807abc8cabSGuenter Roeck qdev_get_gpio_in(dev, 64 + i));
1817abc8cabSGuenter Roeck }
18282e48382SNiek Linnenbank
18382e48382SNiek Linnenbank /* SD/MMC */
184b3aec952SPhilippe Mathieu-Daudé object_property_set_link(OBJECT(&s->mmc0), "dma-memory",
185b3aec952SPhilippe Mathieu-Daudé OBJECT(get_system_memory()), &error_fatal);
186db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->mmc0), &error_fatal);
18782e48382SNiek Linnenbank sysbus_mmio_map(SYS_BUS_DEVICE(&s->mmc0), 0, AW_A10_MMC0_BASE);
18882e48382SNiek Linnenbank sysbus_connect_irq(SYS_BUS_DEVICE(&s->mmc0), 0, qdev_get_gpio_in(dev, 32));
18982e48382SNiek Linnenbank object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->mmc0),
190d2623129SMarkus Armbruster "sd-bus");
191a9ad9e73SNiek Linnenbank
192a9ad9e73SNiek Linnenbank /* RTC */
193db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->rtc), &error_fatal);
194a9ad9e73SNiek Linnenbank sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->rtc), 0, AW_A10_RTC_BASE, 10);
1959be8a82cSStrahinja Jankovic
1969be8a82cSStrahinja Jankovic /* I2C */
1979be8a82cSStrahinja Jankovic sysbus_realize(SYS_BUS_DEVICE(&s->i2c0), &error_fatal);
1989be8a82cSStrahinja Jankovic sysbus_mmio_map(SYS_BUS_DEVICE(&s->i2c0), 0, AW_A10_I2C0_BASE);
1999be8a82cSStrahinja Jankovic sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c0), 0, qdev_get_gpio_in(dev, 7));
200470f9f2dSStrahinja Jankovic
2013341d1cbSStrahinja Jankovic /* SPI */
2023341d1cbSStrahinja Jankovic sysbus_realize(SYS_BUS_DEVICE(&s->spi0), &error_fatal);
2033341d1cbSStrahinja Jankovic sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi0), 0, AW_A10_SPI0_BASE);
2043341d1cbSStrahinja Jankovic sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi0), 0, qdev_get_gpio_in(dev, 10));
2053341d1cbSStrahinja Jankovic
206470f9f2dSStrahinja Jankovic /* WDT */
207470f9f2dSStrahinja Jankovic sysbus_realize(SYS_BUS_DEVICE(&s->wdt), &error_fatal);
208470f9f2dSStrahinja Jankovic sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->wdt), 0, AW_A10_WDT_BASE, 1);
2099158fa54Sliguang }
2109158fa54Sliguang
aw_a10_class_init(ObjectClass * oc,const void * data)211*12d1a768SPhilippe Mathieu-Daudé static void aw_a10_class_init(ObjectClass *oc, const void *data)
2129158fa54Sliguang {
2139158fa54Sliguang DeviceClass *dc = DEVICE_CLASS(oc);
2149158fa54Sliguang
2159158fa54Sliguang dc->realize = aw_a10_realize;
2168aabc543SThomas Huth /* Reason: Uses serial_hds and nd_table in realize function */
217dc89a180SThomas Huth dc->user_creatable = false;
2189158fa54Sliguang }
2199158fa54Sliguang
2209158fa54Sliguang static const TypeInfo aw_a10_type_info = {
2219158fa54Sliguang .name = TYPE_AW_A10,
2229158fa54Sliguang .parent = TYPE_DEVICE,
2239158fa54Sliguang .instance_size = sizeof(AwA10State),
2249158fa54Sliguang .instance_init = aw_a10_init,
2259158fa54Sliguang .class_init = aw_a10_class_init,
2269158fa54Sliguang };
2279158fa54Sliguang
aw_a10_register_types(void)2289158fa54Sliguang static void aw_a10_register_types(void)
2299158fa54Sliguang {
2309158fa54Sliguang type_register_static(&aw_a10_type_info);
2319158fa54Sliguang }
2329158fa54Sliguang
2339158fa54Sliguang type_init(aw_a10_register_types)
234